]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - include/linux/intel-iommu.h
Merge tag 'usb-serial-5.13-rc6' of https://git.kernel.org/pub/scm/linux/kernel/git...
[mirror_ubuntu-jammy-kernel.git] / include / linux / intel-iommu.h
CommitLineData
3b20eb23 1/* SPDX-License-Identifier: GPL-2.0-only */
ba395927 2/*
2f26e0a9
DW
3 * Copyright © 2006-2015, Intel Corporation.
4 *
5 * Authors: Ashok Raj <ashok.raj@intel.com>
6 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
7 * David Woodhouse <David.Woodhouse@intel.com>
ba395927
KA
8 */
9
10#ifndef _INTEL_IOMMU_H_
11#define _INTEL_IOMMU_H_
12
13#include <linux/types.h>
38717946 14#include <linux/iova.h>
ba395927 15#include <linux/io.h>
2f26e0a9 16#include <linux/idr.h>
2f26e0a9
DW
17#include <linux/mmu_notifier.h>
18#include <linux/list.h>
b0119e87 19#include <linux/iommu.h>
61012985 20#include <linux/io-64-nonatomic-lo-hi.h>
9ddbfb42 21#include <linux/dmar.h>
3375303e 22#include <linux/ioasid.h>
6ca69e58 23#include <linux/bitfield.h>
61012985 24
fe962e90 25#include <asm/cacheflush.h>
5b6985ce 26#include <asm/iommu.h>
f661197e 27
ba395927 28/*
daedaa33 29 * VT-d hardware uses 4KiB page size regardless of host page size.
ba395927 30 */
daedaa33
LB
31#define VTD_PAGE_SHIFT (12)
32#define VTD_PAGE_SIZE (1UL << VTD_PAGE_SHIFT)
33#define VTD_PAGE_MASK (((u64)-1) << VTD_PAGE_SHIFT)
34#define VTD_PAGE_ALIGN(addr) (((addr) + VTD_PAGE_SIZE - 1) & VTD_PAGE_MASK)
35
36#define VTD_STRIDE_SHIFT (9)
37#define VTD_STRIDE_MASK (((u64)-1) << VTD_STRIDE_SHIFT)
38
ddf09b6d
LB
39#define DMA_PTE_READ BIT_ULL(0)
40#define DMA_PTE_WRITE BIT_ULL(1)
41#define DMA_PTE_LARGE_PAGE BIT_ULL(7)
42#define DMA_PTE_SNP BIT_ULL(11)
43
44#define DMA_FL_PTE_PRESENT BIT_ULL(0)
16ecf10e 45#define DMA_FL_PTE_US BIT_ULL(2)
a8ce9ebb
LB
46#define DMA_FL_PTE_ACCESS BIT_ULL(5)
47#define DMA_FL_PTE_DIRTY BIT_ULL(6)
ddf09b6d 48#define DMA_FL_PTE_XD BIT_ULL(63)
daedaa33 49
b0d1f874
JP
50#define ADDR_WIDTH_5LEVEL (57)
51#define ADDR_WIDTH_4LEVEL (48)
52
daedaa33
LB
53#define CONTEXT_TT_MULTI_LEVEL 0
54#define CONTEXT_TT_DEV_IOTLB 1
55#define CONTEXT_TT_PASS_THROUGH 2
1c4f88b7 56#define CONTEXT_PASIDE BIT_ULL(3)
ba395927 57
daedaa33
LB
58/*
59 * Intel IOMMU register specification per version 1.0 public spec.
60 */
ba395927
KA
61#define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */
62#define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */
63#define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */
64#define DMAR_GCMD_REG 0x18 /* Global command register */
65#define DMAR_GSTS_REG 0x1c /* Global status register */
66#define DMAR_RTADDR_REG 0x20 /* Root entry table */
67#define DMAR_CCMD_REG 0x28 /* Context command reg */
68#define DMAR_FSTS_REG 0x34 /* Fault Status register */
69#define DMAR_FECTL_REG 0x38 /* Fault control register */
70#define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data register */
71#define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr register */
72#define DMAR_FEUADDR_REG 0x44 /* Upper address register */
73#define DMAR_AFLOG_REG 0x58 /* Advanced Fault control */
74#define DMAR_PMEN_REG 0x64 /* Enable Protected Memory Region */
75#define DMAR_PLMBASE_REG 0x68 /* PMRR Low addr */
76#define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */
77#define DMAR_PHMBASE_REG 0x70 /* pmrr high base addr */
78#define DMAR_PHMLIMIT_REG 0x78 /* pmrr high limit */
fe962e90
SS
79#define DMAR_IQH_REG 0x80 /* Invalidation queue head register */
80#define DMAR_IQT_REG 0x88 /* Invalidation queue tail register */
6ba6c3a4 81#define DMAR_IQ_SHIFT 4 /* Invalidation queue head/tail shift */
fe962e90 82#define DMAR_IQA_REG 0x90 /* Invalidation queue addr register */
82aeef0b 83#define DMAR_ICS_REG 0x9c /* Invalidation complete status register */
6ca69e58 84#define DMAR_IQER_REG 0xb0 /* Invalidation queue error record register */
2ae21010 85#define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr register */
1208225c
DW
86#define DMAR_PQH_REG 0xc0 /* Page request queue head register */
87#define DMAR_PQT_REG 0xc8 /* Page request queue tail register */
88#define DMAR_PQA_REG 0xd0 /* Page request queue address register */
89#define DMAR_PRS_REG 0xdc /* Page request status register */
90#define DMAR_PECTL_REG 0xe0 /* Page request event control register */
91#define DMAR_PEDATA_REG 0xe4 /* Page request event interrupt data register */
92#define DMAR_PEADDR_REG 0xe8 /* Page request event interrupt addr register */
93#define DMAR_PEUADDR_REG 0xec /* Page request event Upper address register */
4a2d80db
SM
94#define DMAR_MTRRCAP_REG 0x100 /* MTRR capability register */
95#define DMAR_MTRRDEF_REG 0x108 /* MTRR default type register */
96#define DMAR_MTRR_FIX64K_00000_REG 0x120 /* MTRR Fixed range registers */
97#define DMAR_MTRR_FIX16K_80000_REG 0x128
98#define DMAR_MTRR_FIX16K_A0000_REG 0x130
99#define DMAR_MTRR_FIX4K_C0000_REG 0x138
100#define DMAR_MTRR_FIX4K_C8000_REG 0x140
101#define DMAR_MTRR_FIX4K_D0000_REG 0x148
102#define DMAR_MTRR_FIX4K_D8000_REG 0x150
103#define DMAR_MTRR_FIX4K_E0000_REG 0x158
104#define DMAR_MTRR_FIX4K_E8000_REG 0x160
105#define DMAR_MTRR_FIX4K_F0000_REG 0x168
106#define DMAR_MTRR_FIX4K_F8000_REG 0x170
107#define DMAR_MTRR_PHYSBASE0_REG 0x180 /* MTRR Variable range registers */
108#define DMAR_MTRR_PHYSMASK0_REG 0x188
109#define DMAR_MTRR_PHYSBASE1_REG 0x190
110#define DMAR_MTRR_PHYSMASK1_REG 0x198
111#define DMAR_MTRR_PHYSBASE2_REG 0x1a0
112#define DMAR_MTRR_PHYSMASK2_REG 0x1a8
113#define DMAR_MTRR_PHYSBASE3_REG 0x1b0
114#define DMAR_MTRR_PHYSMASK3_REG 0x1b8
115#define DMAR_MTRR_PHYSBASE4_REG 0x1c0
116#define DMAR_MTRR_PHYSMASK4_REG 0x1c8
117#define DMAR_MTRR_PHYSBASE5_REG 0x1d0
118#define DMAR_MTRR_PHYSMASK5_REG 0x1d8
119#define DMAR_MTRR_PHYSBASE6_REG 0x1e0
120#define DMAR_MTRR_PHYSMASK6_REG 0x1e8
121#define DMAR_MTRR_PHYSBASE7_REG 0x1f0
122#define DMAR_MTRR_PHYSMASK7_REG 0x1f8
123#define DMAR_MTRR_PHYSBASE8_REG 0x200
124#define DMAR_MTRR_PHYSMASK8_REG 0x208
125#define DMAR_MTRR_PHYSBASE9_REG 0x210
126#define DMAR_MTRR_PHYSMASK9_REG 0x218
127#define DMAR_VCCAP_REG 0xe00 /* Virtual command capability register */
128#define DMAR_VCMD_REG 0xe10 /* Virtual command register */
129#define DMAR_VCRSP_REG 0xe20 /* Virtual command response register */
ba395927 130
6ca69e58
LB
131#define DMAR_IQER_REG_IQEI(reg) FIELD_GET(GENMASK_ULL(3, 0), reg)
132#define DMAR_IQER_REG_ITESID(reg) FIELD_GET(GENMASK_ULL(47, 32), reg)
133#define DMAR_IQER_REG_ICESID(reg) FIELD_GET(GENMASK_ULL(63, 48), reg)
134
ba395927 135#define OFFSET_STRIDE (9)
50d3fb56 136
50d3fb56
DW
137#define dmar_readq(a) readq(a)
138#define dmar_writeq(a,v) writeq(v,a)
ba3b01d7
MD
139#define dmar_readl(a) readl(a)
140#define dmar_writel(a, v) writel(v, a)
ba395927
KA
141
142#define DMAR_VER_MAJOR(v) (((v) & 0xf0) >> 4)
143#define DMAR_VER_MINOR(v) ((v) & 0x0f)
144
145/*
146 * Decoding Capability Register
147 */
f1ac10c2 148#define cap_5lp_support(c) (((c) >> 60) & 1)
07c09787 149#define cap_pi_support(c) (((c) >> 59) & 1)
59103caa 150#define cap_fl1gp_support(c) (((c) >> 56) & 1)
ba395927
KA
151#define cap_read_drain(c) (((c) >> 55) & 1)
152#define cap_write_drain(c) (((c) >> 54) & 1)
153#define cap_max_amask_val(c) (((c) >> 48) & 0x3f)
154#define cap_num_fault_regs(c) ((((c) >> 40) & 0xff) + 1)
155#define cap_pgsel_inv(c) (((c) >> 39) & 1)
156
157#define cap_super_page_val(c) (((c) >> 34) & 0xf)
158#define cap_super_offset(c) (((find_first_bit(&cap_super_page_val(c), 4)) \
159 * OFFSET_STRIDE) + 21)
160
161#define cap_fault_reg_offset(c) ((((c) >> 24) & 0x3ff) * 16)
162#define cap_max_fault_reg_offset(c) \
163 (cap_fault_reg_offset(c) + cap_num_fault_regs(c) * 16)
164
165#define cap_zlr(c) (((c) >> 22) & 1)
166#define cap_isoch(c) (((c) >> 23) & 1)
167#define cap_mgaw(c) ((((c) >> 16) & 0x3f) + 1)
168#define cap_sagaw(c) (((c) >> 8) & 0x1f)
169#define cap_caching_mode(c) (((c) >> 7) & 1)
170#define cap_phmr(c) (((c) >> 6) & 1)
171#define cap_plmr(c) (((c) >> 5) & 1)
172#define cap_rwbf(c) (((c) >> 4) & 1)
173#define cap_afl(c) (((c) >> 3) & 1)
174#define cap_ndoms(c) (((unsigned long)1) << (4 + 2 * ((c) & 0x7)))
175/*
176 * Extended Capability Register
177 */
178
ad3d1902 179#define ecap_rps(e) (((e) >> 49) & 0x1)
6f7db75e 180#define ecap_smpwc(e) (((e) >> 48) & 0x1)
437f35e1 181#define ecap_flts(e) (((e) >> 47) & 0x1)
6f7db75e 182#define ecap_slts(e) (((e) >> 46) & 0x1)
ad3d1902 183#define ecap_slads(e) (((e) >> 45) & 0x1)
24f27d32 184#define ecap_vcs(e) (((e) >> 44) & 0x1)
765b6a98 185#define ecap_smts(e) (((e) >> 43) & 0x1)
ad3d1902
KMP
186#define ecap_dit(e) (((e) >> 41) & 0x1)
187#define ecap_pds(e) (((e) >> 42) & 0x1)
188#define ecap_pasid(e) (((e) >> 40) & 0x1)
189#define ecap_pss(e) (((e) >> 35) & 0x1f)
190#define ecap_eafs(e) (((e) >> 34) & 0x1)
191#define ecap_nwfs(e) (((e) >> 33) & 0x1)
192#define ecap_srs(e) (((e) >> 31) & 0x1)
193#define ecap_ers(e) (((e) >> 30) & 0x1)
194#define ecap_prs(e) (((e) >> 29) & 0x1)
195#define ecap_broken_pasid(e) (((e) >> 28) & 0x1)
196#define ecap_dis(e) (((e) >> 27) & 0x1)
197#define ecap_nest(e) (((e) >> 26) & 0x1)
198#define ecap_mts(e) (((e) >> 25) & 0x1)
199#define ecap_ecs(e) (((e) >> 24) & 0x1)
ba395927 200#define ecap_iotlb_offset(e) ((((e) >> 8) & 0x3ff) * 16)
44caf2f3 201#define ecap_max_iotlb_offset(e) (ecap_iotlb_offset(e) + 16)
ba395927 202#define ecap_coherent(e) ((e) & 0x1)
fe962e90 203#define ecap_qis(e) ((e) & 0x2)
ad3d1902
KMP
204#define ecap_pass_through(e) (((e) >> 6) & 0x1)
205#define ecap_eim_support(e) (((e) >> 4) & 0x1)
206#define ecap_ir_support(e) (((e) >> 3) & 0x1)
93a23a72 207#define ecap_dev_iotlb_support(e) (((e) >> 2) & 0x1)
ad3d1902
KMP
208#define ecap_max_handle_mask(e) (((e) >> 20) & 0xf)
209#define ecap_sc_support(e) (((e) >> 7) & 0x1) /* Snooping Control */
ba395927 210
3375303e
JP
211/* Virtual command interface capability */
212#define vccap_pasid(v) (((v) & DMA_VCS_PAS)) /* PASID allocation */
213
ba395927 214/* IOTLB_REG */
3481f210 215#define DMA_TLB_FLUSH_GRANU_OFFSET 60
ba395927
KA
216#define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60)
217#define DMA_TLB_DSI_FLUSH (((u64)2) << 60)
218#define DMA_TLB_PSI_FLUSH (((u64)3) << 60)
aaa59306
CT
219#define DMA_TLB_IIRG(type) ((type >> 60) & 3)
220#define DMA_TLB_IAIG(val) (((val) >> 57) & 3)
ba395927
KA
221#define DMA_TLB_READ_DRAIN (((u64)1) << 49)
222#define DMA_TLB_WRITE_DRAIN (((u64)1) << 48)
223#define DMA_TLB_DID(id) (((u64)((id) & 0xffff)) << 32)
224#define DMA_TLB_IVT (((u64)1) << 63)
225#define DMA_TLB_IH_NONLEAF (((u64)1) << 6)
226#define DMA_TLB_MAX_SIZE (0x3f)
227
fe962e90 228/* INVALID_DESC */
3481f210 229#define DMA_CCMD_INVL_GRANU_OFFSET 61
aaa59306
CT
230#define DMA_ID_TLB_GLOBAL_FLUSH (((u64)1) << 4)
231#define DMA_ID_TLB_DSI_FLUSH (((u64)2) << 4)
232#define DMA_ID_TLB_PSI_FLUSH (((u64)3) << 4)
fe962e90
SS
233#define DMA_ID_TLB_READ_DRAIN (((u64)1) << 7)
234#define DMA_ID_TLB_WRITE_DRAIN (((u64)1) << 6)
235#define DMA_ID_TLB_DID(id) (((u64)((id & 0xffff) << 16)))
236#define DMA_ID_TLB_IH_NONLEAF (((u64)1) << 6)
237#define DMA_ID_TLB_ADDR(addr) (addr)
238#define DMA_ID_TLB_ADDR_MASK(mask) (mask)
239
f8bab735 240/* PMEN_REG */
241#define DMA_PMEN_EPM (((u32)1)<<31)
242#define DMA_PMEN_PRS (((u32)1)<<0)
243
ba395927
KA
244/* GCMD_REG */
245#define DMA_GCMD_TE (((u32)1) << 31)
246#define DMA_GCMD_SRTP (((u32)1) << 30)
247#define DMA_GCMD_SFL (((u32)1) << 29)
248#define DMA_GCMD_EAFL (((u32)1) << 28)
249#define DMA_GCMD_WBF (((u32)1) << 27)
2ae21010
SS
250#define DMA_GCMD_QIE (((u32)1) << 26)
251#define DMA_GCMD_SIRTP (((u32)1) << 24)
252#define DMA_GCMD_IRE (((u32) 1) << 25)
161fde08 253#define DMA_GCMD_CFI (((u32) 1) << 23)
ba395927
KA
254
255/* GSTS_REG */
256#define DMA_GSTS_TES (((u32)1) << 31)
257#define DMA_GSTS_RTPS (((u32)1) << 30)
258#define DMA_GSTS_FLS (((u32)1) << 29)
259#define DMA_GSTS_AFLS (((u32)1) << 28)
260#define DMA_GSTS_WBFS (((u32)1) << 27)
2ae21010
SS
261#define DMA_GSTS_QIES (((u32)1) << 26)
262#define DMA_GSTS_IRTPS (((u32)1) << 24)
263#define DMA_GSTS_IRES (((u32)1) << 25)
161fde08 264#define DMA_GSTS_CFIS (((u32)1) << 23)
ba395927 265
4423f5e7
DW
266/* DMA_RTADDR_REG */
267#define DMA_RTADDR_RTT (((u64)1) << 11)
7373a8cc 268#define DMA_RTADDR_SMT (((u64)1) << 10)
4423f5e7 269
ba395927
KA
270/* CCMD_REG */
271#define DMA_CCMD_ICC (((u64)1) << 63)
272#define DMA_CCMD_GLOBAL_INVL (((u64)1) << 61)
273#define DMA_CCMD_DOMAIN_INVL (((u64)2) << 61)
274#define DMA_CCMD_DEVICE_INVL (((u64)3) << 61)
275#define DMA_CCMD_FM(m) (((u64)((m) & 0x3)) << 32)
276#define DMA_CCMD_MASK_NOBIT 0
277#define DMA_CCMD_MASK_1BIT 1
278#define DMA_CCMD_MASK_2BIT 2
279#define DMA_CCMD_MASK_3BIT 3
280#define DMA_CCMD_SID(s) (((u64)((s) & 0xffff)) << 16)
281#define DMA_CCMD_DID(d) ((u64)((d) & 0xffff))
282
283/* FECTL_REG */
284#define DMA_FECTL_IM (((u32)1) << 31)
285
286/* FSTS_REG */
b1d03c1d
DS
287#define DMA_FSTS_PFO (1 << 0) /* Primary Fault Overflow */
288#define DMA_FSTS_PPF (1 << 1) /* Primary Pending Fault */
289#define DMA_FSTS_IQE (1 << 4) /* Invalidation Queue Error */
290#define DMA_FSTS_ICE (1 << 5) /* Invalidation Completion Error */
291#define DMA_FSTS_ITE (1 << 6) /* Invalidation Time-out Error */
292#define DMA_FSTS_PRO (1 << 7) /* Page Request Overflow */
ba395927
KA
293#define dma_fsts_fault_record_index(s) (((s) >> 8) & 0xff)
294
295/* FRCD_REG, 32 bits access */
296#define DMA_FRCD_F (((u32)1) << 31)
297#define dma_frcd_type(d) ((d >> 30) & 1)
298#define dma_frcd_fault_reason(c) (c & 0xff)
299#define dma_frcd_source_id(c) (c & 0xffff)
fd730007
KMP
300#define dma_frcd_pasid_value(c) (((c) >> 8) & 0xfffff)
301#define dma_frcd_pasid_present(c) (((c) >> 31) & 1)
5b6985ce
FY
302/* low 64 bit */
303#define dma_frcd_page_addr(d) (d & (((u64)-1) << PAGE_SHIFT))
304
46924008
DW
305/* PRS_REG */
306#define DMA_PRS_PPR ((u32)1)
66ac4db3
LB
307#define DMA_PRS_PRO ((u32)2)
308
3375303e 309#define DMA_VCS_PAS ((u64)1)
46924008 310
5b6985ce
FY
311#define IOMMU_WAIT_OP(iommu, offset, op, cond, sts) \
312do { \
313 cycles_t start_time = get_cycles(); \
314 while (1) { \
315 sts = op(iommu->reg + offset); \
316 if (cond) \
317 break; \
cf1337f0 318 if (DMAR_OPERATION_TIMEOUT < (get_cycles() - start_time))\
5b6985ce
FY
319 panic("DMAR hardware is malfunctioning\n"); \
320 cpu_relax(); \
321 } \
322} while (0)
cf1337f0 323
fe962e90
SS
324#define QI_LENGTH 256 /* queue length */
325
326enum {
327 QI_FREE,
328 QI_IN_USE,
6ba6c3a4
YZ
329 QI_DONE,
330 QI_ABORT
fe962e90
SS
331};
332
333#define QI_CC_TYPE 0x1
334#define QI_IOTLB_TYPE 0x2
335#define QI_DIOTLB_TYPE 0x3
336#define QI_IEC_TYPE 0x4
337#define QI_IWD_TYPE 0x5
2f26e0a9
DW
338#define QI_EIOTLB_TYPE 0x6
339#define QI_PC_TYPE 0x7
340#define QI_DEIOTLB_TYPE 0x8
a222a7f0
DW
341#define QI_PGRP_RESP_TYPE 0x9
342#define QI_PSTRM_RESP_TYPE 0xa
fe962e90
SS
343
344#define QI_IEC_SELECTIVE (((u64)1) << 4)
345#define QI_IEC_IIDEX(idx) (((u64)(idx & 0xffff) << 32))
346#define QI_IEC_IM(m) (((u64)(m & 0x1f) << 27))
347
348#define QI_IWD_STATUS_DATA(d) (((u64)d) << 32)
349#define QI_IWD_STATUS_WRITE (((u64)1) << 5)
66ac4db3 350#define QI_IWD_FENCE (((u64)1) << 6)
8a1d8246 351#define QI_IWD_PRQ_DRAIN (((u64)1) << 7)
fe962e90 352
3481f210
YS
353#define QI_IOTLB_DID(did) (((u64)did) << 16)
354#define QI_IOTLB_DR(dr) (((u64)dr) << 7)
355#define QI_IOTLB_DW(dw) (((u64)dw) << 6)
356#define QI_IOTLB_GRAN(gran) (((u64)gran) >> (DMA_TLB_FLUSH_GRANU_OFFSET-4))
5b6985ce 357#define QI_IOTLB_ADDR(addr) (((u64)addr) & VTD_PAGE_MASK)
3481f210 358#define QI_IOTLB_IH(ih) (((u64)ih) << 6)
61a06a16 359#define QI_IOTLB_AM(am) (((u8)am) & 0x3f)
3481f210
YS
360
361#define QI_CC_FM(fm) (((u64)fm) << 48)
362#define QI_CC_SID(sid) (((u64)sid) << 32)
363#define QI_CC_DID(did) (((u64)did) << 16)
364#define QI_CC_GRAN(gran) (((u64)gran) >> (DMA_CCMD_INVL_GRANU_OFFSET-4))
365
6ba6c3a4
YZ
366#define QI_DEV_IOTLB_SID(sid) ((u64)((sid) & 0xffff) << 32)
367#define QI_DEV_IOTLB_QDEP(qdep) (((qdep) & 0x1f) << 16)
368#define QI_DEV_IOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
4e7120d7
EA
369#define QI_DEV_IOTLB_PFSID(pfsid) (((u64)(pfsid & 0xf) << 12) | \
370 ((u64)((pfsid >> 4) & 0xfff) << 52))
6ba6c3a4
YZ
371#define QI_DEV_IOTLB_SIZE 1
372#define QI_DEV_IOTLB_MAX_INVS 32
373
2f26e0a9
DW
374#define QI_PC_PASID(pasid) (((u64)pasid) << 32)
375#define QI_PC_DID(did) (((u64)did) << 16)
376#define QI_PC_GRAN(gran) (((u64)gran) << 4)
377
61a06a16
JP
378/* PASID cache invalidation granu */
379#define QI_PC_ALL_PASIDS 0
380#define QI_PC_PASID_SEL 1
c0474a60 381#define QI_PC_GLOBAL 3
2f26e0a9
DW
382
383#define QI_EIOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
2f26e0a9 384#define QI_EIOTLB_IH(ih) (((u64)ih) << 6)
61a06a16 385#define QI_EIOTLB_AM(am) (((u64)am) & 0x3f)
2f26e0a9
DW
386#define QI_EIOTLB_PASID(pasid) (((u64)pasid) << 32)
387#define QI_EIOTLB_DID(did) (((u64)did) << 16)
388#define QI_EIOTLB_GRAN(gran) (((u64)gran) << 4)
389
61a06a16
JP
390/* QI Dev-IOTLB inv granu */
391#define QI_DEV_IOTLB_GRAN_ALL 1
392#define QI_DEV_IOTLB_GRAN_PASID_SEL 0
393
2f26e0a9
DW
394#define QI_DEV_EIOTLB_ADDR(a) ((u64)(a) & VTD_PAGE_MASK)
395#define QI_DEV_EIOTLB_SIZE (((u64)1) << 11)
5f77d6ca 396#define QI_DEV_EIOTLB_PASID(p) ((u64)((p) & 0xfffff) << 32)
aaa59306
CT
397#define QI_DEV_EIOTLB_SID(sid) ((u64)((sid) & 0xffff) << 16)
398#define QI_DEV_EIOTLB_QDEP(qd) ((u64)((qd) & 0x1f) << 4)
4e7120d7
EA
399#define QI_DEV_EIOTLB_PFSID(pfsid) (((u64)(pfsid & 0xf) << 12) | \
400 ((u64)((pfsid >> 4) & 0xfff) << 52))
2f26e0a9
DW
401#define QI_DEV_EIOTLB_MAX_INVS 32
402
5b438f4b 403/* Page group response descriptor QW0 */
a222a7f0 404#define QI_PGRP_PASID_P(p) (((u64)(p)) << 4)
5b438f4b
JP
405#define QI_PGRP_PDP(p) (((u64)(p)) << 5)
406#define QI_PGRP_RESP_CODE(res) (((u64)(res)) << 12)
407#define QI_PGRP_DID(rid) (((u64)(rid)) << 16)
408#define QI_PGRP_PASID(pasid) (((u64)(pasid)) << 32)
409
410/* Page group response descriptor QW1 */
411#define QI_PGRP_LPIG(x) (((u64)(x)) << 2)
412#define QI_PGRP_IDX(idx) (((u64)(idx)) << 3)
a222a7f0 413
a222a7f0
DW
414
415#define QI_RESP_SUCCESS 0x0
416#define QI_RESP_INVALID 0x1
417#define QI_RESP_FAILURE 0xf
418
2f26e0a9
DW
419#define QI_GRAN_NONG_PASID 2
420#define QI_GRAN_PSI_PASID 3
421
5d308fc1
LB
422#define qi_shift(iommu) (DMAR_IQ_SHIFT + !!ecap_smts((iommu)->ecap))
423
fe962e90 424struct qi_desc {
5d308fc1
LB
425 u64 qw0;
426 u64 qw1;
427 u64 qw2;
428 u64 qw3;
fe962e90
SS
429};
430
431struct q_inval {
3b8f4048 432 raw_spinlock_t q_lock;
5d308fc1 433 void *desc; /* invalidation queue */
fe962e90
SS
434 int *desc_status; /* desc status */
435 int free_head; /* first free entry */
436 int free_tail; /* last free entry */
437 int free_cnt;
438};
439
85a8dfc5
TG
440struct dmar_pci_notify_info;
441
d3f13810 442#ifdef CONFIG_IRQ_REMAP
2ae21010
SS
443/* 1MB - maximum possible interrupt remapping table size */
444#define INTR_REMAP_PAGE_ORDER 8
445#define INTR_REMAP_TABLE_REG_SIZE 0xf
af3b358e 446#define INTR_REMAP_TABLE_REG_SIZE_MASK 0xf
2ae21010 447
b6fcb33a
SS
448#define INTR_REMAP_TABLE_ENTRIES 65536
449
b106ee63
JL
450struct irq_domain;
451
2ae21010
SS
452struct ir_table {
453 struct irte *base;
360eb3c5 454 unsigned long *bitmap;
2ae21010 455};
85a8dfc5
TG
456
457void intel_irq_remap_add_device(struct dmar_pci_notify_info *info);
458#else
459static inline void
460intel_irq_remap_add_device(struct dmar_pci_notify_info *info) { }
2ae21010
SS
461#endif
462
a77b67d4 463struct iommu_flush {
4c25a2c1
DW
464 void (*flush_context)(struct intel_iommu *iommu, u16 did, u16 sid,
465 u8 fm, u64 type);
1f0ef2aa
DW
466 void (*flush_iotlb)(struct intel_iommu *iommu, u16 did, u64 addr,
467 unsigned int size_order, u64 type);
a77b67d4
YS
468};
469
f59c7b69
FY
470enum {
471 SR_DMAR_FECTL_REG,
472 SR_DMAR_FEDATA_REG,
473 SR_DMAR_FEADDR_REG,
474 SR_DMAR_FEUADDR_REG,
475 MAX_SR_DMAR_REGS
476};
477
4158c2ec
JR
478#define VTD_FLAG_TRANS_PRE_ENABLED (1 << 0)
479#define VTD_FLAG_IRQ_REMAP_PRE_ENABLED (1 << 1)
ff3dc652 480#define VTD_FLAG_SVM_CAPABLE (1 << 2)
4158c2ec 481
cdd3a249 482extern int intel_iommu_sm;
e2726dae 483extern spinlock_t device_domain_lock;
cdd3a249
SPP
484
485#define sm_supported(iommu) (intel_iommu_sm && ecap_smts((iommu)->ecap))
486#define pasid_supported(iommu) (sm_supported(iommu) && \
487 ecap_pasid((iommu)->ecap))
488
8a94ade4
DW
489struct pasid_entry;
490struct pasid_state_entry;
a222a7f0 491struct page_req_dsc;
8a94ade4 492
26b86092
SM
493/*
494 * 0: Present
495 * 1-11: Reserved
496 * 12-63: Context Ptr (12 - (haw-1))
497 * 64-127: Reserved
498 */
499struct root_entry {
500 u64 lo;
501 u64 hi;
502};
503
504/*
505 * low 64 bits:
506 * 0: present
507 * 1: fault processing disable
508 * 2-3: translation type
509 * 12-63: address space root
510 * high 64 bits:
511 * 0-2: address width
512 * 3-6: aval
513 * 8-23: domain id
514 */
515struct context_entry {
516 u64 lo;
517 u64 hi;
518};
519
b0d1f874
JP
520/* si_domain contains mulitple devices */
521#define DOMAIN_FLAG_STATIC_IDENTITY BIT(0)
522
523/*
524 * When VT-d works in the scalable mode, it allows DMA translation to
525 * happen through either first level or second level page table. This
526 * bit marks that the DMA translation for the domain goes through the
527 * first level page table, otherwise, it goes through the second level.
528 */
529#define DOMAIN_FLAG_USE_FIRST_LEVEL BIT(1)
530
531/*
532 * Domain represents a virtual machine which demands iommu nested
533 * translation mode support.
534 */
535#define DOMAIN_FLAG_NESTING_MODE BIT(2)
536
9ddbfb42
LB
537struct dmar_domain {
538 int nid; /* node id */
539
540 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
541 /* Refcount of devices per iommu */
542
543
544 u16 iommu_did[DMAR_UNITS_SUPPORTED];
545 /* Domain ids per IOMMU. Use u16 since
546 * domain ids are 16 bit wide according
547 * to VT-d spec, section 9.3 */
548
549 bool has_iotlb_device;
550 struct list_head devices; /* all devices' list */
18abda7a 551 struct list_head subdevices; /* all subdevices' list */
9ddbfb42
LB
552 struct iova_domain iovad; /* iova's that belong to this domain */
553
554 struct dma_pte *pgd; /* virtual address */
555 int gaw; /* max guest address width */
556
557 /* adjusted guest address width, 0 is level 2 30-bit */
558 int agaw;
559
560 int flags; /* flags to find out type of domain */
561
562 int iommu_coherency;/* indicate coherency of iommu access */
563 int iommu_snooping; /* indicate snooping control feature*/
564 int iommu_count; /* reference count of iommu */
565 int iommu_superpage;/* Level of superpages supported:
566 0 == 4KiB (no superpages), 1 == 2MiB,
567 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
568 u64 max_addr; /* maximum mapped address */
569
c7b6bac9 570 u32 default_pasid; /*
67b8e02b
LB
571 * The default pasid used for non-SVM
572 * traffic on mediated devices.
573 */
574
9ddbfb42
LB
575 struct iommu_domain domain; /* generic domain data structure for
576 iommu core */
577};
578
ba395927
KA
579struct intel_iommu {
580 void __iomem *reg; /* Pointer to hardware regs, virtual addr */
6f5cf521
DD
581 u64 reg_phys; /* physical address of hw register set */
582 u64 reg_size; /* size of hw register set */
ba395927
KA
583 u64 cap;
584 u64 ecap;
3375303e 585 u64 vccap;
ba395927 586 u32 gcmd; /* Holds TE, EAFL. Don't need SRTP, SFL, WBF */
1f5b3c3f 587 raw_spinlock_t register_lock; /* protect register handling */
c42d9f32 588 int seq_id; /* sequence id of the iommu */
1b573683 589 int agaw; /* agaw of this iommu */
4ed0d3e6 590 int msagaw; /* max sagaw of this iommu */
1208225c 591 unsigned int irq, pr_irq;
67ccac41 592 u16 segment; /* PCI segment# */
9d783ba0 593 unsigned char name[13]; /* Device Name */
e61d98d8 594
d3f13810 595#ifdef CONFIG_INTEL_IOMMU
e61d98d8 596 unsigned long *domain_ids; /* bitmap of domains */
8bf47816 597 struct dmar_domain ***domains; /* ptr to domains */
e61d98d8 598 spinlock_t lock; /* protect context, domain ids */
ba395927
KA
599 struct root_entry *root_entry; /* virtual address */
600
a77b67d4 601 struct iommu_flush flush;
8a94ade4
DW
602#endif
603#ifdef CONFIG_INTEL_IOMMU_SVM
a222a7f0
DW
604 struct page_req_dsc *prq;
605 unsigned char prq_name[16]; /* Name for PRQ interrupt */
66ac4db3 606 struct completion prq_complete;
3375303e 607 struct ioasid_allocator_ops pasid_allocator; /* Custom allocator for PASIDs */
e61d98d8 608#endif
fe962e90 609 struct q_inval *qi; /* Queued invalidation info */
f59c7b69
FY
610 u32 *iommu_state; /* Store iommu states between suspend and resume.*/
611
d3f13810 612#ifdef CONFIG_IRQ_REMAP
2ae21010 613 struct ir_table *ir_table; /* Interrupt remapping info */
b106ee63
JL
614 struct irq_domain *ir_domain;
615 struct irq_domain *ir_msi_domain;
2ae21010 616#endif
b0119e87 617 struct iommu_device iommu; /* IOMMU core code handle */
ee34b32d 618 int node;
4158c2ec 619 u32 flags; /* Software defined flags */
b1012ca8
LB
620
621 struct dmar_drhd_unit *drhd;
ba395927
KA
622};
623
18abda7a
LY
624/* Per subdevice private data */
625struct subdev_domain_info {
626 struct list_head link_phys; /* link to phys device siblings */
627 struct list_head link_domain; /* link to domain siblings */
628 struct device *pdev; /* physical device derived from */
629 struct dmar_domain *domain; /* aux-domain */
630 int users; /* user count */
631};
632
9ddbfb42
LB
633/* PCI domain-device relationship */
634struct device_domain_info {
635 struct list_head link; /* link to domain siblings */
636 struct list_head global; /* link to global list */
cc580e41 637 struct list_head table; /* link to pasid table */
18abda7a 638 struct list_head subdevices; /* subdevices sibling */
4fda230e 639 u32 segment; /* PCI segment number */
9ddbfb42
LB
640 u8 bus; /* PCI bus number */
641 u8 devfn; /* PCI devfn number */
642 u16 pfsid; /* SRIOV physical function source ID */
643 u8 pasid_supported:3;
644 u8 pasid_enabled:1;
645 u8 pri_supported:1;
646 u8 pri_enabled:1;
647 u8 ats_supported:1;
648 u8 ats_enabled:1;
95587a75 649 u8 auxd_enabled:1; /* Multiple domains per device */
9ddbfb42
LB
650 u8 ats_qdep;
651 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
652 struct intel_iommu *iommu; /* IOMMU used by this device */
653 struct dmar_domain *domain; /* pointer to domain */
cc580e41 654 struct pasid_table *pasid_table; /* pasid table */
9ddbfb42
LB
655};
656
fe962e90
SS
657static inline void __iommu_flush_cache(
658 struct intel_iommu *iommu, void *addr, int size)
659{
660 if (!ecap_coherent(iommu->ecap))
661 clflush_cache_range(addr, size);
662}
663
3db9983e
JP
664/* Convert generic struct iommu_domain to private struct dmar_domain */
665static inline struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
666{
667 return container_of(dom, struct dmar_domain, domain);
668}
669
4f2ed183
LB
670/*
671 * 0: readable
672 * 1: writable
673 * 2-6: reserved
674 * 7: super page
675 * 8-10: available
676 * 11: snoop behavior
ed8188a0 677 * 12-63: Host physical address
4f2ed183
LB
678 */
679struct dma_pte {
680 u64 val;
681};
682
683static inline void dma_clear_pte(struct dma_pte *pte)
684{
685 pte->val = 0;
686}
687
688static inline u64 dma_pte_addr(struct dma_pte *pte)
689{
690#ifdef CONFIG_64BIT
ddf09b6d 691 return pte->val & VTD_PAGE_MASK & (~DMA_FL_PTE_XD);
4f2ed183
LB
692#else
693 /* Must have a full atomic 64-bit read */
ddf09b6d
LB
694 return __cmpxchg64(&pte->val, 0ULL, 0ULL) &
695 VTD_PAGE_MASK & (~DMA_FL_PTE_XD);
4f2ed183
LB
696#endif
697}
698
699static inline bool dma_pte_present(struct dma_pte *pte)
700{
701 return (pte->val & 3) != 0;
702}
703
704static inline bool dma_pte_superpage(struct dma_pte *pte)
705{
706 return (pte->val & DMA_PTE_LARGE_PAGE);
707}
708
709static inline int first_pte_in_page(struct dma_pte *pte)
710{
711 return !((unsigned long)pte & ~VTD_PAGE_MASK);
712}
713
e61d98d8 714extern struct dmar_drhd_unit * dmar_find_matched_drhd_unit(struct pci_dev *dev);
aa5d2b51 715extern int dmar_find_matched_atsr_unit(struct pci_dev *dev);
e61d98d8 716
2ae21010 717extern int dmar_enable_qi(struct intel_iommu *iommu);
eba67e5d 718extern void dmar_disable_qi(struct intel_iommu *iommu);
f59c7b69 719extern int dmar_reenable_qi(struct intel_iommu *iommu);
2ae21010 720extern void qi_global_iec(struct intel_iommu *iommu);
e820482c 721
4c25a2c1
DW
722extern void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid,
723 u8 fm, u64 type);
1f0ef2aa
DW
724extern void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
725 unsigned int size_order, u64 type);
1c48db44
JP
726extern void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 pfsid,
727 u16 qdep, u64 addr, unsigned mask);
61a06a16 728
33cd6e64
LB
729void qi_flush_piotlb(struct intel_iommu *iommu, u16 did, u32 pasid, u64 addr,
730 unsigned long npages, bool ih);
61a06a16
JP
731
732void qi_flush_dev_iotlb_pasid(struct intel_iommu *iommu, u16 sid, u16 pfsid,
733 u32 pasid, u16 qdep, u64 addr,
78df6c86 734 unsigned int size_order);
61a06a16 735void qi_flush_pasid_cache(struct intel_iommu *iommu, u16 did, u64 granu,
c7b6bac9 736 u32 pasid);
61a06a16 737
8a1d8246
LB
738int qi_submit_sync(struct intel_iommu *iommu, struct qi_desc *desc,
739 unsigned int count, unsigned long options);
740/*
741 * Options used in qi_submit_sync:
742 * QI_OPT_WAIT_DRAIN - Wait for PRQ drain completion, spec 6.5.2.8.
743 */
744#define QI_OPT_WAIT_DRAIN BIT(0)
38717946 745
074835f0
YS
746extern int dmar_ir_support(void);
747
9ddbfb42
LB
748void *alloc_pgtable_page(int node);
749void free_pgtable_page(void *vaddr);
750struct intel_iommu *domain_get_iommu(struct dmar_domain *domain);
85319dcc
LB
751int for_each_device_domain(int (*fn)(struct device_domain_info *info,
752 void *data), void *data);
6f7db75e 753void iommu_flush_write_buffer(struct intel_iommu *iommu);
d7cbc0f3 754int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct device *dev);
e2726dae 755struct dmar_domain *find_domain(struct device *dev);
e85bb99b 756struct device_domain_info *get_domain_info(struct device *dev);
dd6692f1 757struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn);
9ddbfb42 758
2f26e0a9 759#ifdef CONFIG_INTEL_IOMMU_SVM
ff3dc652 760extern void intel_svm_check(struct intel_iommu *iommu);
a222a7f0
DW
761extern int intel_svm_enable_prq(struct intel_iommu *iommu);
762extern int intel_svm_finish_prq(struct intel_iommu *iommu);
56722a43
JP
763int intel_svm_bind_gpasid(struct iommu_domain *domain, struct device *dev,
764 struct iommu_gpasid_bind_data *data);
c7b6bac9 765int intel_svm_unbind_gpasid(struct device *dev, u32 pasid);
064a57d7
JP
766struct iommu_sva *intel_svm_bind(struct device *dev, struct mm_struct *mm,
767 void *drvdata);
768void intel_svm_unbind(struct iommu_sva *handle);
c7b6bac9 769u32 intel_svm_get_pasid(struct iommu_sva *handle);
8b737121
LB
770int intel_svm_page_response(struct device *dev, struct iommu_fault_event *evt,
771 struct iommu_page_response *msg);
772
2f26e0a9
DW
773struct intel_svm_dev {
774 struct list_head list;
775 struct rcu_head rcu;
776 struct device *dev;
9ad9f45b 777 struct intel_iommu *iommu;
064a57d7 778 struct iommu_sva sva;
c7b6bac9 779 u32 pasid;
2f26e0a9
DW
780 int users;
781 u16 did;
782 u16 dev_iotlb:1;
783 u16 sid, qdep;
784};
785
786struct intel_svm {
787 struct mmu_notifier notifier;
788 struct mm_struct *mm;
56722a43 789
2a5054c6 790 unsigned int flags;
c7b6bac9 791 u32 pasid;
56722a43 792 int gpasid; /* In case that guest PASID is different from host PASID */
2f26e0a9 793 struct list_head devs;
51261aac 794 struct list_head list;
2f26e0a9 795};
ff3dc652
JP
796#else
797static inline void intel_svm_check(struct intel_iommu *iommu) {}
2f26e0a9
DW
798#endif
799
ee2636b8
SM
800#ifdef CONFIG_INTEL_IOMMU_DEBUGFS
801void intel_iommu_debugfs_init(void);
802#else
803static inline void intel_iommu_debugfs_init(void) {}
804#endif /* CONFIG_INTEL_IOMMU_DEBUGFS */
805
a5459cfe 806extern const struct attribute_group *intel_iommu_groups[];
26b86092
SM
807bool context_present(struct context_entry *context);
808struct context_entry *iommu_context_addr(struct intel_iommu *iommu, u8 bus,
809 u8 devfn, int alloc);
a5459cfe 810
daedaa33
LB
811#ifdef CONFIG_INTEL_IOMMU
812extern int iommu_calculate_agaw(struct intel_iommu *iommu);
813extern int iommu_calculate_max_sagaw(struct intel_iommu *iommu);
814extern int dmar_disabled;
815extern int intel_iommu_enabled;
c7eb900f 816extern int intel_iommu_gfx_mapped;
daedaa33
LB
817#else
818static inline int iommu_calculate_agaw(struct intel_iommu *iommu)
819{
820 return 0;
821}
822static inline int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
823{
824 return 0;
825}
826#define dmar_disabled (1)
827#define intel_iommu_enabled (0)
828#endif
829
ba395927 830#endif