]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - include/linux/intel-iommu.h
UBUNTU: Ubuntu-5.3.0-29.31
[mirror_ubuntu-eoan-kernel.git] / include / linux / intel-iommu.h
CommitLineData
3b20eb23 1/* SPDX-License-Identifier: GPL-2.0-only */
ba395927 2/*
2f26e0a9
DW
3 * Copyright © 2006-2015, Intel Corporation.
4 *
5 * Authors: Ashok Raj <ashok.raj@intel.com>
6 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
7 * David Woodhouse <David.Woodhouse@intel.com>
ba395927
KA
8 */
9
10#ifndef _INTEL_IOMMU_H_
11#define _INTEL_IOMMU_H_
12
13#include <linux/types.h>
38717946 14#include <linux/iova.h>
ba395927 15#include <linux/io.h>
2f26e0a9 16#include <linux/idr.h>
2f26e0a9
DW
17#include <linux/mmu_notifier.h>
18#include <linux/list.h>
b0119e87 19#include <linux/iommu.h>
61012985 20#include <linux/io-64-nonatomic-lo-hi.h>
9ddbfb42 21#include <linux/dmar.h>
61012985 22
fe962e90 23#include <asm/cacheflush.h>
5b6985ce 24#include <asm/iommu.h>
f661197e 25
ba395927 26/*
daedaa33 27 * VT-d hardware uses 4KiB page size regardless of host page size.
ba395927 28 */
daedaa33
LB
29#define VTD_PAGE_SHIFT (12)
30#define VTD_PAGE_SIZE (1UL << VTD_PAGE_SHIFT)
31#define VTD_PAGE_MASK (((u64)-1) << VTD_PAGE_SHIFT)
32#define VTD_PAGE_ALIGN(addr) (((addr) + VTD_PAGE_SIZE - 1) & VTD_PAGE_MASK)
33
34#define VTD_STRIDE_SHIFT (9)
35#define VTD_STRIDE_MASK (((u64)-1) << VTD_STRIDE_SHIFT)
36
37#define DMA_PTE_READ (1)
38#define DMA_PTE_WRITE (2)
39#define DMA_PTE_LARGE_PAGE (1 << 7)
40#define DMA_PTE_SNP (1 << 11)
41
42#define CONTEXT_TT_MULTI_LEVEL 0
43#define CONTEXT_TT_DEV_IOTLB 1
44#define CONTEXT_TT_PASS_THROUGH 2
1c4f88b7 45#define CONTEXT_PASIDE BIT_ULL(3)
ba395927 46
daedaa33
LB
47/*
48 * Intel IOMMU register specification per version 1.0 public spec.
49 */
ba395927
KA
50#define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */
51#define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */
52#define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */
53#define DMAR_GCMD_REG 0x18 /* Global command register */
54#define DMAR_GSTS_REG 0x1c /* Global status register */
55#define DMAR_RTADDR_REG 0x20 /* Root entry table */
56#define DMAR_CCMD_REG 0x28 /* Context command reg */
57#define DMAR_FSTS_REG 0x34 /* Fault Status register */
58#define DMAR_FECTL_REG 0x38 /* Fault control register */
59#define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data register */
60#define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr register */
61#define DMAR_FEUADDR_REG 0x44 /* Upper address register */
62#define DMAR_AFLOG_REG 0x58 /* Advanced Fault control */
63#define DMAR_PMEN_REG 0x64 /* Enable Protected Memory Region */
64#define DMAR_PLMBASE_REG 0x68 /* PMRR Low addr */
65#define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */
66#define DMAR_PHMBASE_REG 0x70 /* pmrr high base addr */
67#define DMAR_PHMLIMIT_REG 0x78 /* pmrr high limit */
fe962e90
SS
68#define DMAR_IQH_REG 0x80 /* Invalidation queue head register */
69#define DMAR_IQT_REG 0x88 /* Invalidation queue tail register */
6ba6c3a4 70#define DMAR_IQ_SHIFT 4 /* Invalidation queue head/tail shift */
fe962e90 71#define DMAR_IQA_REG 0x90 /* Invalidation queue addr register */
82aeef0b 72#define DMAR_ICS_REG 0x9c /* Invalidation complete status register */
2ae21010 73#define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr register */
1208225c
DW
74#define DMAR_PQH_REG 0xc0 /* Page request queue head register */
75#define DMAR_PQT_REG 0xc8 /* Page request queue tail register */
76#define DMAR_PQA_REG 0xd0 /* Page request queue address register */
77#define DMAR_PRS_REG 0xdc /* Page request status register */
78#define DMAR_PECTL_REG 0xe0 /* Page request event control register */
79#define DMAR_PEDATA_REG 0xe4 /* Page request event interrupt data register */
80#define DMAR_PEADDR_REG 0xe8 /* Page request event interrupt addr register */
81#define DMAR_PEUADDR_REG 0xec /* Page request event Upper address register */
4a2d80db
SM
82#define DMAR_MTRRCAP_REG 0x100 /* MTRR capability register */
83#define DMAR_MTRRDEF_REG 0x108 /* MTRR default type register */
84#define DMAR_MTRR_FIX64K_00000_REG 0x120 /* MTRR Fixed range registers */
85#define DMAR_MTRR_FIX16K_80000_REG 0x128
86#define DMAR_MTRR_FIX16K_A0000_REG 0x130
87#define DMAR_MTRR_FIX4K_C0000_REG 0x138
88#define DMAR_MTRR_FIX4K_C8000_REG 0x140
89#define DMAR_MTRR_FIX4K_D0000_REG 0x148
90#define DMAR_MTRR_FIX4K_D8000_REG 0x150
91#define DMAR_MTRR_FIX4K_E0000_REG 0x158
92#define DMAR_MTRR_FIX4K_E8000_REG 0x160
93#define DMAR_MTRR_FIX4K_F0000_REG 0x168
94#define DMAR_MTRR_FIX4K_F8000_REG 0x170
95#define DMAR_MTRR_PHYSBASE0_REG 0x180 /* MTRR Variable range registers */
96#define DMAR_MTRR_PHYSMASK0_REG 0x188
97#define DMAR_MTRR_PHYSBASE1_REG 0x190
98#define DMAR_MTRR_PHYSMASK1_REG 0x198
99#define DMAR_MTRR_PHYSBASE2_REG 0x1a0
100#define DMAR_MTRR_PHYSMASK2_REG 0x1a8
101#define DMAR_MTRR_PHYSBASE3_REG 0x1b0
102#define DMAR_MTRR_PHYSMASK3_REG 0x1b8
103#define DMAR_MTRR_PHYSBASE4_REG 0x1c0
104#define DMAR_MTRR_PHYSMASK4_REG 0x1c8
105#define DMAR_MTRR_PHYSBASE5_REG 0x1d0
106#define DMAR_MTRR_PHYSMASK5_REG 0x1d8
107#define DMAR_MTRR_PHYSBASE6_REG 0x1e0
108#define DMAR_MTRR_PHYSMASK6_REG 0x1e8
109#define DMAR_MTRR_PHYSBASE7_REG 0x1f0
110#define DMAR_MTRR_PHYSMASK7_REG 0x1f8
111#define DMAR_MTRR_PHYSBASE8_REG 0x200
112#define DMAR_MTRR_PHYSMASK8_REG 0x208
113#define DMAR_MTRR_PHYSBASE9_REG 0x210
114#define DMAR_MTRR_PHYSMASK9_REG 0x218
115#define DMAR_VCCAP_REG 0xe00 /* Virtual command capability register */
116#define DMAR_VCMD_REG 0xe10 /* Virtual command register */
117#define DMAR_VCRSP_REG 0xe20 /* Virtual command response register */
ba395927
KA
118
119#define OFFSET_STRIDE (9)
50d3fb56 120
50d3fb56
DW
121#define dmar_readq(a) readq(a)
122#define dmar_writeq(a,v) writeq(v,a)
ba395927
KA
123
124#define DMAR_VER_MAJOR(v) (((v) & 0xf0) >> 4)
125#define DMAR_VER_MINOR(v) ((v) & 0x0f)
126
127/*
128 * Decoding Capability Register
129 */
f1ac10c2 130#define cap_5lp_support(c) (((c) >> 60) & 1)
07c09787 131#define cap_pi_support(c) (((c) >> 59) & 1)
59103caa 132#define cap_fl1gp_support(c) (((c) >> 56) & 1)
ba395927
KA
133#define cap_read_drain(c) (((c) >> 55) & 1)
134#define cap_write_drain(c) (((c) >> 54) & 1)
135#define cap_max_amask_val(c) (((c) >> 48) & 0x3f)
136#define cap_num_fault_regs(c) ((((c) >> 40) & 0xff) + 1)
137#define cap_pgsel_inv(c) (((c) >> 39) & 1)
138
139#define cap_super_page_val(c) (((c) >> 34) & 0xf)
140#define cap_super_offset(c) (((find_first_bit(&cap_super_page_val(c), 4)) \
141 * OFFSET_STRIDE) + 21)
142
143#define cap_fault_reg_offset(c) ((((c) >> 24) & 0x3ff) * 16)
144#define cap_max_fault_reg_offset(c) \
145 (cap_fault_reg_offset(c) + cap_num_fault_regs(c) * 16)
146
147#define cap_zlr(c) (((c) >> 22) & 1)
148#define cap_isoch(c) (((c) >> 23) & 1)
149#define cap_mgaw(c) ((((c) >> 16) & 0x3f) + 1)
150#define cap_sagaw(c) (((c) >> 8) & 0x1f)
151#define cap_caching_mode(c) (((c) >> 7) & 1)
152#define cap_phmr(c) (((c) >> 6) & 1)
153#define cap_plmr(c) (((c) >> 5) & 1)
154#define cap_rwbf(c) (((c) >> 4) & 1)
155#define cap_afl(c) (((c) >> 3) & 1)
156#define cap_ndoms(c) (((unsigned long)1) << (4 + 2 * ((c) & 0x7)))
157/*
158 * Extended Capability Register
159 */
160
6f7db75e 161#define ecap_smpwc(e) (((e) >> 48) & 0x1)
437f35e1 162#define ecap_flts(e) (((e) >> 47) & 0x1)
6f7db75e 163#define ecap_slts(e) (((e) >> 46) & 0x1)
765b6a98 164#define ecap_smts(e) (((e) >> 43) & 0x1)
0f725561 165#define ecap_dit(e) ((e >> 41) & 0x1)
bd00c606 166#define ecap_pasid(e) ((e >> 40) & 0x1)
4423f5e7
DW
167#define ecap_pss(e) ((e >> 35) & 0x1f)
168#define ecap_eafs(e) ((e >> 34) & 0x1)
169#define ecap_nwfs(e) ((e >> 33) & 0x1)
170#define ecap_srs(e) ((e >> 31) & 0x1)
171#define ecap_ers(e) ((e >> 30) & 0x1)
172#define ecap_prs(e) ((e >> 29) & 0x1)
2db1581e 173#define ecap_broken_pasid(e) ((e >> 28) & 0x1)
4423f5e7
DW
174#define ecap_dis(e) ((e >> 27) & 0x1)
175#define ecap_nest(e) ((e >> 26) & 0x1)
176#define ecap_mts(e) ((e >> 25) & 0x1)
177#define ecap_ecs(e) ((e >> 24) & 0x1)
ba395927 178#define ecap_iotlb_offset(e) ((((e) >> 8) & 0x3ff) * 16)
44caf2f3 179#define ecap_max_iotlb_offset(e) (ecap_iotlb_offset(e) + 16)
ba395927 180#define ecap_coherent(e) ((e) & 0x1)
fe962e90 181#define ecap_qis(e) ((e) & 0x2)
4ed0d3e6 182#define ecap_pass_through(e) ((e >> 6) & 0x1)
ad3ad3f6
SS
183#define ecap_eim_support(e) ((e >> 4) & 0x1)
184#define ecap_ir_support(e) ((e >> 3) & 0x1)
93a23a72 185#define ecap_dev_iotlb_support(e) (((e) >> 2) & 0x1)
b6fcb33a 186#define ecap_max_handle_mask(e) ((e >> 20) & 0xf)
58c610bd 187#define ecap_sc_support(e) ((e >> 7) & 0x1) /* Snooping Control */
ba395927
KA
188
189/* IOTLB_REG */
3481f210 190#define DMA_TLB_FLUSH_GRANU_OFFSET 60
ba395927
KA
191#define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60)
192#define DMA_TLB_DSI_FLUSH (((u64)2) << 60)
193#define DMA_TLB_PSI_FLUSH (((u64)3) << 60)
aaa59306
CT
194#define DMA_TLB_IIRG(type) ((type >> 60) & 3)
195#define DMA_TLB_IAIG(val) (((val) >> 57) & 3)
ba395927
KA
196#define DMA_TLB_READ_DRAIN (((u64)1) << 49)
197#define DMA_TLB_WRITE_DRAIN (((u64)1) << 48)
198#define DMA_TLB_DID(id) (((u64)((id) & 0xffff)) << 32)
199#define DMA_TLB_IVT (((u64)1) << 63)
200#define DMA_TLB_IH_NONLEAF (((u64)1) << 6)
201#define DMA_TLB_MAX_SIZE (0x3f)
202
fe962e90 203/* INVALID_DESC */
3481f210 204#define DMA_CCMD_INVL_GRANU_OFFSET 61
aaa59306
CT
205#define DMA_ID_TLB_GLOBAL_FLUSH (((u64)1) << 4)
206#define DMA_ID_TLB_DSI_FLUSH (((u64)2) << 4)
207#define DMA_ID_TLB_PSI_FLUSH (((u64)3) << 4)
fe962e90
SS
208#define DMA_ID_TLB_READ_DRAIN (((u64)1) << 7)
209#define DMA_ID_TLB_WRITE_DRAIN (((u64)1) << 6)
210#define DMA_ID_TLB_DID(id) (((u64)((id & 0xffff) << 16)))
211#define DMA_ID_TLB_IH_NONLEAF (((u64)1) << 6)
212#define DMA_ID_TLB_ADDR(addr) (addr)
213#define DMA_ID_TLB_ADDR_MASK(mask) (mask)
214
f8bab735 215/* PMEN_REG */
216#define DMA_PMEN_EPM (((u32)1)<<31)
217#define DMA_PMEN_PRS (((u32)1)<<0)
218
ba395927
KA
219/* GCMD_REG */
220#define DMA_GCMD_TE (((u32)1) << 31)
221#define DMA_GCMD_SRTP (((u32)1) << 30)
222#define DMA_GCMD_SFL (((u32)1) << 29)
223#define DMA_GCMD_EAFL (((u32)1) << 28)
224#define DMA_GCMD_WBF (((u32)1) << 27)
2ae21010
SS
225#define DMA_GCMD_QIE (((u32)1) << 26)
226#define DMA_GCMD_SIRTP (((u32)1) << 24)
227#define DMA_GCMD_IRE (((u32) 1) << 25)
161fde08 228#define DMA_GCMD_CFI (((u32) 1) << 23)
ba395927
KA
229
230/* GSTS_REG */
231#define DMA_GSTS_TES (((u32)1) << 31)
232#define DMA_GSTS_RTPS (((u32)1) << 30)
233#define DMA_GSTS_FLS (((u32)1) << 29)
234#define DMA_GSTS_AFLS (((u32)1) << 28)
235#define DMA_GSTS_WBFS (((u32)1) << 27)
2ae21010
SS
236#define DMA_GSTS_QIES (((u32)1) << 26)
237#define DMA_GSTS_IRTPS (((u32)1) << 24)
238#define DMA_GSTS_IRES (((u32)1) << 25)
161fde08 239#define DMA_GSTS_CFIS (((u32)1) << 23)
ba395927 240
4423f5e7
DW
241/* DMA_RTADDR_REG */
242#define DMA_RTADDR_RTT (((u64)1) << 11)
7373a8cc 243#define DMA_RTADDR_SMT (((u64)1) << 10)
4423f5e7 244
ba395927
KA
245/* CCMD_REG */
246#define DMA_CCMD_ICC (((u64)1) << 63)
247#define DMA_CCMD_GLOBAL_INVL (((u64)1) << 61)
248#define DMA_CCMD_DOMAIN_INVL (((u64)2) << 61)
249#define DMA_CCMD_DEVICE_INVL (((u64)3) << 61)
250#define DMA_CCMD_FM(m) (((u64)((m) & 0x3)) << 32)
251#define DMA_CCMD_MASK_NOBIT 0
252#define DMA_CCMD_MASK_1BIT 1
253#define DMA_CCMD_MASK_2BIT 2
254#define DMA_CCMD_MASK_3BIT 3
255#define DMA_CCMD_SID(s) (((u64)((s) & 0xffff)) << 16)
256#define DMA_CCMD_DID(d) ((u64)((d) & 0xffff))
257
258/* FECTL_REG */
259#define DMA_FECTL_IM (((u32)1) << 31)
260
261/* FSTS_REG */
b1d03c1d
DS
262#define DMA_FSTS_PFO (1 << 0) /* Primary Fault Overflow */
263#define DMA_FSTS_PPF (1 << 1) /* Primary Pending Fault */
264#define DMA_FSTS_IQE (1 << 4) /* Invalidation Queue Error */
265#define DMA_FSTS_ICE (1 << 5) /* Invalidation Completion Error */
266#define DMA_FSTS_ITE (1 << 6) /* Invalidation Time-out Error */
267#define DMA_FSTS_PRO (1 << 7) /* Page Request Overflow */
ba395927
KA
268#define dma_fsts_fault_record_index(s) (((s) >> 8) & 0xff)
269
270/* FRCD_REG, 32 bits access */
271#define DMA_FRCD_F (((u32)1) << 31)
272#define dma_frcd_type(d) ((d >> 30) & 1)
273#define dma_frcd_fault_reason(c) (c & 0xff)
274#define dma_frcd_source_id(c) (c & 0xffff)
5b6985ce
FY
275/* low 64 bit */
276#define dma_frcd_page_addr(d) (d & (((u64)-1) << PAGE_SHIFT))
277
46924008
DW
278/* PRS_REG */
279#define DMA_PRS_PPR ((u32)1)
280
5b6985ce
FY
281#define IOMMU_WAIT_OP(iommu, offset, op, cond, sts) \
282do { \
283 cycles_t start_time = get_cycles(); \
284 while (1) { \
285 sts = op(iommu->reg + offset); \
286 if (cond) \
287 break; \
cf1337f0 288 if (DMAR_OPERATION_TIMEOUT < (get_cycles() - start_time))\
5b6985ce
FY
289 panic("DMAR hardware is malfunctioning\n"); \
290 cpu_relax(); \
291 } \
292} while (0)
cf1337f0 293
fe962e90
SS
294#define QI_LENGTH 256 /* queue length */
295
296enum {
297 QI_FREE,
298 QI_IN_USE,
6ba6c3a4
YZ
299 QI_DONE,
300 QI_ABORT
fe962e90
SS
301};
302
303#define QI_CC_TYPE 0x1
304#define QI_IOTLB_TYPE 0x2
305#define QI_DIOTLB_TYPE 0x3
306#define QI_IEC_TYPE 0x4
307#define QI_IWD_TYPE 0x5
2f26e0a9
DW
308#define QI_EIOTLB_TYPE 0x6
309#define QI_PC_TYPE 0x7
310#define QI_DEIOTLB_TYPE 0x8
a222a7f0
DW
311#define QI_PGRP_RESP_TYPE 0x9
312#define QI_PSTRM_RESP_TYPE 0xa
fe962e90
SS
313
314#define QI_IEC_SELECTIVE (((u64)1) << 4)
315#define QI_IEC_IIDEX(idx) (((u64)(idx & 0xffff) << 32))
316#define QI_IEC_IM(m) (((u64)(m & 0x1f) << 27))
317
318#define QI_IWD_STATUS_DATA(d) (((u64)d) << 32)
319#define QI_IWD_STATUS_WRITE (((u64)1) << 5)
320
3481f210
YS
321#define QI_IOTLB_DID(did) (((u64)did) << 16)
322#define QI_IOTLB_DR(dr) (((u64)dr) << 7)
323#define QI_IOTLB_DW(dw) (((u64)dw) << 6)
324#define QI_IOTLB_GRAN(gran) (((u64)gran) >> (DMA_TLB_FLUSH_GRANU_OFFSET-4))
5b6985ce 325#define QI_IOTLB_ADDR(addr) (((u64)addr) & VTD_PAGE_MASK)
3481f210
YS
326#define QI_IOTLB_IH(ih) (((u64)ih) << 6)
327#define QI_IOTLB_AM(am) (((u8)am))
328
329#define QI_CC_FM(fm) (((u64)fm) << 48)
330#define QI_CC_SID(sid) (((u64)sid) << 32)
331#define QI_CC_DID(did) (((u64)did) << 16)
332#define QI_CC_GRAN(gran) (((u64)gran) >> (DMA_CCMD_INVL_GRANU_OFFSET-4))
333
6ba6c3a4
YZ
334#define QI_DEV_IOTLB_SID(sid) ((u64)((sid) & 0xffff) << 32)
335#define QI_DEV_IOTLB_QDEP(qdep) (((qdep) & 0x1f) << 16)
336#define QI_DEV_IOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
4ccc021d
EA
337#define QI_DEV_IOTLB_PFSID(pfsid) (((u64)(pfsid & 0xf) << 12) | \
338 ((u64)((pfsid >> 4) & 0xfff) << 52))
6ba6c3a4
YZ
339#define QI_DEV_IOTLB_SIZE 1
340#define QI_DEV_IOTLB_MAX_INVS 32
341
2f26e0a9
DW
342#define QI_PC_PASID(pasid) (((u64)pasid) << 32)
343#define QI_PC_DID(did) (((u64)did) << 16)
344#define QI_PC_GRAN(gran) (((u64)gran) << 4)
345
346#define QI_PC_ALL_PASIDS (QI_PC_TYPE | QI_PC_GRAN(0))
347#define QI_PC_PASID_SEL (QI_PC_TYPE | QI_PC_GRAN(1))
348
349#define QI_EIOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
2f26e0a9
DW
350#define QI_EIOTLB_IH(ih) (((u64)ih) << 6)
351#define QI_EIOTLB_AM(am) (((u64)am))
352#define QI_EIOTLB_PASID(pasid) (((u64)pasid) << 32)
353#define QI_EIOTLB_DID(did) (((u64)did) << 16)
354#define QI_EIOTLB_GRAN(gran) (((u64)gran) << 4)
355
356#define QI_DEV_EIOTLB_ADDR(a) ((u64)(a) & VTD_PAGE_MASK)
357#define QI_DEV_EIOTLB_SIZE (((u64)1) << 11)
358#define QI_DEV_EIOTLB_GLOB(g) ((u64)g)
359#define QI_DEV_EIOTLB_PASID(p) (((u64)p) << 32)
aaa59306
CT
360#define QI_DEV_EIOTLB_SID(sid) ((u64)((sid) & 0xffff) << 16)
361#define QI_DEV_EIOTLB_QDEP(qd) ((u64)((qd) & 0x1f) << 4)
4ccc021d
EA
362#define QI_DEV_EIOTLB_PFSID(pfsid) (((u64)(pfsid & 0xf) << 12) | \
363 ((u64)((pfsid >> 4) & 0xfff) << 52))
2f26e0a9
DW
364#define QI_DEV_EIOTLB_MAX_INVS 32
365
5b438f4b 366/* Page group response descriptor QW0 */
a222a7f0 367#define QI_PGRP_PASID_P(p) (((u64)(p)) << 4)
5b438f4b
JP
368#define QI_PGRP_PDP(p) (((u64)(p)) << 5)
369#define QI_PGRP_RESP_CODE(res) (((u64)(res)) << 12)
370#define QI_PGRP_DID(rid) (((u64)(rid)) << 16)
371#define QI_PGRP_PASID(pasid) (((u64)(pasid)) << 32)
372
373/* Page group response descriptor QW1 */
374#define QI_PGRP_LPIG(x) (((u64)(x)) << 2)
375#define QI_PGRP_IDX(idx) (((u64)(idx)) << 3)
a222a7f0 376
a222a7f0
DW
377
378#define QI_RESP_SUCCESS 0x0
379#define QI_RESP_INVALID 0x1
380#define QI_RESP_FAILURE 0xf
381
2f26e0a9
DW
382#define QI_GRAN_NONG_PASID 2
383#define QI_GRAN_PSI_PASID 3
384
5d308fc1
LB
385#define qi_shift(iommu) (DMAR_IQ_SHIFT + !!ecap_smts((iommu)->ecap))
386
fe962e90 387struct qi_desc {
5d308fc1
LB
388 u64 qw0;
389 u64 qw1;
390 u64 qw2;
391 u64 qw3;
fe962e90
SS
392};
393
394struct q_inval {
3b8f4048 395 raw_spinlock_t q_lock;
5d308fc1 396 void *desc; /* invalidation queue */
fe962e90
SS
397 int *desc_status; /* desc status */
398 int free_head; /* first free entry */
399 int free_tail; /* last free entry */
400 int free_cnt;
401};
402
d3f13810 403#ifdef CONFIG_IRQ_REMAP
2ae21010
SS
404/* 1MB - maximum possible interrupt remapping table size */
405#define INTR_REMAP_PAGE_ORDER 8
406#define INTR_REMAP_TABLE_REG_SIZE 0xf
af3b358e 407#define INTR_REMAP_TABLE_REG_SIZE_MASK 0xf
2ae21010 408
b6fcb33a
SS
409#define INTR_REMAP_TABLE_ENTRIES 65536
410
b106ee63
JL
411struct irq_domain;
412
2ae21010
SS
413struct ir_table {
414 struct irte *base;
360eb3c5 415 unsigned long *bitmap;
2ae21010
SS
416};
417#endif
418
a77b67d4 419struct iommu_flush {
4c25a2c1
DW
420 void (*flush_context)(struct intel_iommu *iommu, u16 did, u16 sid,
421 u8 fm, u64 type);
1f0ef2aa
DW
422 void (*flush_iotlb)(struct intel_iommu *iommu, u16 did, u64 addr,
423 unsigned int size_order, u64 type);
a77b67d4
YS
424};
425
f59c7b69
FY
426enum {
427 SR_DMAR_FECTL_REG,
428 SR_DMAR_FEDATA_REG,
429 SR_DMAR_FEADDR_REG,
430 SR_DMAR_FEUADDR_REG,
431 MAX_SR_DMAR_REGS
432};
433
4158c2ec
JR
434#define VTD_FLAG_TRANS_PRE_ENABLED (1 << 0)
435#define VTD_FLAG_IRQ_REMAP_PRE_ENABLED (1 << 1)
436
cdd3a249
SPP
437extern int intel_iommu_sm;
438
439#define sm_supported(iommu) (intel_iommu_sm && ecap_smts((iommu)->ecap))
440#define pasid_supported(iommu) (sm_supported(iommu) && \
441 ecap_pasid((iommu)->ecap))
442
8a94ade4
DW
443struct pasid_entry;
444struct pasid_state_entry;
a222a7f0 445struct page_req_dsc;
8a94ade4 446
26b86092
SM
447/*
448 * 0: Present
449 * 1-11: Reserved
450 * 12-63: Context Ptr (12 - (haw-1))
451 * 64-127: Reserved
452 */
453struct root_entry {
454 u64 lo;
455 u64 hi;
456};
457
458/*
459 * low 64 bits:
460 * 0: present
461 * 1: fault processing disable
462 * 2-3: translation type
463 * 12-63: address space root
464 * high 64 bits:
465 * 0-2: address width
466 * 3-6: aval
467 * 8-23: domain id
468 */
469struct context_entry {
470 u64 lo;
471 u64 hi;
472};
473
9ddbfb42
LB
474struct dmar_domain {
475 int nid; /* node id */
476
477 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
478 /* Refcount of devices per iommu */
479
480
481 u16 iommu_did[DMAR_UNITS_SUPPORTED];
482 /* Domain ids per IOMMU. Use u16 since
483 * domain ids are 16 bit wide according
484 * to VT-d spec, section 9.3 */
67b8e02b 485 unsigned int auxd_refcnt; /* Refcount of auxiliary attaching */
9ddbfb42
LB
486
487 bool has_iotlb_device;
488 struct list_head devices; /* all devices' list */
67b8e02b 489 struct list_head auxd; /* link to device's auxiliary list */
9ddbfb42
LB
490 struct iova_domain iovad; /* iova's that belong to this domain */
491
492 struct dma_pte *pgd; /* virtual address */
493 int gaw; /* max guest address width */
494
495 /* adjusted guest address width, 0 is level 2 30-bit */
496 int agaw;
497
498 int flags; /* flags to find out type of domain */
499
500 int iommu_coherency;/* indicate coherency of iommu access */
501 int iommu_snooping; /* indicate snooping control feature*/
502 int iommu_count; /* reference count of iommu */
503 int iommu_superpage;/* Level of superpages supported:
504 0 == 4KiB (no superpages), 1 == 2MiB,
505 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
506 u64 max_addr; /* maximum mapped address */
507
67b8e02b
LB
508 int default_pasid; /*
509 * The default pasid used for non-SVM
510 * traffic on mediated devices.
511 */
512
9ddbfb42
LB
513 struct iommu_domain domain; /* generic domain data structure for
514 iommu core */
515};
516
ba395927
KA
517struct intel_iommu {
518 void __iomem *reg; /* Pointer to hardware regs, virtual addr */
6f5cf521
DD
519 u64 reg_phys; /* physical address of hw register set */
520 u64 reg_size; /* size of hw register set */
ba395927
KA
521 u64 cap;
522 u64 ecap;
ba395927 523 u32 gcmd; /* Holds TE, EAFL. Don't need SRTP, SFL, WBF */
1f5b3c3f 524 raw_spinlock_t register_lock; /* protect register handling */
c42d9f32 525 int seq_id; /* sequence id of the iommu */
1b573683 526 int agaw; /* agaw of this iommu */
4ed0d3e6 527 int msagaw; /* max sagaw of this iommu */
1208225c 528 unsigned int irq, pr_irq;
67ccac41 529 u16 segment; /* PCI segment# */
9d783ba0 530 unsigned char name[13]; /* Device Name */
e61d98d8 531
d3f13810 532#ifdef CONFIG_INTEL_IOMMU
e61d98d8 533 unsigned long *domain_ids; /* bitmap of domains */
8bf47816 534 struct dmar_domain ***domains; /* ptr to domains */
e61d98d8 535 spinlock_t lock; /* protect context, domain ids */
ba395927
KA
536 struct root_entry *root_entry; /* virtual address */
537
a77b67d4 538 struct iommu_flush flush;
8a94ade4
DW
539#endif
540#ifdef CONFIG_INTEL_IOMMU_SVM
a222a7f0
DW
541 struct page_req_dsc *prq;
542 unsigned char prq_name[16]; /* Name for PRQ interrupt */
e61d98d8 543#endif
fe962e90 544 struct q_inval *qi; /* Queued invalidation info */
f59c7b69
FY
545 u32 *iommu_state; /* Store iommu states between suspend and resume.*/
546
d3f13810 547#ifdef CONFIG_IRQ_REMAP
2ae21010 548 struct ir_table *ir_table; /* Interrupt remapping info */
b106ee63
JL
549 struct irq_domain *ir_domain;
550 struct irq_domain *ir_msi_domain;
2ae21010 551#endif
b0119e87 552 struct iommu_device iommu; /* IOMMU core code handle */
ee34b32d 553 int node;
4158c2ec 554 u32 flags; /* Software defined flags */
ba395927
KA
555};
556
9ddbfb42
LB
557/* PCI domain-device relationship */
558struct device_domain_info {
559 struct list_head link; /* link to domain siblings */
560 struct list_head global; /* link to global list */
cc580e41 561 struct list_head table; /* link to pasid table */
67b8e02b
LB
562 struct list_head auxiliary_domains; /* auxiliary domains
563 * attached to this device
564 */
9ddbfb42
LB
565 u8 bus; /* PCI bus number */
566 u8 devfn; /* PCI devfn number */
567 u16 pfsid; /* SRIOV physical function source ID */
568 u8 pasid_supported:3;
569 u8 pasid_enabled:1;
570 u8 pri_supported:1;
571 u8 pri_enabled:1;
572 u8 ats_supported:1;
573 u8 ats_enabled:1;
95587a75 574 u8 auxd_enabled:1; /* Multiple domains per device */
9ddbfb42
LB
575 u8 ats_qdep;
576 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
577 struct intel_iommu *iommu; /* IOMMU used by this device */
578 struct dmar_domain *domain; /* pointer to domain */
cc580e41 579 struct pasid_table *pasid_table; /* pasid table */
9ddbfb42
LB
580};
581
fe962e90
SS
582static inline void __iommu_flush_cache(
583 struct intel_iommu *iommu, void *addr, int size)
584{
585 if (!ecap_coherent(iommu->ecap))
586 clflush_cache_range(addr, size);
587}
588
4f2ed183
LB
589/*
590 * 0: readable
591 * 1: writable
592 * 2-6: reserved
593 * 7: super page
594 * 8-10: available
595 * 11: snoop behavior
596 * 12-63: Host physcial address
597 */
598struct dma_pte {
599 u64 val;
600};
601
602static inline void dma_clear_pte(struct dma_pte *pte)
603{
604 pte->val = 0;
605}
606
607static inline u64 dma_pte_addr(struct dma_pte *pte)
608{
609#ifdef CONFIG_64BIT
610 return pte->val & VTD_PAGE_MASK;
611#else
612 /* Must have a full atomic 64-bit read */
613 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
614#endif
615}
616
617static inline bool dma_pte_present(struct dma_pte *pte)
618{
619 return (pte->val & 3) != 0;
620}
621
622static inline bool dma_pte_superpage(struct dma_pte *pte)
623{
624 return (pte->val & DMA_PTE_LARGE_PAGE);
625}
626
627static inline int first_pte_in_page(struct dma_pte *pte)
628{
629 return !((unsigned long)pte & ~VTD_PAGE_MASK);
630}
631
e61d98d8 632extern struct dmar_drhd_unit * dmar_find_matched_drhd_unit(struct pci_dev *dev);
aa5d2b51 633extern int dmar_find_matched_atsr_unit(struct pci_dev *dev);
e61d98d8 634
2ae21010 635extern int dmar_enable_qi(struct intel_iommu *iommu);
eba67e5d 636extern void dmar_disable_qi(struct intel_iommu *iommu);
f59c7b69 637extern int dmar_reenable_qi(struct intel_iommu *iommu);
2ae21010 638extern void qi_global_iec(struct intel_iommu *iommu);
e820482c 639
4c25a2c1
DW
640extern void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid,
641 u8 fm, u64 type);
1f0ef2aa
DW
642extern void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
643 unsigned int size_order, u64 type);
1c48db44
JP
644extern void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 pfsid,
645 u16 qdep, u64 addr, unsigned mask);
704126ad 646extern int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu);
38717946 647
074835f0
YS
648extern int dmar_ir_support(void);
649
9ddbfb42
LB
650void *alloc_pgtable_page(int node);
651void free_pgtable_page(void *vaddr);
652struct intel_iommu *domain_get_iommu(struct dmar_domain *domain);
85319dcc
LB
653int for_each_device_domain(int (*fn)(struct device_domain_info *info,
654 void *data), void *data);
6f7db75e 655void iommu_flush_write_buffer(struct intel_iommu *iommu);
d7cbc0f3 656int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct device *dev);
9ddbfb42 657
2f26e0a9 658#ifdef CONFIG_INTEL_IOMMU_SVM
d9737953 659int intel_svm_init(struct intel_iommu *iommu);
a222a7f0
DW
660extern int intel_svm_enable_prq(struct intel_iommu *iommu);
661extern int intel_svm_finish_prq(struct intel_iommu *iommu);
8a94ade4 662
0204a496
DW
663struct svm_dev_ops;
664
2f26e0a9
DW
665struct intel_svm_dev {
666 struct list_head list;
667 struct rcu_head rcu;
668 struct device *dev;
0204a496 669 struct svm_dev_ops *ops;
2f26e0a9
DW
670 int users;
671 u16 did;
672 u16 dev_iotlb:1;
673 u16 sid, qdep;
674};
675
676struct intel_svm {
677 struct mmu_notifier notifier;
678 struct mm_struct *mm;
679 struct intel_iommu *iommu;
569e4f77 680 int flags;
2f26e0a9
DW
681 int pasid;
682 struct list_head devs;
51261aac 683 struct list_head list;
2f26e0a9
DW
684};
685
2f26e0a9
DW
686extern struct intel_iommu *intel_svm_device_to_iommu(struct device *dev);
687#endif
688
ee2636b8
SM
689#ifdef CONFIG_INTEL_IOMMU_DEBUGFS
690void intel_iommu_debugfs_init(void);
691#else
692static inline void intel_iommu_debugfs_init(void) {}
693#endif /* CONFIG_INTEL_IOMMU_DEBUGFS */
694
a5459cfe 695extern const struct attribute_group *intel_iommu_groups[];
26b86092
SM
696bool context_present(struct context_entry *context);
697struct context_entry *iommu_context_addr(struct intel_iommu *iommu, u8 bus,
698 u8 devfn, int alloc);
a5459cfe 699
daedaa33
LB
700#ifdef CONFIG_INTEL_IOMMU
701extern int iommu_calculate_agaw(struct intel_iommu *iommu);
702extern int iommu_calculate_max_sagaw(struct intel_iommu *iommu);
703extern int dmar_disabled;
704extern int intel_iommu_enabled;
705extern int intel_iommu_tboot_noforce;
706#else
707static inline int iommu_calculate_agaw(struct intel_iommu *iommu)
708{
709 return 0;
710}
711static inline int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
712{
713 return 0;
714}
715#define dmar_disabled (1)
716#define intel_iommu_enabled (0)
717#endif
718
ba395927 719#endif