]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/irq.h
Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/dtor/input
[mirror_ubuntu-artful-kernel.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
75ffc007 18#include <linux/irqhandler.h>
908dcecd 19#include <linux/irqreturn.h>
dd3a1db9 20#include <linux/irqnr.h>
77904fd6 21#include <linux/errno.h>
503e5763 22#include <linux/topology.h>
3aa551c9 23#include <linux/wait.h>
332fd7c4 24#include <linux/io.h>
707188f5 25#include <linux/slab.h>
1da177e4
LT
26
27#include <asm/irq.h>
28#include <asm/ptrace.h>
7d12e780 29#include <asm/irq_regs.h>
1da177e4 30
ab7798ff 31struct seq_file;
ec53cf23 32struct module;
515085ef 33struct msi_msg;
1b7047ed 34enum irqchip_irq_state;
57a58a94 35
1da177e4
LT
36/*
37 * IRQ line status.
6e213616 38 *
5d4d8fc9
TG
39 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
40 *
41 * IRQ_TYPE_NONE - default, unspecified type
42 * IRQ_TYPE_EDGE_RISING - rising edge triggered
43 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
44 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
45 * IRQ_TYPE_LEVEL_HIGH - high level triggered
46 * IRQ_TYPE_LEVEL_LOW - low level triggered
47 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
48 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
49 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
50 * to setup the HW to a sane default (used
51 * by irqdomain map() callbacks to synchronize
52 * the HW state and SW flags for a newly
53 * allocated descriptor).
54 *
5d4d8fc9
TG
55 * IRQ_TYPE_PROBE - Special flag for probing in progress
56 *
57 * Bits which can be modified via irq_set/clear/modify_status_flags()
58 * IRQ_LEVEL - Interrupt is level type. Will be also
59 * updated in the code when the above trigger
0911f124 60 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
61 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
62 * it from affinity setting
63 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
64 * IRQ_NOREQUEST - Interrupt cannot be requested via
65 * request_irq()
7f1b1244 66 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
67 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
68 * request/setup_irq()
69 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
70 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 71 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 72 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
73 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
74 * it from the spurious interrupt detection
75 * mechanism and from core side polling.
e9849777 76 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
1da177e4 77 */
5d4d8fc9
TG
78enum {
79 IRQ_TYPE_NONE = 0x00000000,
80 IRQ_TYPE_EDGE_RISING = 0x00000001,
81 IRQ_TYPE_EDGE_FALLING = 0x00000002,
82 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
83 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
84 IRQ_TYPE_LEVEL_LOW = 0x00000008,
85 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
86 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 87 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
88
89 IRQ_TYPE_PROBE = 0x00000010,
90
91 IRQ_LEVEL = (1 << 8),
92 IRQ_PER_CPU = (1 << 9),
93 IRQ_NOPROBE = (1 << 10),
94 IRQ_NOREQUEST = (1 << 11),
95 IRQ_NOAUTOEN = (1 << 12),
96 IRQ_NO_BALANCING = (1 << 13),
97 IRQ_MOVE_PCNTXT = (1 << 14),
98 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 99 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 100 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 101 IRQ_IS_POLLED = (1 << 18),
e9849777 102 IRQ_DISABLE_UNLAZY = (1 << 19),
5d4d8fc9 103};
950f4427 104
44247184
TG
105#define IRQF_MODIFY_MASK \
106 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 107 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 108 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
e9849777 109 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
44247184 110
8f53f924
TG
111#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
112
3b8249e7
TG
113/*
114 * Return value for chip->irq_set_affinity()
115 *
9df872fa
JL
116 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
117 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
118 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
119 * support stacked irqchips, which indicates skipping
120 * all descendent irqchips.
3b8249e7
TG
121 */
122enum {
123 IRQ_SET_MASK_OK = 0,
124 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 125 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
126};
127
5b912c10 128struct msi_desc;
08a543ad 129struct irq_domain;
6a6de9ef 130
ff7dcd44 131/**
0d0b4c86
JL
132 * struct irq_common_data - per irq data shared by all irqchips
133 * @state_use_accessors: status information for irq chip functions.
134 * Use accessor functions to deal with it
449e9cae 135 * @node: node index useful for balancing
af7080e0 136 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
137 * @affinity: IRQ affinity on SMP. If this is an IPI
138 * related irq, then this is the mask of the
139 * CPUs to which an IPI can be sent.
0d3f5425
TG
140 * @effective_affinity: The effective IRQ affinity on SMP as some irq
141 * chips do not allow multi CPU destinations.
142 * A subset of @affinity.
b237721c 143 * @msi_desc: MSI descriptor
f256c9a0 144 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
145 */
146struct irq_common_data {
b354286e 147 unsigned int __private state_use_accessors;
449e9cae
JL
148#ifdef CONFIG_NUMA
149 unsigned int node;
150#endif
af7080e0 151 void *handler_data;
b237721c 152 struct msi_desc *msi_desc;
9df872fa 153 cpumask_var_t affinity;
0d3f5425
TG
154#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
155 cpumask_var_t effective_affinity;
156#endif
f256c9a0
QY
157#ifdef CONFIG_GENERIC_IRQ_IPI
158 unsigned int ipi_offset;
159#endif
0d0b4c86
JL
160};
161
162/**
163 * struct irq_data - per irq chip data passed down to chip functions
966dc736 164 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 165 * @irq: interrupt number
08a543ad 166 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 167 * @common: point to data shared by all irqchips
ff7dcd44 168 * @chip: low level interrupt hardware access
08a543ad
GL
169 * @domain: Interrupt translation domain; responsible for mapping
170 * between hwirq number and linux irq number.
f8264e34
JL
171 * @parent_data: pointer to parent struct irq_data to support hierarchy
172 * irq_domain
ff7dcd44
TG
173 * @chip_data: platform-specific per-chip private data for the chip
174 * methods, to allow shared chip implementations
ff7dcd44
TG
175 */
176struct irq_data {
966dc736 177 u32 mask;
ff7dcd44 178 unsigned int irq;
08a543ad 179 unsigned long hwirq;
0d0b4c86 180 struct irq_common_data *common;
ff7dcd44 181 struct irq_chip *chip;
08a543ad 182 struct irq_domain *domain;
f8264e34
JL
183#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
184 struct irq_data *parent_data;
185#endif
ff7dcd44 186 void *chip_data;
ff7dcd44
TG
187};
188
f230b6d5 189/*
0d0b4c86 190 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 191 *
876dbd4c 192 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 193 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
08d85f3e 194 * IRQD_ACTIVATED - Interrupt has already been activated
a005677b
TG
195 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
196 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 197 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 198 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
199 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
200 * from suspend
e1ef8241
TG
201 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
202 * context
32f4125e
TG
203 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
204 * IRQD_IRQ_MASKED - Masked state of the interrupt
205 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 206 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 207 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 208 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
1bb04016 209 * IRQD_IRQ_STARTED - Startup state of the interrupt
54fdf6a0
TG
210 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
211 * mask. Applies only to affinity managed irqs.
d52dd441 212 * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
f230b6d5
TG
213 */
214enum {
876dbd4c 215 IRQD_TRIGGER_MASK = 0xf,
a005677b 216 IRQD_SETAFFINITY_PENDING = (1 << 8),
08d85f3e 217 IRQD_ACTIVATED = (1 << 9),
a005677b
TG
218 IRQD_NO_BALANCING = (1 << 10),
219 IRQD_PER_CPU = (1 << 11),
2bdd1055 220 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 221 IRQD_LEVEL = (1 << 13),
7f94226f 222 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 223 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 224 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
225 IRQD_IRQ_MASKED = (1 << 17),
226 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 227 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 228 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 229 IRQD_AFFINITY_MANAGED = (1 << 21),
201d7f47 230 IRQD_IRQ_STARTED = (1 << 22),
54fdf6a0 231 IRQD_MANAGED_SHUTDOWN = (1 << 23),
d52dd441 232 IRQD_SINGLE_TARGET = (1 << 24),
f230b6d5
TG
233};
234
b354286e 235#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 236
f230b6d5
TG
237static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
238{
0d0b4c86 239 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
240}
241
a005677b
TG
242static inline bool irqd_is_per_cpu(struct irq_data *d)
243{
0d0b4c86 244 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
245}
246
247static inline bool irqd_can_balance(struct irq_data *d)
248{
0d0b4c86 249 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
250}
251
2bdd1055
TG
252static inline bool irqd_affinity_was_set(struct irq_data *d)
253{
0d0b4c86 254 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
255}
256
ee38c04b
TG
257static inline void irqd_mark_affinity_was_set(struct irq_data *d)
258{
0d0b4c86 259 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
260}
261
876dbd4c
TG
262static inline u32 irqd_get_trigger_type(struct irq_data *d)
263{
0d0b4c86 264 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
265}
266
267/*
268 * Must only be called inside irq_chip.irq_set_type() functions.
269 */
270static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
271{
0d0b4c86
JL
272 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
273 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
876dbd4c
TG
274}
275
276static inline bool irqd_is_level_type(struct irq_data *d)
277{
0d0b4c86 278 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
279}
280
d52dd441
TG
281/*
282 * Must only be called of irqchip.irq_set_affinity() or low level
283 * hieararchy domain allocation functions.
284 */
285static inline void irqd_set_single_target(struct irq_data *d)
286{
287 __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
288}
289
290static inline bool irqd_is_single_target(struct irq_data *d)
291{
292 return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
293}
294
7f94226f
TG
295static inline bool irqd_is_wakeup_set(struct irq_data *d)
296{
0d0b4c86 297 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
298}
299
e1ef8241
TG
300static inline bool irqd_can_move_in_process_context(struct irq_data *d)
301{
0d0b4c86 302 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
303}
304
801a0e9a
TG
305static inline bool irqd_irq_disabled(struct irq_data *d)
306{
0d0b4c86 307 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
308}
309
32f4125e
TG
310static inline bool irqd_irq_masked(struct irq_data *d)
311{
0d0b4c86 312 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
313}
314
315static inline bool irqd_irq_inprogress(struct irq_data *d)
316{
0d0b4c86 317 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
318}
319
b76f1674
TG
320static inline bool irqd_is_wakeup_armed(struct irq_data *d)
321{
0d0b4c86 322 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
323}
324
fc569712
TG
325static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
326{
327 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
328}
329
330static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
331{
332 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
333}
334
335static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
336{
337 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
338}
b76f1674 339
9c255583
TG
340static inline bool irqd_affinity_is_managed(struct irq_data *d)
341{
342 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
343}
344
08d85f3e
MZ
345static inline bool irqd_is_activated(struct irq_data *d)
346{
347 return __irqd_to_state(d) & IRQD_ACTIVATED;
348}
349
350static inline void irqd_set_activated(struct irq_data *d)
351{
352 __irqd_to_state(d) |= IRQD_ACTIVATED;
353}
354
355static inline void irqd_clr_activated(struct irq_data *d)
356{
357 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
358}
359
201d7f47
TG
360static inline bool irqd_is_started(struct irq_data *d)
361{
362 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
363}
364
761ea388 365static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
54fdf6a0
TG
366{
367 return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
368}
369
b354286e
BF
370#undef __irqd_to_state
371
a699e4e4
GL
372static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
373{
374 return d->hwirq;
375}
376
8fee5c36 377/**
6a6de9ef 378 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36 379 *
be45beb2 380 * @parent_device: pointer to parent device for irqchip
8fee5c36 381 * @name: name for /proc/interrupts
f8822657
TG
382 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
383 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
384 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
385 * @irq_disable: disable the interrupt
386 * @irq_ack: start of a new interrupt
387 * @irq_mask: mask an interrupt source
388 * @irq_mask_ack: ack and mask an interrupt source
389 * @irq_unmask: unmask an interrupt source
390 * @irq_eoi: end of interrupt
391 * @irq_set_affinity: set the CPU affinity on SMP machines
392 * @irq_retrigger: resend an IRQ to the CPU
393 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
394 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
395 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
396 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
397 * @irq_cpu_online: configure an interrupt source for a secondary CPU
398 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
399 * @irq_suspend: function called from core code on suspend once per
400 * chip, when one or more interrupts are installed
401 * @irq_resume: function called from core code on resume once per chip,
402 * when one ore more interrupts are installed
cfefd21e 403 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 404 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 405 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
406 * @irq_request_resources: optional to request resources before calling
407 * any other callback related to this irq
408 * @irq_release_resources: optional to release resources acquired with
409 * irq_request_resources
515085ef 410 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 411 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
412 * @irq_get_irqchip_state: return the internal state of an interrupt
413 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 414 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
415 * @ipi_send_single: send a single IPI to destination cpus
416 * @ipi_send_mask: send an IPI to destination cpus in cpumask
2bff17ad 417 * @flags: chip specific flags
1da177e4 418 */
6a6de9ef 419struct irq_chip {
be45beb2 420 struct device *parent_device;
6a6de9ef 421 const char *name;
f8822657
TG
422 unsigned int (*irq_startup)(struct irq_data *data);
423 void (*irq_shutdown)(struct irq_data *data);
424 void (*irq_enable)(struct irq_data *data);
425 void (*irq_disable)(struct irq_data *data);
426
427 void (*irq_ack)(struct irq_data *data);
428 void (*irq_mask)(struct irq_data *data);
429 void (*irq_mask_ack)(struct irq_data *data);
430 void (*irq_unmask)(struct irq_data *data);
431 void (*irq_eoi)(struct irq_data *data);
432
433 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
434 int (*irq_retrigger)(struct irq_data *data);
435 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
436 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
437
438 void (*irq_bus_lock)(struct irq_data *data);
439 void (*irq_bus_sync_unlock)(struct irq_data *data);
440
0fdb4b25
DD
441 void (*irq_cpu_online)(struct irq_data *data);
442 void (*irq_cpu_offline)(struct irq_data *data);
443
cfefd21e
TG
444 void (*irq_suspend)(struct irq_data *data);
445 void (*irq_resume)(struct irq_data *data);
446 void (*irq_pm_shutdown)(struct irq_data *data);
447
d0051816
TG
448 void (*irq_calc_mask)(struct irq_data *data);
449
ab7798ff 450 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
451 int (*irq_request_resources)(struct irq_data *data);
452 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 453
515085ef 454 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 455 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 456
1b7047ed
MZ
457 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
458 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
459
0a4377de
JL
460 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
461
34dc1ae1
QY
462 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
463 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
464
2bff17ad 465 unsigned long flags;
1da177e4
LT
466};
467
d4d5e089
TG
468/*
469 * irq_chip specific flags
470 *
77694b40
TG
471 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
472 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 473 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
474 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
475 * when irq enabled
60f96b41 476 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 477 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 478 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
479 */
480enum {
481 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 482 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 483 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 484 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 485 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 486 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 487 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
488};
489
e144710b 490#include <linux/irqdesc.h>
0b8f1efa 491
34ffdb72
IM
492/*
493 * Pick up the arch-dependent methods:
494 */
495#include <asm/hw_irq.h>
1da177e4 496
b683de2b
TG
497#ifndef NR_IRQS_LEGACY
498# define NR_IRQS_LEGACY 0
499#endif
500
1318a481
TG
501#ifndef ARCH_IRQ_INIT_FLAGS
502# define ARCH_IRQ_INIT_FLAGS 0
503#endif
504
c1594b77 505#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 506
e144710b 507struct irqaction;
06fcb0c6 508extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 509extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
510extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
511extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 512
0fdb4b25
DD
513extern void irq_cpu_online(void);
514extern void irq_cpu_offline(void);
01f8fa4f
TG
515extern int irq_set_affinity_locked(struct irq_data *data,
516 const struct cpumask *cpumask, bool force);
0a4377de 517extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 518
c5cb83bb 519#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
f1e0bb0a 520extern void irq_migrate_all_off_this_cpu(void);
c5cb83bb
TG
521extern int irq_affinity_online_cpu(unsigned int cpu);
522#else
523# define irq_affinity_online_cpu NULL
524#endif
f1e0bb0a 525
3a3856d0 526#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
527void irq_move_irq(struct irq_data *data);
528void irq_move_masked_irq(struct irq_data *data);
f0383c24 529void irq_force_complete_move(struct irq_desc *desc);
e144710b 530#else
a439520f
TG
531static inline void irq_move_irq(struct irq_data *data) { }
532static inline void irq_move_masked_irq(struct irq_data *data) { }
f0383c24 533static inline void irq_force_complete_move(struct irq_desc *desc) { }
e144710b 534#endif
54d5d424 535
1da177e4 536extern int no_irq_affinity;
1da177e4 537
293a7a0a
TG
538#ifdef CONFIG_HARDIRQS_SW_RESEND
539int irq_set_parent(int irq, int parent_irq);
540#else
541static inline int irq_set_parent(int irq, int parent_irq)
542{
543 return 0;
544}
545#endif
546
6a6de9ef
TG
547/*
548 * Built-in IRQ handlers for various IRQ types,
bebd04cc 549 * callable via desc->handle_irq()
6a6de9ef 550 */
bd0b9ac4
TG
551extern void handle_level_irq(struct irq_desc *desc);
552extern void handle_fasteoi_irq(struct irq_desc *desc);
553extern void handle_edge_irq(struct irq_desc *desc);
554extern void handle_edge_eoi_irq(struct irq_desc *desc);
555extern void handle_simple_irq(struct irq_desc *desc);
edd14cfe 556extern void handle_untracked_irq(struct irq_desc *desc);
bd0b9ac4
TG
557extern void handle_percpu_irq(struct irq_desc *desc);
558extern void handle_percpu_devid_irq(struct irq_desc *desc);
559extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 560extern void handle_nested_irq(unsigned int irq);
6a6de9ef 561
515085ef 562extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
be45beb2
JH
563extern int irq_chip_pm_get(struct irq_data *data);
564extern int irq_chip_pm_put(struct irq_data *data);
85f08c17 565#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
3cfeffc2
SA
566extern void irq_chip_enable_parent(struct irq_data *data);
567extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
568extern void irq_chip_ack_parent(struct irq_data *data);
569extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
570extern void irq_chip_mask_parent(struct irq_data *data);
571extern void irq_chip_unmask_parent(struct irq_data *data);
572extern void irq_chip_eoi_parent(struct irq_data *data);
573extern int irq_chip_set_affinity_parent(struct irq_data *data,
574 const struct cpumask *dest,
575 bool force);
08b55e2a 576extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
577extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
578 void *vcpu_info);
b7560de1 579extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
580#endif
581
6a6de9ef 582/* Handling of unhandled and spurious interrupts: */
0dcdbc97 583extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 584
a4633adc 585
6a6de9ef
TG
586/* Enable/disable irq debugging output: */
587extern int noirqdebug_setup(char *str);
588
589/* Checks whether the interrupt can be requested by request_irq(): */
590extern int can_request_irq(unsigned int irq, unsigned long irqflags);
591
f8b5473f 592/* Dummy irq-chip implementations: */
6a6de9ef 593extern struct irq_chip no_irq_chip;
f8b5473f 594extern struct irq_chip dummy_irq_chip;
6a6de9ef 595
145fc655 596extern void
3836ca08 597irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
598 irq_flow_handler_t handle, const char *name);
599
3836ca08
TG
600static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
601 irq_flow_handler_t handle)
602{
603 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
604}
605
31d9d9b6 606extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
607extern int irq_set_percpu_devid_partition(unsigned int irq,
608 const struct cpumask *affinity);
609extern int irq_get_percpu_devid_partition(unsigned int irq,
610 struct cpumask *affinity);
31d9d9b6 611
6a6de9ef 612extern void
3836ca08 613__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 614 const char *name);
1da177e4 615
6a6de9ef 616static inline void
3836ca08 617irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 618{
3836ca08 619 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
620}
621
622/*
623 * Set a highlevel chained flow handler for a given IRQ.
624 * (a chained handler is automatically enabled and set to
7f1b1244 625 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
626 */
627static inline void
3836ca08 628irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 629{
3836ca08 630 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
631}
632
3b0f95be
RK
633/*
634 * Set a highlevel chained flow handler and its data for a given IRQ.
635 * (a chained handler is automatically enabled and set to
636 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
637 */
638void
639irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
640 void *data);
641
44247184
TG
642void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
643
644static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
645{
646 irq_modify_status(irq, 0, set);
647}
648
649static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
650{
651 irq_modify_status(irq, clr, 0);
652}
653
a0cd9ca2 654static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
655{
656 irq_modify_status(irq, 0, IRQ_NOPROBE);
657}
658
a0cd9ca2 659static inline void irq_set_probe(unsigned int irq)
44247184
TG
660{
661 irq_modify_status(irq, IRQ_NOPROBE, 0);
662}
46f4f8f6 663
7f1b1244
PM
664static inline void irq_set_nothread(unsigned int irq)
665{
666 irq_modify_status(irq, 0, IRQ_NOTHREAD);
667}
668
669static inline void irq_set_thread(unsigned int irq)
670{
671 irq_modify_status(irq, IRQ_NOTHREAD, 0);
672}
673
6f91a52d
TG
674static inline void irq_set_nested_thread(unsigned int irq, bool nest)
675{
676 if (nest)
677 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
678 else
679 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
680}
681
31d9d9b6
MZ
682static inline void irq_set_percpu_devid_flags(unsigned int irq)
683{
684 irq_set_status_flags(irq,
685 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
686 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
687}
688
3a16d713 689/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
690extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
691extern int irq_set_handler_data(unsigned int irq, void *data);
692extern int irq_set_chip_data(unsigned int irq, void *data);
693extern int irq_set_irq_type(unsigned int irq, unsigned int type);
694extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
695extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
696 struct msi_desc *entry);
f303a6dd 697extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 698
a0cd9ca2 699static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
700{
701 struct irq_data *d = irq_get_irq_data(irq);
702 return d ? d->chip : NULL;
703}
704
705static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
706{
707 return d->chip;
708}
709
a0cd9ca2 710static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
711{
712 struct irq_data *d = irq_get_irq_data(irq);
713 return d ? d->chip_data : NULL;
714}
715
716static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
717{
718 return d->chip_data;
719}
720
a0cd9ca2 721static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
722{
723 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 724 return d ? d->common->handler_data : NULL;
f303a6dd
TG
725}
726
a0cd9ca2 727static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 728{
af7080e0 729 return d->common->handler_data;
f303a6dd
TG
730}
731
a0cd9ca2 732static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
733{
734 struct irq_data *d = irq_get_irq_data(irq);
b237721c 735 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
736}
737
c391f262 738static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 739{
b237721c 740 return d->common->msi_desc;
f303a6dd
TG
741}
742
1f6236bf
JMC
743static inline u32 irq_get_trigger_type(unsigned int irq)
744{
745 struct irq_data *d = irq_get_irq_data(irq);
746 return d ? irqd_get_trigger_type(d) : 0;
747}
748
449e9cae 749static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 750{
449e9cae 751#ifdef CONFIG_NUMA
6783011b 752 return d->node;
449e9cae
JL
753#else
754 return 0;
755#endif
756}
757
758static inline int irq_data_get_node(struct irq_data *d)
759{
760 return irq_common_data_get_node(d->common);
6783011b
JL
761}
762
c64301a2
JL
763static inline struct cpumask *irq_get_affinity_mask(int irq)
764{
765 struct irq_data *d = irq_get_irq_data(irq);
766
9df872fa 767 return d ? d->common->affinity : NULL;
c64301a2
JL
768}
769
770static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
771{
9df872fa 772 return d->common->affinity;
c64301a2
JL
773}
774
0d3f5425
TG
775#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
776static inline
777struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
778{
779 return d->common->effective_affinity;
780}
781static inline void irq_data_update_effective_affinity(struct irq_data *d,
782 const struct cpumask *m)
783{
784 cpumask_copy(d->common->effective_affinity, m);
785}
786#else
787static inline void irq_data_update_effective_affinity(struct irq_data *d,
788 const struct cpumask *m)
789{
790}
791static inline
792struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
793{
794 return d->common->affinity;
795}
796#endif
797
62a08ae2
TG
798unsigned int arch_dynirq_lower_bound(unsigned int from);
799
b6873807 800int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
06ee6d57 801 struct module *owner, const struct cpumask *affinity);
b6873807 802
2b5e7730
BG
803int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
804 unsigned int cnt, int node, struct module *owner,
805 const struct cpumask *affinity);
806
ec53cf23
PG
807/* use macros to avoid needing export.h for THIS_MODULE */
808#define irq_alloc_descs(irq, from, cnt, node) \
06ee6d57 809 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
b6873807 810
ec53cf23
PG
811#define irq_alloc_desc(node) \
812 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 813
ec53cf23
PG
814#define irq_alloc_desc_at(at, node) \
815 irq_alloc_descs(at, at, 1, node)
1f5a5b87 816
ec53cf23
PG
817#define irq_alloc_desc_from(from, node) \
818 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 819
51906e77
AG
820#define irq_alloc_descs_from(from, cnt, node) \
821 irq_alloc_descs(-1, from, cnt, node)
822
2b5e7730
BG
823#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
824 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
825
826#define devm_irq_alloc_desc(dev, node) \
827 devm_irq_alloc_descs(dev, -1, 0, 1, node)
828
829#define devm_irq_alloc_desc_at(dev, at, node) \
830 devm_irq_alloc_descs(dev, at, at, 1, node)
831
832#define devm_irq_alloc_desc_from(dev, from, node) \
833 devm_irq_alloc_descs(dev, -1, from, 1, node)
834
835#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
836 devm_irq_alloc_descs(dev, -1, from, cnt, node)
837
ec53cf23 838void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
839static inline void irq_free_desc(unsigned int irq)
840{
841 irq_free_descs(irq, 1);
842}
843
7b6ef126
TG
844#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
845unsigned int irq_alloc_hwirqs(int cnt, int node);
846static inline unsigned int irq_alloc_hwirq(int node)
847{
848 return irq_alloc_hwirqs(1, node);
849}
850void irq_free_hwirqs(unsigned int from, int cnt);
851static inline void irq_free_hwirq(unsigned int irq)
852{
853 return irq_free_hwirqs(irq, 1);
854}
855int arch_setup_hwirq(unsigned int irq, int node);
856void arch_teardown_hwirq(unsigned int irq);
857#endif
858
c940e01c
TG
859#ifdef CONFIG_GENERIC_IRQ_LEGACY
860void irq_init_desc(unsigned int irq);
861#endif
862
7d828062
TG
863/**
864 * struct irq_chip_regs - register offsets for struct irq_gci
865 * @enable: Enable register offset to reg_base
866 * @disable: Disable register offset to reg_base
867 * @mask: Mask register offset to reg_base
868 * @ack: Ack register offset to reg_base
869 * @eoi: Eoi register offset to reg_base
870 * @type: Type configuration register offset to reg_base
871 * @polarity: Polarity configuration register offset to reg_base
872 */
873struct irq_chip_regs {
874 unsigned long enable;
875 unsigned long disable;
876 unsigned long mask;
877 unsigned long ack;
878 unsigned long eoi;
879 unsigned long type;
880 unsigned long polarity;
881};
882
883/**
884 * struct irq_chip_type - Generic interrupt chip instance for a flow type
885 * @chip: The real interrupt chip which provides the callbacks
886 * @regs: Register offsets for this chip
887 * @handler: Flow handler associated with this chip
888 * @type: Chip can handle these flow types
899f0e66
GF
889 * @mask_cache_priv: Cached mask register private to the chip type
890 * @mask_cache: Pointer to cached mask register
7d828062
TG
891 *
892 * A irq_generic_chip can have several instances of irq_chip_type when
893 * it requires different functions and register offsets for different
894 * flow types.
895 */
896struct irq_chip_type {
897 struct irq_chip chip;
898 struct irq_chip_regs regs;
899 irq_flow_handler_t handler;
900 u32 type;
899f0e66
GF
901 u32 mask_cache_priv;
902 u32 *mask_cache;
7d828062
TG
903};
904
905/**
906 * struct irq_chip_generic - Generic irq chip data structure
907 * @lock: Lock to protect register and cache data access
908 * @reg_base: Register base address (virtual)
2b280376
KC
909 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
910 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
911 * @suspend: Function called from core code on suspend once per
912 * chip; can be useful instead of irq_chip::suspend to
913 * handle chip details even when no interrupts are in use
914 * @resume: Function called from core code on resume once per chip;
915 * can be useful instead of irq_chip::suspend to handle
916 * chip details even when no interrupts are in use
7d828062
TG
917 * @irq_base: Interrupt base nr for this chip
918 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 919 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
920 * @type_cache: Cached type register
921 * @polarity_cache: Cached polarity register
922 * @wake_enabled: Interrupt can wakeup from suspend
923 * @wake_active: Interrupt is marked as an wakeup from suspend source
924 * @num_ct: Number of available irq_chip_type instances (usually 1)
925 * @private: Private data for non generic chip callbacks
088f40b7 926 * @installed: bitfield to denote installed interrupts
e8bd834f 927 * @unused: bitfield to denote unused interrupts
088f40b7 928 * @domain: irq domain pointer
cfefd21e 929 * @list: List head for keeping track of instances
7d828062
TG
930 * @chip_types: Array of interrupt irq_chip_types
931 *
932 * Note, that irq_chip_generic can have multiple irq_chip_type
933 * implementations which can be associated to a particular irq line of
934 * an irq_chip_generic instance. That allows to share and protect
935 * state in an irq_chip_generic instance when we need to implement
936 * different flow mechanisms (level/edge) for it.
937 */
938struct irq_chip_generic {
939 raw_spinlock_t lock;
940 void __iomem *reg_base;
2b280376
KC
941 u32 (*reg_readl)(void __iomem *addr);
942 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
943 void (*suspend)(struct irq_chip_generic *gc);
944 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
945 unsigned int irq_base;
946 unsigned int irq_cnt;
947 u32 mask_cache;
948 u32 type_cache;
949 u32 polarity_cache;
950 u32 wake_enabled;
951 u32 wake_active;
952 unsigned int num_ct;
953 void *private;
088f40b7 954 unsigned long installed;
e8bd834f 955 unsigned long unused;
088f40b7 956 struct irq_domain *domain;
cfefd21e 957 struct list_head list;
7d828062
TG
958 struct irq_chip_type chip_types[0];
959};
960
961/**
962 * enum irq_gc_flags - Initialization flags for generic irq chips
963 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
964 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
965 * irq chips which need to call irq_set_wake() on
966 * the parent irq. Usually GPIO implementations
af80b0fe 967 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 968 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 969 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
970 */
971enum irq_gc_flags {
972 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
973 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 974 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 975 IRQ_GC_NO_MASK = 1 << 3,
b7905595 976 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
977};
978
088f40b7
TG
979/*
980 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
981 * @irqs_per_chip: Number of interrupts per chip
982 * @num_chips: Number of chips
983 * @irq_flags_to_set: IRQ* flags to set on irq setup
984 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
985 * @gc_flags: Generic chip specific setup flags
986 * @gc: Array of pointers to generic interrupt chips
987 */
988struct irq_domain_chip_generic {
989 unsigned int irqs_per_chip;
990 unsigned int num_chips;
991 unsigned int irq_flags_to_clear;
992 unsigned int irq_flags_to_set;
993 enum irq_gc_flags gc_flags;
994 struct irq_chip_generic *gc[0];
995};
996
7d828062
TG
997/* Generic chip callback functions */
998void irq_gc_noop(struct irq_data *d);
999void irq_gc_mask_disable_reg(struct irq_data *d);
1000void irq_gc_mask_set_bit(struct irq_data *d);
1001void irq_gc_mask_clr_bit(struct irq_data *d);
1002void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
1003void irq_gc_ack_set_bit(struct irq_data *d);
1004void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
1005void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
1006void irq_gc_eoi(struct irq_data *d);
1007int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1008
1009/* Setup functions for irq_chip_generic */
a5152c8a
BB
1010int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1011 irq_hw_number_t hw_irq);
7d828062
TG
1012struct irq_chip_generic *
1013irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1014 void __iomem *reg_base, irq_flow_handler_t handler);
1015void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1016 enum irq_gc_flags flags, unsigned int clr,
1017 unsigned int set);
1018int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
1019void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1020 unsigned int clr, unsigned int set);
7d828062 1021
1c3e3630
BG
1022struct irq_chip_generic *
1023devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1024 unsigned int irq_base, void __iomem *reg_base,
1025 irq_flow_handler_t handler);
30fd8fc5
BG
1026int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1027 u32 msk, enum irq_gc_flags flags,
1028 unsigned int clr, unsigned int set);
1c3e3630 1029
088f40b7 1030struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
088f40b7 1031
f88eecfe
SF
1032int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1033 int num_ct, const char *name,
1034 irq_flow_handler_t handler,
1035 unsigned int clr, unsigned int set,
1036 enum irq_gc_flags flags);
1037
1038#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1039 handler, clr, set, flags) \
1040({ \
1041 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1042 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1043 handler, clr, set, flags); \
1044})
088f40b7 1045
707188f5
BG
1046static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1047{
1048 kfree(gc);
1049}
1050
32bb6cbb
BG
1051static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1052 u32 msk, unsigned int clr,
1053 unsigned int set)
1054{
1055 irq_remove_generic_chip(gc, msk, clr, set);
1056 irq_free_generic_chip(gc);
1057}
1058
7d828062
TG
1059static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1060{
1061 return container_of(d->chip, struct irq_chip_type, chip);
1062}
1063
1064#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1065
1066#ifdef CONFIG_SMP
1067static inline void irq_gc_lock(struct irq_chip_generic *gc)
1068{
1069 raw_spin_lock(&gc->lock);
1070}
1071
1072static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1073{
1074 raw_spin_unlock(&gc->lock);
1075}
1076#else
1077static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1078static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1079#endif
1080
ebf9ff75
BB
1081/*
1082 * The irqsave variants are for usage in non interrupt code. Do not use
1083 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1084 */
1085#define irq_gc_lock_irqsave(gc, flags) \
1086 raw_spin_lock_irqsave(&(gc)->lock, flags)
1087
1088#define irq_gc_unlock_irqrestore(gc, flags) \
1089 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1090
332fd7c4
KC
1091static inline void irq_reg_writel(struct irq_chip_generic *gc,
1092 u32 val, int reg_offset)
1093{
2b280376
KC
1094 if (gc->reg_writel)
1095 gc->reg_writel(val, gc->reg_base + reg_offset);
1096 else
1097 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
1098}
1099
1100static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1101 int reg_offset)
1102{
2b280376
KC
1103 if (gc->reg_readl)
1104 return gc->reg_readl(gc->reg_base + reg_offset);
1105 else
1106 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
1107}
1108
d17bf24e
QY
1109/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1110#define INVALID_HWIRQ (~0UL)
f9bce791 1111irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
1112int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1113int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1114int ipi_send_single(unsigned int virq, unsigned int cpu);
1115int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 1116
06fcb0c6 1117#endif /* _LINUX_IRQ_H */