]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/irq.h
x86/apic/msi: Plug non-maskable MSI affinity race
[mirror_ubuntu-bionic-kernel.git] / include / linux / irq.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
06fcb0c6
IM
2#ifndef _LINUX_IRQ_H
3#define _LINUX_IRQ_H
1da177e4
LT
4
5/*
6 * Please do not include this file in generic code. There is currently
7 * no requirement for any architecture to implement anything held
8 * within this file.
9 *
10 * Thanks. --rmk
11 */
12
23f9b317 13#include <linux/smp.h>
1da177e4
LT
14#include <linux/linkage.h>
15#include <linux/cache.h>
16#include <linux/spinlock.h>
17#include <linux/cpumask.h>
503e5763 18#include <linux/gfp.h>
75ffc007 19#include <linux/irqhandler.h>
908dcecd 20#include <linux/irqreturn.h>
dd3a1db9 21#include <linux/irqnr.h>
77904fd6 22#include <linux/errno.h>
503e5763 23#include <linux/topology.h>
3aa551c9 24#include <linux/wait.h>
332fd7c4 25#include <linux/io.h>
707188f5 26#include <linux/slab.h>
1da177e4
LT
27
28#include <asm/irq.h>
29#include <asm/ptrace.h>
7d12e780 30#include <asm/irq_regs.h>
1da177e4 31
ab7798ff 32struct seq_file;
ec53cf23 33struct module;
515085ef 34struct msi_msg;
1b7047ed 35enum irqchip_irq_state;
57a58a94 36
1da177e4
LT
37/*
38 * IRQ line status.
6e213616 39 *
5d4d8fc9
TG
40 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
41 *
42 * IRQ_TYPE_NONE - default, unspecified type
43 * IRQ_TYPE_EDGE_RISING - rising edge triggered
44 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
45 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
46 * IRQ_TYPE_LEVEL_HIGH - high level triggered
47 * IRQ_TYPE_LEVEL_LOW - low level triggered
48 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
49 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
50 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
51 * to setup the HW to a sane default (used
52 * by irqdomain map() callbacks to synchronize
53 * the HW state and SW flags for a newly
54 * allocated descriptor).
55 *
5d4d8fc9
TG
56 * IRQ_TYPE_PROBE - Special flag for probing in progress
57 *
58 * Bits which can be modified via irq_set/clear/modify_status_flags()
59 * IRQ_LEVEL - Interrupt is level type. Will be also
60 * updated in the code when the above trigger
0911f124 61 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
62 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
63 * it from affinity setting
64 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
65 * IRQ_NOREQUEST - Interrupt cannot be requested via
66 * request_irq()
7f1b1244 67 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
68 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
69 * request/setup_irq()
70 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
71 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 72 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 73 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
74 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
75 * it from the spurious interrupt detection
76 * mechanism and from core side polling.
e9849777 77 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
1da177e4 78 */
5d4d8fc9
TG
79enum {
80 IRQ_TYPE_NONE = 0x00000000,
81 IRQ_TYPE_EDGE_RISING = 0x00000001,
82 IRQ_TYPE_EDGE_FALLING = 0x00000002,
83 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
84 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
85 IRQ_TYPE_LEVEL_LOW = 0x00000008,
86 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
87 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 88 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
89
90 IRQ_TYPE_PROBE = 0x00000010,
91
92 IRQ_LEVEL = (1 << 8),
93 IRQ_PER_CPU = (1 << 9),
94 IRQ_NOPROBE = (1 << 10),
95 IRQ_NOREQUEST = (1 << 11),
96 IRQ_NOAUTOEN = (1 << 12),
97 IRQ_NO_BALANCING = (1 << 13),
98 IRQ_MOVE_PCNTXT = (1 << 14),
99 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 100 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 101 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 102 IRQ_IS_POLLED = (1 << 18),
e9849777 103 IRQ_DISABLE_UNLAZY = (1 << 19),
5d4d8fc9 104};
950f4427 105
44247184
TG
106#define IRQF_MODIFY_MASK \
107 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 108 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 109 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
e9849777 110 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
44247184 111
8f53f924
TG
112#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
113
3b8249e7
TG
114/*
115 * Return value for chip->irq_set_affinity()
116 *
9df872fa
JL
117 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
118 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
119 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
120 * support stacked irqchips, which indicates skipping
121 * all descendent irqchips.
3b8249e7
TG
122 */
123enum {
124 IRQ_SET_MASK_OK = 0,
125 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 126 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
127};
128
5b912c10 129struct msi_desc;
08a543ad 130struct irq_domain;
6a6de9ef 131
ff7dcd44 132/**
0d0b4c86
JL
133 * struct irq_common_data - per irq data shared by all irqchips
134 * @state_use_accessors: status information for irq chip functions.
135 * Use accessor functions to deal with it
449e9cae 136 * @node: node index useful for balancing
af7080e0 137 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
138 * @affinity: IRQ affinity on SMP. If this is an IPI
139 * related irq, then this is the mask of the
140 * CPUs to which an IPI can be sent.
0d3f5425
TG
141 * @effective_affinity: The effective IRQ affinity on SMP as some irq
142 * chips do not allow multi CPU destinations.
143 * A subset of @affinity.
b237721c 144 * @msi_desc: MSI descriptor
f256c9a0 145 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
146 */
147struct irq_common_data {
b354286e 148 unsigned int __private state_use_accessors;
449e9cae
JL
149#ifdef CONFIG_NUMA
150 unsigned int node;
151#endif
af7080e0 152 void *handler_data;
b237721c 153 struct msi_desc *msi_desc;
9df872fa 154 cpumask_var_t affinity;
0d3f5425
TG
155#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
156 cpumask_var_t effective_affinity;
157#endif
f256c9a0
QY
158#ifdef CONFIG_GENERIC_IRQ_IPI
159 unsigned int ipi_offset;
160#endif
0d0b4c86
JL
161};
162
163/**
164 * struct irq_data - per irq chip data passed down to chip functions
966dc736 165 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 166 * @irq: interrupt number
08a543ad 167 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 168 * @common: point to data shared by all irqchips
ff7dcd44 169 * @chip: low level interrupt hardware access
08a543ad
GL
170 * @domain: Interrupt translation domain; responsible for mapping
171 * between hwirq number and linux irq number.
f8264e34
JL
172 * @parent_data: pointer to parent struct irq_data to support hierarchy
173 * irq_domain
ff7dcd44
TG
174 * @chip_data: platform-specific per-chip private data for the chip
175 * methods, to allow shared chip implementations
ff7dcd44
TG
176 */
177struct irq_data {
966dc736 178 u32 mask;
ff7dcd44 179 unsigned int irq;
08a543ad 180 unsigned long hwirq;
0d0b4c86 181 struct irq_common_data *common;
ff7dcd44 182 struct irq_chip *chip;
08a543ad 183 struct irq_domain *domain;
f8264e34
JL
184#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
185 struct irq_data *parent_data;
186#endif
ff7dcd44 187 void *chip_data;
ff7dcd44
TG
188};
189
f230b6d5 190/*
0d0b4c86 191 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 192 *
876dbd4c 193 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 194 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
08d85f3e 195 * IRQD_ACTIVATED - Interrupt has already been activated
a005677b
TG
196 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
197 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 198 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 199 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
200 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
201 * from suspend
e1ef8241
TG
202 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
203 * context
32f4125e
TG
204 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
205 * IRQD_IRQ_MASKED - Masked state of the interrupt
206 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 207 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 208 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 209 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
1bb04016 210 * IRQD_IRQ_STARTED - Startup state of the interrupt
54fdf6a0
TG
211 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
212 * mask. Applies only to affinity managed irqs.
d52dd441 213 * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
4f8413a3 214 * IRQD_DEFAULT_TRIGGER_SET - Expected trigger already been set
69790ba9 215 * IRQD_CAN_RESERVE - Can use reservation mode
92e06be2
TG
216 * IRQD_MSI_NOMASK_QUIRK - Non-maskable MSI quirk for affinity change
217 * required
f230b6d5
TG
218 */
219enum {
876dbd4c 220 IRQD_TRIGGER_MASK = 0xf,
a005677b 221 IRQD_SETAFFINITY_PENDING = (1 << 8),
08d85f3e 222 IRQD_ACTIVATED = (1 << 9),
a005677b
TG
223 IRQD_NO_BALANCING = (1 << 10),
224 IRQD_PER_CPU = (1 << 11),
2bdd1055 225 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 226 IRQD_LEVEL = (1 << 13),
7f94226f 227 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 228 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 229 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
230 IRQD_IRQ_MASKED = (1 << 17),
231 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 232 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 233 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 234 IRQD_AFFINITY_MANAGED = (1 << 21),
201d7f47 235 IRQD_IRQ_STARTED = (1 << 22),
54fdf6a0 236 IRQD_MANAGED_SHUTDOWN = (1 << 23),
d52dd441 237 IRQD_SINGLE_TARGET = (1 << 24),
4f8413a3 238 IRQD_DEFAULT_TRIGGER_SET = (1 << 25),
69790ba9 239 IRQD_CAN_RESERVE = (1 << 26),
92e06be2 240 IRQD_MSI_NOMASK_QUIRK = (1 << 27),
f230b6d5
TG
241};
242
b354286e 243#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 244
f230b6d5
TG
245static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
246{
0d0b4c86 247 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
248}
249
a005677b
TG
250static inline bool irqd_is_per_cpu(struct irq_data *d)
251{
0d0b4c86 252 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
253}
254
255static inline bool irqd_can_balance(struct irq_data *d)
256{
0d0b4c86 257 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
258}
259
2bdd1055
TG
260static inline bool irqd_affinity_was_set(struct irq_data *d)
261{
0d0b4c86 262 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
263}
264
ee38c04b
TG
265static inline void irqd_mark_affinity_was_set(struct irq_data *d)
266{
0d0b4c86 267 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
268}
269
4f8413a3
MZ
270static inline bool irqd_trigger_type_was_set(struct irq_data *d)
271{
272 return __irqd_to_state(d) & IRQD_DEFAULT_TRIGGER_SET;
273}
274
876dbd4c
TG
275static inline u32 irqd_get_trigger_type(struct irq_data *d)
276{
0d0b4c86 277 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
278}
279
280/*
4f8413a3
MZ
281 * Must only be called inside irq_chip.irq_set_type() functions or
282 * from the DT/ACPI setup code.
876dbd4c
TG
283 */
284static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
285{
0d0b4c86
JL
286 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
287 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
4f8413a3 288 __irqd_to_state(d) |= IRQD_DEFAULT_TRIGGER_SET;
876dbd4c
TG
289}
290
291static inline bool irqd_is_level_type(struct irq_data *d)
292{
0d0b4c86 293 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
294}
295
d52dd441
TG
296/*
297 * Must only be called of irqchip.irq_set_affinity() or low level
298 * hieararchy domain allocation functions.
299 */
300static inline void irqd_set_single_target(struct irq_data *d)
301{
302 __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
303}
304
305static inline bool irqd_is_single_target(struct irq_data *d)
306{
307 return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
308}
309
7f94226f
TG
310static inline bool irqd_is_wakeup_set(struct irq_data *d)
311{
0d0b4c86 312 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
313}
314
e1ef8241
TG
315static inline bool irqd_can_move_in_process_context(struct irq_data *d)
316{
0d0b4c86 317 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
318}
319
801a0e9a
TG
320static inline bool irqd_irq_disabled(struct irq_data *d)
321{
0d0b4c86 322 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
323}
324
32f4125e
TG
325static inline bool irqd_irq_masked(struct irq_data *d)
326{
0d0b4c86 327 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
328}
329
330static inline bool irqd_irq_inprogress(struct irq_data *d)
331{
0d0b4c86 332 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
333}
334
b76f1674
TG
335static inline bool irqd_is_wakeup_armed(struct irq_data *d)
336{
0d0b4c86 337 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
338}
339
fc569712
TG
340static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
341{
342 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
343}
344
345static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
346{
347 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
348}
349
350static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
351{
352 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
353}
b76f1674 354
9c255583
TG
355static inline bool irqd_affinity_is_managed(struct irq_data *d)
356{
357 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
358}
359
08d85f3e
MZ
360static inline bool irqd_is_activated(struct irq_data *d)
361{
362 return __irqd_to_state(d) & IRQD_ACTIVATED;
363}
364
365static inline void irqd_set_activated(struct irq_data *d)
366{
367 __irqd_to_state(d) |= IRQD_ACTIVATED;
368}
369
370static inline void irqd_clr_activated(struct irq_data *d)
371{
372 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
373}
374
201d7f47
TG
375static inline bool irqd_is_started(struct irq_data *d)
376{
377 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
378}
379
761ea388 380static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
54fdf6a0
TG
381{
382 return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
383}
384
69790ba9
TG
385static inline void irqd_set_can_reserve(struct irq_data *d)
386{
387 __irqd_to_state(d) |= IRQD_CAN_RESERVE;
388}
389
390static inline void irqd_clr_can_reserve(struct irq_data *d)
391{
392 __irqd_to_state(d) &= ~IRQD_CAN_RESERVE;
393}
394
395static inline bool irqd_can_reserve(struct irq_data *d)
396{
397 return __irqd_to_state(d) & IRQD_CAN_RESERVE;
398}
399
92e06be2
TG
400static inline void irqd_set_msi_nomask_quirk(struct irq_data *d)
401{
402 __irqd_to_state(d) |= IRQD_MSI_NOMASK_QUIRK;
403}
404
405static inline void irqd_clr_msi_nomask_quirk(struct irq_data *d)
406{
407 __irqd_to_state(d) &= ~IRQD_MSI_NOMASK_QUIRK;
408}
409
410static inline bool irqd_msi_nomask_quirk(struct irq_data *d)
411{
412 return __irqd_to_state(d) & IRQD_MSI_NOMASK_QUIRK;
413}
414
b354286e
BF
415#undef __irqd_to_state
416
a699e4e4
GL
417static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
418{
419 return d->hwirq;
420}
421
8fee5c36 422/**
6a6de9ef 423 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36 424 *
be45beb2 425 * @parent_device: pointer to parent device for irqchip
8fee5c36 426 * @name: name for /proc/interrupts
f8822657
TG
427 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
428 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
429 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
430 * @irq_disable: disable the interrupt
431 * @irq_ack: start of a new interrupt
432 * @irq_mask: mask an interrupt source
433 * @irq_mask_ack: ack and mask an interrupt source
434 * @irq_unmask: unmask an interrupt source
435 * @irq_eoi: end of interrupt
83979133
TG
436 * @irq_set_affinity: Set the CPU affinity on SMP machines. If the force
437 * argument is true, it tells the driver to
438 * unconditionally apply the affinity setting. Sanity
439 * checks against the supplied affinity mask are not
440 * required. This is used for CPU hotplug where the
441 * target CPU is not yet set in the cpu_online_mask.
f8822657
TG
442 * @irq_retrigger: resend an IRQ to the CPU
443 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
444 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
445 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
446 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
447 * @irq_cpu_online: configure an interrupt source for a secondary CPU
448 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
449 * @irq_suspend: function called from core code on suspend once per
450 * chip, when one or more interrupts are installed
451 * @irq_resume: function called from core code on resume once per chip,
452 * when one ore more interrupts are installed
cfefd21e 453 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 454 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 455 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
456 * @irq_request_resources: optional to request resources before calling
457 * any other callback related to this irq
458 * @irq_release_resources: optional to release resources acquired with
459 * irq_request_resources
515085ef 460 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 461 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
462 * @irq_get_irqchip_state: return the internal state of an interrupt
463 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 464 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
465 * @ipi_send_single: send a single IPI to destination cpus
466 * @ipi_send_mask: send an IPI to destination cpus in cpumask
2bff17ad 467 * @flags: chip specific flags
1da177e4 468 */
6a6de9ef 469struct irq_chip {
be45beb2 470 struct device *parent_device;
6a6de9ef 471 const char *name;
f8822657
TG
472 unsigned int (*irq_startup)(struct irq_data *data);
473 void (*irq_shutdown)(struct irq_data *data);
474 void (*irq_enable)(struct irq_data *data);
475 void (*irq_disable)(struct irq_data *data);
476
477 void (*irq_ack)(struct irq_data *data);
478 void (*irq_mask)(struct irq_data *data);
479 void (*irq_mask_ack)(struct irq_data *data);
480 void (*irq_unmask)(struct irq_data *data);
481 void (*irq_eoi)(struct irq_data *data);
482
483 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
484 int (*irq_retrigger)(struct irq_data *data);
485 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
486 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
487
488 void (*irq_bus_lock)(struct irq_data *data);
489 void (*irq_bus_sync_unlock)(struct irq_data *data);
490
0fdb4b25
DD
491 void (*irq_cpu_online)(struct irq_data *data);
492 void (*irq_cpu_offline)(struct irq_data *data);
493
cfefd21e
TG
494 void (*irq_suspend)(struct irq_data *data);
495 void (*irq_resume)(struct irq_data *data);
496 void (*irq_pm_shutdown)(struct irq_data *data);
497
d0051816
TG
498 void (*irq_calc_mask)(struct irq_data *data);
499
ab7798ff 500 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
501 int (*irq_request_resources)(struct irq_data *data);
502 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 503
515085ef 504 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 505 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 506
1b7047ed
MZ
507 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
508 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
509
0a4377de
JL
510 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
511
34dc1ae1
QY
512 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
513 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
514
2bff17ad 515 unsigned long flags;
1da177e4
LT
516};
517
d4d5e089
TG
518/*
519 * irq_chip specific flags
520 *
77694b40
TG
521 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
522 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 523 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
524 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
525 * when irq enabled
60f96b41 526 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 527 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 528 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
529 */
530enum {
531 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 532 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 533 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 534 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 535 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 536 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 537 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
538};
539
e144710b 540#include <linux/irqdesc.h>
0b8f1efa 541
34ffdb72
IM
542/*
543 * Pick up the arch-dependent methods:
544 */
545#include <asm/hw_irq.h>
1da177e4 546
b683de2b
TG
547#ifndef NR_IRQS_LEGACY
548# define NR_IRQS_LEGACY 0
549#endif
550
1318a481
TG
551#ifndef ARCH_IRQ_INIT_FLAGS
552# define ARCH_IRQ_INIT_FLAGS 0
553#endif
554
c1594b77 555#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 556
e144710b 557struct irqaction;
06fcb0c6 558extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 559extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
560extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
561extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 562
0fdb4b25
DD
563extern void irq_cpu_online(void);
564extern void irq_cpu_offline(void);
01f8fa4f
TG
565extern int irq_set_affinity_locked(struct irq_data *data,
566 const struct cpumask *cpumask, bool force);
0a4377de 567extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 568
c5cb83bb 569#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
f1e0bb0a 570extern void irq_migrate_all_off_this_cpu(void);
c5cb83bb
TG
571extern int irq_affinity_online_cpu(unsigned int cpu);
572#else
573# define irq_affinity_online_cpu NULL
574#endif
f1e0bb0a 575
3a3856d0 576#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
7d2e1b76
TG
577void __irq_move_irq(struct irq_data *data);
578static inline void irq_move_irq(struct irq_data *data)
579{
580 if (unlikely(irqd_is_setaffinity_pending(data)))
581 __irq_move_irq(data);
582}
a439520f 583void irq_move_masked_irq(struct irq_data *data);
f0383c24 584void irq_force_complete_move(struct irq_desc *desc);
e144710b 585#else
a439520f
TG
586static inline void irq_move_irq(struct irq_data *data) { }
587static inline void irq_move_masked_irq(struct irq_data *data) { }
f0383c24 588static inline void irq_force_complete_move(struct irq_desc *desc) { }
e144710b 589#endif
54d5d424 590
1da177e4 591extern int no_irq_affinity;
1da177e4 592
293a7a0a
TG
593#ifdef CONFIG_HARDIRQS_SW_RESEND
594int irq_set_parent(int irq, int parent_irq);
595#else
596static inline int irq_set_parent(int irq, int parent_irq)
597{
598 return 0;
599}
600#endif
601
6a6de9ef
TG
602/*
603 * Built-in IRQ handlers for various IRQ types,
bebd04cc 604 * callable via desc->handle_irq()
6a6de9ef 605 */
bd0b9ac4
TG
606extern void handle_level_irq(struct irq_desc *desc);
607extern void handle_fasteoi_irq(struct irq_desc *desc);
608extern void handle_edge_irq(struct irq_desc *desc);
609extern void handle_edge_eoi_irq(struct irq_desc *desc);
610extern void handle_simple_irq(struct irq_desc *desc);
edd14cfe 611extern void handle_untracked_irq(struct irq_desc *desc);
bd0b9ac4
TG
612extern void handle_percpu_irq(struct irq_desc *desc);
613extern void handle_percpu_devid_irq(struct irq_desc *desc);
614extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 615extern void handle_nested_irq(unsigned int irq);
6a6de9ef 616
515085ef 617extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
be45beb2
JH
618extern int irq_chip_pm_get(struct irq_data *data);
619extern int irq_chip_pm_put(struct irq_data *data);
85f08c17 620#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
7703b08c
DD
621extern void handle_fasteoi_ack_irq(struct irq_desc *desc);
622extern void handle_fasteoi_mask_irq(struct irq_desc *desc);
3cfeffc2
SA
623extern void irq_chip_enable_parent(struct irq_data *data);
624extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
625extern void irq_chip_ack_parent(struct irq_data *data);
626extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
627extern void irq_chip_mask_parent(struct irq_data *data);
628extern void irq_chip_unmask_parent(struct irq_data *data);
629extern void irq_chip_eoi_parent(struct irq_data *data);
630extern int irq_chip_set_affinity_parent(struct irq_data *data,
631 const struct cpumask *dest,
632 bool force);
08b55e2a 633extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
634extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
635 void *vcpu_info);
b7560de1 636extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
637#endif
638
6a6de9ef 639/* Handling of unhandled and spurious interrupts: */
0dcdbc97 640extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 641
a4633adc 642
6a6de9ef
TG
643/* Enable/disable irq debugging output: */
644extern int noirqdebug_setup(char *str);
645
646/* Checks whether the interrupt can be requested by request_irq(): */
647extern int can_request_irq(unsigned int irq, unsigned long irqflags);
648
f8b5473f 649/* Dummy irq-chip implementations: */
6a6de9ef 650extern struct irq_chip no_irq_chip;
f8b5473f 651extern struct irq_chip dummy_irq_chip;
6a6de9ef 652
145fc655 653extern void
3836ca08 654irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
655 irq_flow_handler_t handle, const char *name);
656
3836ca08
TG
657static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
658 irq_flow_handler_t handle)
659{
660 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
661}
662
31d9d9b6 663extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
664extern int irq_set_percpu_devid_partition(unsigned int irq,
665 const struct cpumask *affinity);
666extern int irq_get_percpu_devid_partition(unsigned int irq,
667 struct cpumask *affinity);
31d9d9b6 668
6a6de9ef 669extern void
3836ca08 670__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 671 const char *name);
1da177e4 672
6a6de9ef 673static inline void
3836ca08 674irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 675{
3836ca08 676 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
677}
678
679/*
680 * Set a highlevel chained flow handler for a given IRQ.
681 * (a chained handler is automatically enabled and set to
7f1b1244 682 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
683 */
684static inline void
3836ca08 685irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 686{
3836ca08 687 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
688}
689
3b0f95be
RK
690/*
691 * Set a highlevel chained flow handler and its data for a given IRQ.
692 * (a chained handler is automatically enabled and set to
693 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
694 */
695void
696irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
697 void *data);
698
44247184
TG
699void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
700
701static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
702{
703 irq_modify_status(irq, 0, set);
704}
705
706static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
707{
708 irq_modify_status(irq, clr, 0);
709}
710
a0cd9ca2 711static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
712{
713 irq_modify_status(irq, 0, IRQ_NOPROBE);
714}
715
a0cd9ca2 716static inline void irq_set_probe(unsigned int irq)
44247184
TG
717{
718 irq_modify_status(irq, IRQ_NOPROBE, 0);
719}
46f4f8f6 720
7f1b1244
PM
721static inline void irq_set_nothread(unsigned int irq)
722{
723 irq_modify_status(irq, 0, IRQ_NOTHREAD);
724}
725
726static inline void irq_set_thread(unsigned int irq)
727{
728 irq_modify_status(irq, IRQ_NOTHREAD, 0);
729}
730
6f91a52d
TG
731static inline void irq_set_nested_thread(unsigned int irq, bool nest)
732{
733 if (nest)
734 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
735 else
736 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
737}
738
31d9d9b6
MZ
739static inline void irq_set_percpu_devid_flags(unsigned int irq)
740{
741 irq_set_status_flags(irq,
742 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
743 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
744}
745
3a16d713 746/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
747extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
748extern int irq_set_handler_data(unsigned int irq, void *data);
749extern int irq_set_chip_data(unsigned int irq, void *data);
750extern int irq_set_irq_type(unsigned int irq, unsigned int type);
751extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
752extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
753 struct msi_desc *entry);
f303a6dd 754extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 755
a0cd9ca2 756static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
757{
758 struct irq_data *d = irq_get_irq_data(irq);
759 return d ? d->chip : NULL;
760}
761
762static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
763{
764 return d->chip;
765}
766
a0cd9ca2 767static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
768{
769 struct irq_data *d = irq_get_irq_data(irq);
770 return d ? d->chip_data : NULL;
771}
772
773static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
774{
775 return d->chip_data;
776}
777
a0cd9ca2 778static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
779{
780 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 781 return d ? d->common->handler_data : NULL;
f303a6dd
TG
782}
783
a0cd9ca2 784static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 785{
af7080e0 786 return d->common->handler_data;
f303a6dd
TG
787}
788
a0cd9ca2 789static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
790{
791 struct irq_data *d = irq_get_irq_data(irq);
b237721c 792 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
793}
794
c391f262 795static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 796{
b237721c 797 return d->common->msi_desc;
f303a6dd
TG
798}
799
1f6236bf
JMC
800static inline u32 irq_get_trigger_type(unsigned int irq)
801{
802 struct irq_data *d = irq_get_irq_data(irq);
803 return d ? irqd_get_trigger_type(d) : 0;
804}
805
449e9cae 806static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 807{
449e9cae 808#ifdef CONFIG_NUMA
6783011b 809 return d->node;
449e9cae
JL
810#else
811 return 0;
812#endif
813}
814
815static inline int irq_data_get_node(struct irq_data *d)
816{
817 return irq_common_data_get_node(d->common);
6783011b
JL
818}
819
c64301a2
JL
820static inline struct cpumask *irq_get_affinity_mask(int irq)
821{
822 struct irq_data *d = irq_get_irq_data(irq);
823
9df872fa 824 return d ? d->common->affinity : NULL;
c64301a2
JL
825}
826
827static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
828{
9df872fa 829 return d->common->affinity;
c64301a2
JL
830}
831
0d3f5425
TG
832#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
833static inline
834struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
835{
0551968a 836 return d->common->effective_affinity;
0d3f5425
TG
837}
838static inline void irq_data_update_effective_affinity(struct irq_data *d,
839 const struct cpumask *m)
840{
841 cpumask_copy(d->common->effective_affinity, m);
842}
843#else
844static inline void irq_data_update_effective_affinity(struct irq_data *d,
845 const struct cpumask *m)
846{
847}
848static inline
849struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
850{
851 return d->common->affinity;
852}
853#endif
854
62a08ae2
TG
855unsigned int arch_dynirq_lower_bound(unsigned int from);
856
b6873807 857int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
06ee6d57 858 struct module *owner, const struct cpumask *affinity);
b6873807 859
2b5e7730
BG
860int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
861 unsigned int cnt, int node, struct module *owner,
862 const struct cpumask *affinity);
863
ec53cf23
PG
864/* use macros to avoid needing export.h for THIS_MODULE */
865#define irq_alloc_descs(irq, from, cnt, node) \
06ee6d57 866 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
b6873807 867
ec53cf23
PG
868#define irq_alloc_desc(node) \
869 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 870
ec53cf23
PG
871#define irq_alloc_desc_at(at, node) \
872 irq_alloc_descs(at, at, 1, node)
1f5a5b87 873
ec53cf23
PG
874#define irq_alloc_desc_from(from, node) \
875 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 876
51906e77
AG
877#define irq_alloc_descs_from(from, cnt, node) \
878 irq_alloc_descs(-1, from, cnt, node)
879
2b5e7730
BG
880#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
881 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
882
883#define devm_irq_alloc_desc(dev, node) \
884 devm_irq_alloc_descs(dev, -1, 0, 1, node)
885
886#define devm_irq_alloc_desc_at(dev, at, node) \
887 devm_irq_alloc_descs(dev, at, at, 1, node)
888
889#define devm_irq_alloc_desc_from(dev, from, node) \
890 devm_irq_alloc_descs(dev, -1, from, 1, node)
891
892#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
893 devm_irq_alloc_descs(dev, -1, from, cnt, node)
894
ec53cf23 895void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
896static inline void irq_free_desc(unsigned int irq)
897{
898 irq_free_descs(irq, 1);
899}
900
7b6ef126
TG
901#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
902unsigned int irq_alloc_hwirqs(int cnt, int node);
903static inline unsigned int irq_alloc_hwirq(int node)
904{
905 return irq_alloc_hwirqs(1, node);
906}
907void irq_free_hwirqs(unsigned int from, int cnt);
908static inline void irq_free_hwirq(unsigned int irq)
909{
910 return irq_free_hwirqs(irq, 1);
911}
912int arch_setup_hwirq(unsigned int irq, int node);
913void arch_teardown_hwirq(unsigned int irq);
914#endif
915
c940e01c
TG
916#ifdef CONFIG_GENERIC_IRQ_LEGACY
917void irq_init_desc(unsigned int irq);
918#endif
919
7d828062
TG
920/**
921 * struct irq_chip_regs - register offsets for struct irq_gci
922 * @enable: Enable register offset to reg_base
923 * @disable: Disable register offset to reg_base
924 * @mask: Mask register offset to reg_base
925 * @ack: Ack register offset to reg_base
926 * @eoi: Eoi register offset to reg_base
927 * @type: Type configuration register offset to reg_base
928 * @polarity: Polarity configuration register offset to reg_base
929 */
930struct irq_chip_regs {
931 unsigned long enable;
932 unsigned long disable;
933 unsigned long mask;
934 unsigned long ack;
935 unsigned long eoi;
936 unsigned long type;
937 unsigned long polarity;
938};
939
940/**
941 * struct irq_chip_type - Generic interrupt chip instance for a flow type
942 * @chip: The real interrupt chip which provides the callbacks
943 * @regs: Register offsets for this chip
944 * @handler: Flow handler associated with this chip
945 * @type: Chip can handle these flow types
899f0e66
GF
946 * @mask_cache_priv: Cached mask register private to the chip type
947 * @mask_cache: Pointer to cached mask register
7d828062
TG
948 *
949 * A irq_generic_chip can have several instances of irq_chip_type when
950 * it requires different functions and register offsets for different
951 * flow types.
952 */
953struct irq_chip_type {
954 struct irq_chip chip;
955 struct irq_chip_regs regs;
956 irq_flow_handler_t handler;
957 u32 type;
899f0e66
GF
958 u32 mask_cache_priv;
959 u32 *mask_cache;
7d828062
TG
960};
961
962/**
963 * struct irq_chip_generic - Generic irq chip data structure
964 * @lock: Lock to protect register and cache data access
965 * @reg_base: Register base address (virtual)
2b280376
KC
966 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
967 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
968 * @suspend: Function called from core code on suspend once per
969 * chip; can be useful instead of irq_chip::suspend to
970 * handle chip details even when no interrupts are in use
971 * @resume: Function called from core code on resume once per chip;
972 * can be useful instead of irq_chip::suspend to handle
973 * chip details even when no interrupts are in use
7d828062
TG
974 * @irq_base: Interrupt base nr for this chip
975 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 976 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
977 * @type_cache: Cached type register
978 * @polarity_cache: Cached polarity register
979 * @wake_enabled: Interrupt can wakeup from suspend
980 * @wake_active: Interrupt is marked as an wakeup from suspend source
981 * @num_ct: Number of available irq_chip_type instances (usually 1)
982 * @private: Private data for non generic chip callbacks
088f40b7 983 * @installed: bitfield to denote installed interrupts
e8bd834f 984 * @unused: bitfield to denote unused interrupts
088f40b7 985 * @domain: irq domain pointer
cfefd21e 986 * @list: List head for keeping track of instances
7d828062
TG
987 * @chip_types: Array of interrupt irq_chip_types
988 *
989 * Note, that irq_chip_generic can have multiple irq_chip_type
990 * implementations which can be associated to a particular irq line of
991 * an irq_chip_generic instance. That allows to share and protect
992 * state in an irq_chip_generic instance when we need to implement
993 * different flow mechanisms (level/edge) for it.
994 */
995struct irq_chip_generic {
996 raw_spinlock_t lock;
997 void __iomem *reg_base;
2b280376
KC
998 u32 (*reg_readl)(void __iomem *addr);
999 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
1000 void (*suspend)(struct irq_chip_generic *gc);
1001 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
1002 unsigned int irq_base;
1003 unsigned int irq_cnt;
1004 u32 mask_cache;
1005 u32 type_cache;
1006 u32 polarity_cache;
1007 u32 wake_enabled;
1008 u32 wake_active;
1009 unsigned int num_ct;
1010 void *private;
088f40b7 1011 unsigned long installed;
e8bd834f 1012 unsigned long unused;
088f40b7 1013 struct irq_domain *domain;
cfefd21e 1014 struct list_head list;
7d828062
TG
1015 struct irq_chip_type chip_types[0];
1016};
1017
1018/**
1019 * enum irq_gc_flags - Initialization flags for generic irq chips
1020 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
1021 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
1022 * irq chips which need to call irq_set_wake() on
1023 * the parent irq. Usually GPIO implementations
af80b0fe 1024 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 1025 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 1026 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
1027 */
1028enum irq_gc_flags {
1029 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
1030 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 1031 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 1032 IRQ_GC_NO_MASK = 1 << 3,
b7905595 1033 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
1034};
1035
088f40b7
TG
1036/*
1037 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
1038 * @irqs_per_chip: Number of interrupts per chip
1039 * @num_chips: Number of chips
1040 * @irq_flags_to_set: IRQ* flags to set on irq setup
1041 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
1042 * @gc_flags: Generic chip specific setup flags
1043 * @gc: Array of pointers to generic interrupt chips
1044 */
1045struct irq_domain_chip_generic {
1046 unsigned int irqs_per_chip;
1047 unsigned int num_chips;
1048 unsigned int irq_flags_to_clear;
1049 unsigned int irq_flags_to_set;
1050 enum irq_gc_flags gc_flags;
1051 struct irq_chip_generic *gc[0];
1052};
1053
7d828062
TG
1054/* Generic chip callback functions */
1055void irq_gc_noop(struct irq_data *d);
1056void irq_gc_mask_disable_reg(struct irq_data *d);
1057void irq_gc_mask_set_bit(struct irq_data *d);
1058void irq_gc_mask_clr_bit(struct irq_data *d);
1059void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
1060void irq_gc_ack_set_bit(struct irq_data *d);
1061void irq_gc_ack_clr_bit(struct irq_data *d);
20608924 1062void irq_gc_mask_disable_and_ack_set(struct irq_data *d);
7d828062
TG
1063void irq_gc_eoi(struct irq_data *d);
1064int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1065
1066/* Setup functions for irq_chip_generic */
a5152c8a
BB
1067int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1068 irq_hw_number_t hw_irq);
7d828062
TG
1069struct irq_chip_generic *
1070irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1071 void __iomem *reg_base, irq_flow_handler_t handler);
1072void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1073 enum irq_gc_flags flags, unsigned int clr,
1074 unsigned int set);
1075int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
1076void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1077 unsigned int clr, unsigned int set);
7d828062 1078
1c3e3630
BG
1079struct irq_chip_generic *
1080devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1081 unsigned int irq_base, void __iomem *reg_base,
1082 irq_flow_handler_t handler);
30fd8fc5
BG
1083int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1084 u32 msk, enum irq_gc_flags flags,
1085 unsigned int clr, unsigned int set);
1c3e3630 1086
088f40b7 1087struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
088f40b7 1088
f88eecfe
SF
1089int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1090 int num_ct, const char *name,
1091 irq_flow_handler_t handler,
1092 unsigned int clr, unsigned int set,
1093 enum irq_gc_flags flags);
1094
1095#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1096 handler, clr, set, flags) \
1097({ \
1098 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1099 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1100 handler, clr, set, flags); \
1101})
088f40b7 1102
707188f5
BG
1103static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1104{
1105 kfree(gc);
1106}
1107
32bb6cbb
BG
1108static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1109 u32 msk, unsigned int clr,
1110 unsigned int set)
1111{
1112 irq_remove_generic_chip(gc, msk, clr, set);
1113 irq_free_generic_chip(gc);
1114}
1115
7d828062
TG
1116static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1117{
1118 return container_of(d->chip, struct irq_chip_type, chip);
1119}
1120
1121#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1122
1123#ifdef CONFIG_SMP
1124static inline void irq_gc_lock(struct irq_chip_generic *gc)
1125{
1126 raw_spin_lock(&gc->lock);
1127}
1128
1129static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1130{
1131 raw_spin_unlock(&gc->lock);
1132}
1133#else
1134static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1135static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1136#endif
1137
ebf9ff75
BB
1138/*
1139 * The irqsave variants are for usage in non interrupt code. Do not use
1140 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1141 */
1142#define irq_gc_lock_irqsave(gc, flags) \
1143 raw_spin_lock_irqsave(&(gc)->lock, flags)
1144
1145#define irq_gc_unlock_irqrestore(gc, flags) \
1146 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1147
332fd7c4
KC
1148static inline void irq_reg_writel(struct irq_chip_generic *gc,
1149 u32 val, int reg_offset)
1150{
2b280376
KC
1151 if (gc->reg_writel)
1152 gc->reg_writel(val, gc->reg_base + reg_offset);
1153 else
1154 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
1155}
1156
1157static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1158 int reg_offset)
1159{
2b280376
KC
1160 if (gc->reg_readl)
1161 return gc->reg_readl(gc->reg_base + reg_offset);
1162 else
1163 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
1164}
1165
2f75d9e1
TG
1166struct irq_matrix;
1167struct irq_matrix *irq_alloc_matrix(unsigned int matrix_bits,
1168 unsigned int alloc_start,
1169 unsigned int alloc_end);
1170void irq_matrix_online(struct irq_matrix *m);
1171void irq_matrix_offline(struct irq_matrix *m);
1172void irq_matrix_assign_system(struct irq_matrix *m, unsigned int bit, bool replace);
1173int irq_matrix_reserve_managed(struct irq_matrix *m, const struct cpumask *msk);
1174void irq_matrix_remove_managed(struct irq_matrix *m, const struct cpumask *msk);
344541e8
DL
1175int irq_matrix_alloc_managed(struct irq_matrix *m, const struct cpumask *msk,
1176 unsigned int *mapped_cpu);
2f75d9e1
TG
1177void irq_matrix_reserve(struct irq_matrix *m);
1178void irq_matrix_remove_reserved(struct irq_matrix *m);
1179int irq_matrix_alloc(struct irq_matrix *m, const struct cpumask *msk,
1180 bool reserved, unsigned int *mapped_cpu);
1181void irq_matrix_free(struct irq_matrix *m, unsigned int cpu,
1182 unsigned int bit, bool managed);
1183void irq_matrix_assign(struct irq_matrix *m, unsigned int bit);
1184unsigned int irq_matrix_available(struct irq_matrix *m, bool cpudown);
1185unsigned int irq_matrix_allocated(struct irq_matrix *m);
1186unsigned int irq_matrix_reserved(struct irq_matrix *m);
1187void irq_matrix_debug_show(struct seq_file *sf, struct irq_matrix *m, int ind);
1188
d17bf24e
QY
1189/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1190#define INVALID_HWIRQ (~0UL)
f9bce791 1191irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
1192int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1193int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1194int ipi_send_single(unsigned int virq, unsigned int cpu);
1195int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 1196
06fcb0c6 1197#endif /* _LINUX_IRQ_H */