]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - include/linux/irq.h
Merge git://git.infradead.org/battery-2.6
[mirror_ubuntu-zesty-kernel.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4 13
06fcb0c6 14#ifndef CONFIG_S390
1da177e4
LT
15
16#include <linux/linkage.h>
17#include <linux/cache.h>
18#include <linux/spinlock.h>
19#include <linux/cpumask.h>
503e5763 20#include <linux/gfp.h>
908dcecd 21#include <linux/irqreturn.h>
dd3a1db9 22#include <linux/irqnr.h>
77904fd6 23#include <linux/errno.h>
503e5763 24#include <linux/topology.h>
3aa551c9 25#include <linux/wait.h>
1da177e4
LT
26
27#include <asm/irq.h>
28#include <asm/ptrace.h>
7d12e780 29#include <asm/irq_regs.h>
1da177e4 30
ab7798ff 31struct seq_file;
57a58a94 32struct irq_desc;
78129576 33struct irq_data;
ec701584 34typedef void (*irq_flow_handler_t)(unsigned int irq,
7d12e780 35 struct irq_desc *desc);
78129576 36typedef void (*irq_preflow_handler_t)(struct irq_data *data);
57a58a94 37
1da177e4
LT
38/*
39 * IRQ line status.
6e213616 40 *
5d4d8fc9
TG
41 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
42 *
43 * IRQ_TYPE_NONE - default, unspecified type
44 * IRQ_TYPE_EDGE_RISING - rising edge triggered
45 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
46 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
47 * IRQ_TYPE_LEVEL_HIGH - high level triggered
48 * IRQ_TYPE_LEVEL_LOW - low level triggered
49 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
50 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
51 * IRQ_TYPE_PROBE - Special flag for probing in progress
52 *
53 * Bits which can be modified via irq_set/clear/modify_status_flags()
54 * IRQ_LEVEL - Interrupt is level type. Will be also
55 * updated in the code when the above trigger
0911f124 56 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
57 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
58 * it from affinity setting
59 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
60 * IRQ_NOREQUEST - Interrupt cannot be requested via
61 * request_irq()
7f1b1244 62 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
63 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
64 * request/setup_irq()
65 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
66 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
67 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
1da177e4 68 */
5d4d8fc9
TG
69enum {
70 IRQ_TYPE_NONE = 0x00000000,
71 IRQ_TYPE_EDGE_RISING = 0x00000001,
72 IRQ_TYPE_EDGE_FALLING = 0x00000002,
73 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
74 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
75 IRQ_TYPE_LEVEL_LOW = 0x00000008,
76 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
77 IRQ_TYPE_SENSE_MASK = 0x0000000f,
78
79 IRQ_TYPE_PROBE = 0x00000010,
80
81 IRQ_LEVEL = (1 << 8),
82 IRQ_PER_CPU = (1 << 9),
83 IRQ_NOPROBE = (1 << 10),
84 IRQ_NOREQUEST = (1 << 11),
85 IRQ_NOAUTOEN = (1 << 12),
86 IRQ_NO_BALANCING = (1 << 13),
87 IRQ_MOVE_PCNTXT = (1 << 14),
88 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 89 IRQ_NOTHREAD = (1 << 16),
5d4d8fc9 90};
950f4427 91
44247184
TG
92#define IRQF_MODIFY_MASK \
93 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 94 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
6f91a52d 95 IRQ_PER_CPU | IRQ_NESTED_THREAD)
44247184 96
8f53f924
TG
97#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
98
99static inline __deprecated bool CHECK_IRQ_PER_CPU(unsigned int status)
100{
101 return status & IRQ_PER_CPU;
102}
1da177e4 103
3b8249e7
TG
104/*
105 * Return value for chip->irq_set_affinity()
106 *
107 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
108 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
109 */
110enum {
111 IRQ_SET_MASK_OK = 0,
112 IRQ_SET_MASK_OK_NOCOPY,
113};
114
5b912c10 115struct msi_desc;
6a6de9ef 116
ff7dcd44
TG
117/**
118 * struct irq_data - per irq and irq chip data passed down to chip functions
119 * @irq: interrupt number
120 * @node: node index useful for balancing
30398bf6 121 * @state_use_accessors: status information for irq chip functions.
91c49917 122 * Use accessor functions to deal with it
ff7dcd44
TG
123 * @chip: low level interrupt hardware access
124 * @handler_data: per-IRQ data for the irq_chip methods
125 * @chip_data: platform-specific per-chip private data for the chip
126 * methods, to allow shared chip implementations
127 * @msi_desc: MSI descriptor
128 * @affinity: IRQ affinity on SMP
ff7dcd44
TG
129 *
130 * The fields here need to overlay the ones in irq_desc until we
131 * cleaned up the direct references and switched everything over to
132 * irq_data.
133 */
134struct irq_data {
135 unsigned int irq;
136 unsigned int node;
91c49917 137 unsigned int state_use_accessors;
ff7dcd44
TG
138 struct irq_chip *chip;
139 void *handler_data;
140 void *chip_data;
141 struct msi_desc *msi_desc;
142#ifdef CONFIG_SMP
143 cpumask_var_t affinity;
144#endif
ff7dcd44
TG
145};
146
f230b6d5
TG
147/*
148 * Bit masks for irq_data.state
149 *
876dbd4c 150 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 151 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
152 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
153 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 154 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 155 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
156 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
157 * from suspend
e1ef8241
TG
158 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
159 * context
32f4125e
TG
160 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
161 * IRQD_IRQ_MASKED - Masked state of the interrupt
162 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
f230b6d5
TG
163 */
164enum {
876dbd4c 165 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
166 IRQD_SETAFFINITY_PENDING = (1 << 8),
167 IRQD_NO_BALANCING = (1 << 10),
168 IRQD_PER_CPU = (1 << 11),
2bdd1055 169 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 170 IRQD_LEVEL = (1 << 13),
7f94226f 171 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 172 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 173 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
174 IRQD_IRQ_MASKED = (1 << 17),
175 IRQD_IRQ_INPROGRESS = (1 << 18),
f230b6d5
TG
176};
177
178static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
179{
180 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
181}
182
a005677b
TG
183static inline bool irqd_is_per_cpu(struct irq_data *d)
184{
185 return d->state_use_accessors & IRQD_PER_CPU;
186}
187
188static inline bool irqd_can_balance(struct irq_data *d)
189{
190 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
191}
192
2bdd1055
TG
193static inline bool irqd_affinity_was_set(struct irq_data *d)
194{
195 return d->state_use_accessors & IRQD_AFFINITY_SET;
196}
197
ee38c04b
TG
198static inline void irqd_mark_affinity_was_set(struct irq_data *d)
199{
200 d->state_use_accessors |= IRQD_AFFINITY_SET;
201}
202
876dbd4c
TG
203static inline u32 irqd_get_trigger_type(struct irq_data *d)
204{
205 return d->state_use_accessors & IRQD_TRIGGER_MASK;
206}
207
208/*
209 * Must only be called inside irq_chip.irq_set_type() functions.
210 */
211static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
212{
213 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
214 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
215}
216
217static inline bool irqd_is_level_type(struct irq_data *d)
218{
219 return d->state_use_accessors & IRQD_LEVEL;
220}
221
7f94226f
TG
222static inline bool irqd_is_wakeup_set(struct irq_data *d)
223{
224 return d->state_use_accessors & IRQD_WAKEUP_STATE;
225}
226
e1ef8241
TG
227static inline bool irqd_can_move_in_process_context(struct irq_data *d)
228{
229 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
230}
231
801a0e9a
TG
232static inline bool irqd_irq_disabled(struct irq_data *d)
233{
234 return d->state_use_accessors & IRQD_IRQ_DISABLED;
235}
236
32f4125e
TG
237static inline bool irqd_irq_masked(struct irq_data *d)
238{
239 return d->state_use_accessors & IRQD_IRQ_MASKED;
240}
241
242static inline bool irqd_irq_inprogress(struct irq_data *d)
243{
244 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
245}
246
9cff60df
TG
247/*
248 * Functions for chained handlers which can be enabled/disabled by the
249 * standard disable_irq/enable_irq calls. Must be called with
250 * irq_desc->lock held.
251 */
252static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
253{
254 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
255}
256
257static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
258{
259 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
260}
261
8fee5c36 262/**
6a6de9ef 263 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
264 *
265 * @name: name for /proc/interrupts
f8822657
TG
266 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
267 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
268 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
269 * @irq_disable: disable the interrupt
270 * @irq_ack: start of a new interrupt
271 * @irq_mask: mask an interrupt source
272 * @irq_mask_ack: ack and mask an interrupt source
273 * @irq_unmask: unmask an interrupt source
274 * @irq_eoi: end of interrupt
275 * @irq_set_affinity: set the CPU affinity on SMP machines
276 * @irq_retrigger: resend an IRQ to the CPU
277 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
278 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
279 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
280 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
281 * @irq_cpu_online: configure an interrupt source for a secondary CPU
282 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
cfefd21e
TG
283 * @irq_suspend: function called from core code on suspend once per chip
284 * @irq_resume: function called from core code on resume once per chip
285 * @irq_pm_shutdown: function called from core code on shutdown once per chip
ab7798ff 286 * @irq_print_chip: optional to print special chip info in show_interrupts
2bff17ad 287 * @flags: chip specific flags
70aedd24 288 *
8fee5c36 289 * @release: release function solely used by UML
1da177e4 290 */
6a6de9ef
TG
291struct irq_chip {
292 const char *name;
f8822657
TG
293 unsigned int (*irq_startup)(struct irq_data *data);
294 void (*irq_shutdown)(struct irq_data *data);
295 void (*irq_enable)(struct irq_data *data);
296 void (*irq_disable)(struct irq_data *data);
297
298 void (*irq_ack)(struct irq_data *data);
299 void (*irq_mask)(struct irq_data *data);
300 void (*irq_mask_ack)(struct irq_data *data);
301 void (*irq_unmask)(struct irq_data *data);
302 void (*irq_eoi)(struct irq_data *data);
303
304 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
305 int (*irq_retrigger)(struct irq_data *data);
306 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
307 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
308
309 void (*irq_bus_lock)(struct irq_data *data);
310 void (*irq_bus_sync_unlock)(struct irq_data *data);
311
0fdb4b25
DD
312 void (*irq_cpu_online)(struct irq_data *data);
313 void (*irq_cpu_offline)(struct irq_data *data);
314
cfefd21e
TG
315 void (*irq_suspend)(struct irq_data *data);
316 void (*irq_resume)(struct irq_data *data);
317 void (*irq_pm_shutdown)(struct irq_data *data);
318
ab7798ff
TG
319 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
320
2bff17ad
TG
321 unsigned long flags;
322
b77d6adc
PBG
323 /* Currently used only by UML, might disappear one day.*/
324#ifdef CONFIG_IRQ_RELEASE_METHOD
71d218b7 325 void (*release)(unsigned int irq, void *dev_id);
b77d6adc 326#endif
1da177e4
LT
327};
328
d4d5e089
TG
329/*
330 * irq_chip specific flags
331 *
77694b40
TG
332 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
333 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 334 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
335 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
336 * when irq enabled
d4d5e089
TG
337 */
338enum {
339 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 340 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 341 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 342 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
d4d5e089
TG
343};
344
e144710b
TG
345/* This include will go away once we isolated irq_desc usage to core code */
346#include <linux/irqdesc.h>
0b8f1efa 347
34ffdb72
IM
348/*
349 * Pick up the arch-dependent methods:
350 */
351#include <asm/hw_irq.h>
1da177e4 352
b683de2b
TG
353#ifndef NR_IRQS_LEGACY
354# define NR_IRQS_LEGACY 0
355#endif
356
1318a481
TG
357#ifndef ARCH_IRQ_INIT_FLAGS
358# define ARCH_IRQ_INIT_FLAGS 0
359#endif
360
c1594b77 361#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 362
e144710b 363struct irqaction;
06fcb0c6 364extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 365extern void remove_irq(unsigned int irq, struct irqaction *act);
1da177e4 366
0fdb4b25
DD
367extern void irq_cpu_online(void);
368extern void irq_cpu_offline(void);
c2d0c555 369extern int __irq_set_affinity_locked(struct irq_data *data, const struct cpumask *cpumask);
0fdb4b25 370
1da177e4 371#ifdef CONFIG_GENERIC_HARDIRQS
06fcb0c6 372
3a3856d0 373#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
374void irq_move_irq(struct irq_data *data);
375void irq_move_masked_irq(struct irq_data *data);
e144710b 376#else
a439520f
TG
377static inline void irq_move_irq(struct irq_data *data) { }
378static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 379#endif
54d5d424 380
1da177e4 381extern int no_irq_affinity;
1da177e4 382
6a6de9ef
TG
383/*
384 * Built-in IRQ handlers for various IRQ types,
bebd04cc 385 * callable via desc->handle_irq()
6a6de9ef 386 */
ec701584
HH
387extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
388extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
389extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
0521c8fb 390extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
ec701584
HH
391extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
392extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
393extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
31b47cf7 394extern void handle_nested_irq(unsigned int irq);
6a6de9ef 395
6a6de9ef 396/* Handling of unhandled and spurious interrupts: */
34ffdb72 397extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
bedd30d9 398 irqreturn_t action_ret);
1da177e4 399
a4633adc 400
6a6de9ef
TG
401/* Enable/disable irq debugging output: */
402extern int noirqdebug_setup(char *str);
403
404/* Checks whether the interrupt can be requested by request_irq(): */
405extern int can_request_irq(unsigned int irq, unsigned long irqflags);
406
f8b5473f 407/* Dummy irq-chip implementations: */
6a6de9ef 408extern struct irq_chip no_irq_chip;
f8b5473f 409extern struct irq_chip dummy_irq_chip;
6a6de9ef 410
145fc655 411extern void
3836ca08 412irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
413 irq_flow_handler_t handle, const char *name);
414
3836ca08
TG
415static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
416 irq_flow_handler_t handle)
417{
418 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
419}
420
6a6de9ef 421extern void
3836ca08 422__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 423 const char *name);
1da177e4 424
6a6de9ef 425static inline void
3836ca08 426irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 427{
3836ca08 428 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
429}
430
431/*
432 * Set a highlevel chained flow handler for a given IRQ.
433 * (a chained handler is automatically enabled and set to
7f1b1244 434 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
435 */
436static inline void
3836ca08 437irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 438{
3836ca08 439 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
440}
441
44247184
TG
442void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
443
444static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
445{
446 irq_modify_status(irq, 0, set);
447}
448
449static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
450{
451 irq_modify_status(irq, clr, 0);
452}
453
a0cd9ca2 454static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
455{
456 irq_modify_status(irq, 0, IRQ_NOPROBE);
457}
458
a0cd9ca2 459static inline void irq_set_probe(unsigned int irq)
44247184
TG
460{
461 irq_modify_status(irq, IRQ_NOPROBE, 0);
462}
46f4f8f6 463
7f1b1244
PM
464static inline void irq_set_nothread(unsigned int irq)
465{
466 irq_modify_status(irq, 0, IRQ_NOTHREAD);
467}
468
469static inline void irq_set_thread(unsigned int irq)
470{
471 irq_modify_status(irq, IRQ_NOTHREAD, 0);
472}
473
6f91a52d
TG
474static inline void irq_set_nested_thread(unsigned int irq, bool nest)
475{
476 if (nest)
477 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
478 else
479 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
480}
481
3a16d713 482/* Handle dynamic irq creation and destruction */
d047f53a 483extern unsigned int create_irq_nr(unsigned int irq_want, int node);
3a16d713
EB
484extern int create_irq(void);
485extern void destroy_irq(unsigned int irq);
486
b7b29338
TG
487/*
488 * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
489 * irq_free_desc instead.
490 */
3a16d713 491extern void dynamic_irq_cleanup(unsigned int irq);
b7b29338
TG
492static inline void dynamic_irq_init(unsigned int irq)
493{
494 dynamic_irq_cleanup(irq);
495}
dd87eb3a 496
3a16d713 497/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
498extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
499extern int irq_set_handler_data(unsigned int irq, void *data);
500extern int irq_set_chip_data(unsigned int irq, void *data);
501extern int irq_set_irq_type(unsigned int irq, unsigned int type);
502extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
f303a6dd 503extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 504
a0cd9ca2 505static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
506{
507 struct irq_data *d = irq_get_irq_data(irq);
508 return d ? d->chip : NULL;
509}
510
511static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
512{
513 return d->chip;
514}
515
a0cd9ca2 516static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
517{
518 struct irq_data *d = irq_get_irq_data(irq);
519 return d ? d->chip_data : NULL;
520}
521
522static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
523{
524 return d->chip_data;
525}
526
a0cd9ca2 527static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
528{
529 struct irq_data *d = irq_get_irq_data(irq);
530 return d ? d->handler_data : NULL;
531}
532
a0cd9ca2 533static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd
TG
534{
535 return d->handler_data;
536}
537
a0cd9ca2 538static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
539{
540 struct irq_data *d = irq_get_irq_data(irq);
541 return d ? d->msi_desc : NULL;
542}
543
544static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
545{
546 return d->msi_desc;
547}
548
1f5a5b87
TG
549int irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node);
550void irq_free_descs(unsigned int irq, unsigned int cnt);
06f6c339 551int irq_reserve_irqs(unsigned int from, unsigned int cnt);
1f5a5b87
TG
552
553static inline int irq_alloc_desc(int node)
554{
555 return irq_alloc_descs(-1, 0, 1, node);
556}
557
558static inline int irq_alloc_desc_at(unsigned int at, int node)
559{
560 return irq_alloc_descs(at, at, 1, node);
561}
562
563static inline int irq_alloc_desc_from(unsigned int from, int node)
564{
565 return irq_alloc_descs(-1, from, 1, node);
566}
567
568static inline void irq_free_desc(unsigned int irq)
569{
570 irq_free_descs(irq, 1);
571}
572
639bd12f
PM
573static inline int irq_reserve_irq(unsigned int irq)
574{
575 return irq_reserve_irqs(irq, 1);
576}
577
7d828062
TG
578#ifndef irq_reg_writel
579# define irq_reg_writel(val, addr) writel(val, addr)
580#endif
581#ifndef irq_reg_readl
582# define irq_reg_readl(addr) readl(addr)
583#endif
584
585/**
586 * struct irq_chip_regs - register offsets for struct irq_gci
587 * @enable: Enable register offset to reg_base
588 * @disable: Disable register offset to reg_base
589 * @mask: Mask register offset to reg_base
590 * @ack: Ack register offset to reg_base
591 * @eoi: Eoi register offset to reg_base
592 * @type: Type configuration register offset to reg_base
593 * @polarity: Polarity configuration register offset to reg_base
594 */
595struct irq_chip_regs {
596 unsigned long enable;
597 unsigned long disable;
598 unsigned long mask;
599 unsigned long ack;
600 unsigned long eoi;
601 unsigned long type;
602 unsigned long polarity;
603};
604
605/**
606 * struct irq_chip_type - Generic interrupt chip instance for a flow type
607 * @chip: The real interrupt chip which provides the callbacks
608 * @regs: Register offsets for this chip
609 * @handler: Flow handler associated with this chip
610 * @type: Chip can handle these flow types
611 *
612 * A irq_generic_chip can have several instances of irq_chip_type when
613 * it requires different functions and register offsets for different
614 * flow types.
615 */
616struct irq_chip_type {
617 struct irq_chip chip;
618 struct irq_chip_regs regs;
619 irq_flow_handler_t handler;
620 u32 type;
621};
622
623/**
624 * struct irq_chip_generic - Generic irq chip data structure
625 * @lock: Lock to protect register and cache data access
626 * @reg_base: Register base address (virtual)
627 * @irq_base: Interrupt base nr for this chip
628 * @irq_cnt: Number of interrupts handled by this chip
629 * @mask_cache: Cached mask register
630 * @type_cache: Cached type register
631 * @polarity_cache: Cached polarity register
632 * @wake_enabled: Interrupt can wakeup from suspend
633 * @wake_active: Interrupt is marked as an wakeup from suspend source
634 * @num_ct: Number of available irq_chip_type instances (usually 1)
635 * @private: Private data for non generic chip callbacks
cfefd21e 636 * @list: List head for keeping track of instances
7d828062
TG
637 * @chip_types: Array of interrupt irq_chip_types
638 *
639 * Note, that irq_chip_generic can have multiple irq_chip_type
640 * implementations which can be associated to a particular irq line of
641 * an irq_chip_generic instance. That allows to share and protect
642 * state in an irq_chip_generic instance when we need to implement
643 * different flow mechanisms (level/edge) for it.
644 */
645struct irq_chip_generic {
646 raw_spinlock_t lock;
647 void __iomem *reg_base;
648 unsigned int irq_base;
649 unsigned int irq_cnt;
650 u32 mask_cache;
651 u32 type_cache;
652 u32 polarity_cache;
653 u32 wake_enabled;
654 u32 wake_active;
655 unsigned int num_ct;
656 void *private;
cfefd21e 657 struct list_head list;
7d828062
TG
658 struct irq_chip_type chip_types[0];
659};
660
661/**
662 * enum irq_gc_flags - Initialization flags for generic irq chips
663 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
664 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
665 * irq chips which need to call irq_set_wake() on
666 * the parent irq. Usually GPIO implementations
667 */
668enum irq_gc_flags {
669 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
670 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
671};
672
673/* Generic chip callback functions */
674void irq_gc_noop(struct irq_data *d);
675void irq_gc_mask_disable_reg(struct irq_data *d);
676void irq_gc_mask_set_bit(struct irq_data *d);
677void irq_gc_mask_clr_bit(struct irq_data *d);
678void irq_gc_unmask_enable_reg(struct irq_data *d);
679void irq_gc_ack(struct irq_data *d);
680void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
681void irq_gc_eoi(struct irq_data *d);
682int irq_gc_set_wake(struct irq_data *d, unsigned int on);
683
684/* Setup functions for irq_chip_generic */
685struct irq_chip_generic *
686irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
687 void __iomem *reg_base, irq_flow_handler_t handler);
688void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
689 enum irq_gc_flags flags, unsigned int clr,
690 unsigned int set);
691int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
692void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
693 unsigned int clr, unsigned int set);
7d828062
TG
694
695static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
696{
697 return container_of(d->chip, struct irq_chip_type, chip);
698}
699
700#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
701
702#ifdef CONFIG_SMP
703static inline void irq_gc_lock(struct irq_chip_generic *gc)
704{
705 raw_spin_lock(&gc->lock);
706}
707
708static inline void irq_gc_unlock(struct irq_chip_generic *gc)
709{
710 raw_spin_unlock(&gc->lock);
711}
712#else
713static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
714static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
715#endif
716
6a6de9ef 717#endif /* CONFIG_GENERIC_HARDIRQS */
1da177e4 718
06fcb0c6 719#endif /* !CONFIG_S390 */
1da177e4 720
06fcb0c6 721#endif /* _LINUX_IRQ_H */