]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - include/linux/irq.h
Merge tag 'pm-5.14-rc8' of git://git.kernel.org/pub/scm/linux/kernel/git/rafael/linux-pm
[mirror_ubuntu-jammy-kernel.git] / include / linux / irq.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
06fcb0c6
IM
2#ifndef _LINUX_IRQ_H
3#define _LINUX_IRQ_H
1da177e4
LT
4
5/*
6 * Please do not include this file in generic code. There is currently
7 * no requirement for any architecture to implement anything held
8 * within this file.
9 *
10 * Thanks. --rmk
11 */
12
1da177e4
LT
13#include <linux/cache.h>
14#include <linux/spinlock.h>
15#include <linux/cpumask.h>
75ffc007 16#include <linux/irqhandler.h>
908dcecd 17#include <linux/irqreturn.h>
dd3a1db9 18#include <linux/irqnr.h>
503e5763 19#include <linux/topology.h>
332fd7c4 20#include <linux/io.h>
707188f5 21#include <linux/slab.h>
1da177e4
LT
22
23#include <asm/irq.h>
24#include <asm/ptrace.h>
7d12e780 25#include <asm/irq_regs.h>
1da177e4 26
ab7798ff 27struct seq_file;
ec53cf23 28struct module;
515085ef 29struct msi_msg;
bec04037 30struct irq_affinity_desc;
1b7047ed 31enum irqchip_irq_state;
57a58a94 32
1da177e4
LT
33/*
34 * IRQ line status.
6e213616 35 *
5d4d8fc9
TG
36 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
37 *
38 * IRQ_TYPE_NONE - default, unspecified type
39 * IRQ_TYPE_EDGE_RISING - rising edge triggered
40 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
41 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
42 * IRQ_TYPE_LEVEL_HIGH - high level triggered
43 * IRQ_TYPE_LEVEL_LOW - low level triggered
44 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
45 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
46 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
47 * to setup the HW to a sane default (used
48 * by irqdomain map() callbacks to synchronize
49 * the HW state and SW flags for a newly
50 * allocated descriptor).
51 *
5d4d8fc9
TG
52 * IRQ_TYPE_PROBE - Special flag for probing in progress
53 *
54 * Bits which can be modified via irq_set/clear/modify_status_flags()
55 * IRQ_LEVEL - Interrupt is level type. Will be also
56 * updated in the code when the above trigger
0911f124 57 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
58 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
59 * it from affinity setting
60 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
61 * IRQ_NOREQUEST - Interrupt cannot be requested via
62 * request_irq()
7f1b1244 63 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
64 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
65 * request/setup_irq()
66 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
67 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 68 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 69 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
70 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
71 * it from the spurious interrupt detection
72 * mechanism and from core side polling.
e9849777 73 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
83cfac95 74 * IRQ_HIDDEN - Don't show up in /proc/interrupts
c2b1063e 75 * IRQ_NO_DEBUG - Exclude from note_interrupt() debugging
1da177e4 76 */
5d4d8fc9
TG
77enum {
78 IRQ_TYPE_NONE = 0x00000000,
79 IRQ_TYPE_EDGE_RISING = 0x00000001,
80 IRQ_TYPE_EDGE_FALLING = 0x00000002,
81 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
83 IRQ_TYPE_LEVEL_LOW = 0x00000008,
84 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 86 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
87
88 IRQ_TYPE_PROBE = 0x00000010,
89
90 IRQ_LEVEL = (1 << 8),
91 IRQ_PER_CPU = (1 << 9),
92 IRQ_NOPROBE = (1 << 10),
93 IRQ_NOREQUEST = (1 << 11),
94 IRQ_NOAUTOEN = (1 << 12),
95 IRQ_NO_BALANCING = (1 << 13),
96 IRQ_MOVE_PCNTXT = (1 << 14),
97 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 98 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 99 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 100 IRQ_IS_POLLED = (1 << 18),
e9849777 101 IRQ_DISABLE_UNLAZY = (1 << 19),
83cfac95 102 IRQ_HIDDEN = (1 << 20),
c2b1063e 103 IRQ_NO_DEBUG = (1 << 21),
5d4d8fc9 104};
950f4427 105
44247184
TG
106#define IRQF_MODIFY_MASK \
107 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 108 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 109 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
83cfac95 110 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY | IRQ_HIDDEN)
44247184 111
8f53f924
TG
112#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
113
3b8249e7
TG
114/*
115 * Return value for chip->irq_set_affinity()
116 *
9df872fa
JL
117 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
118 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
119 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
120 * support stacked irqchips, which indicates skipping
a359f757 121 * all descendant irqchips.
3b8249e7
TG
122 */
123enum {
124 IRQ_SET_MASK_OK = 0,
125 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 126 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
127};
128
5b912c10 129struct msi_desc;
08a543ad 130struct irq_domain;
6a6de9ef 131
ff7dcd44 132/**
0d0b4c86
JL
133 * struct irq_common_data - per irq data shared by all irqchips
134 * @state_use_accessors: status information for irq chip functions.
135 * Use accessor functions to deal with it
449e9cae 136 * @node: node index useful for balancing
af7080e0 137 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
138 * @affinity: IRQ affinity on SMP. If this is an IPI
139 * related irq, then this is the mask of the
140 * CPUs to which an IPI can be sent.
0d3f5425
TG
141 * @effective_affinity: The effective IRQ affinity on SMP as some irq
142 * chips do not allow multi CPU destinations.
143 * A subset of @affinity.
b237721c 144 * @msi_desc: MSI descriptor
f256c9a0 145 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
146 */
147struct irq_common_data {
b354286e 148 unsigned int __private state_use_accessors;
449e9cae
JL
149#ifdef CONFIG_NUMA
150 unsigned int node;
151#endif
af7080e0 152 void *handler_data;
b237721c 153 struct msi_desc *msi_desc;
9df872fa 154 cpumask_var_t affinity;
0d3f5425
TG
155#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
156 cpumask_var_t effective_affinity;
157#endif
f256c9a0
QY
158#ifdef CONFIG_GENERIC_IRQ_IPI
159 unsigned int ipi_offset;
160#endif
0d0b4c86
JL
161};
162
163/**
164 * struct irq_data - per irq chip data passed down to chip functions
966dc736 165 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 166 * @irq: interrupt number
08a543ad 167 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 168 * @common: point to data shared by all irqchips
ff7dcd44 169 * @chip: low level interrupt hardware access
08a543ad
GL
170 * @domain: Interrupt translation domain; responsible for mapping
171 * between hwirq number and linux irq number.
f8264e34
JL
172 * @parent_data: pointer to parent struct irq_data to support hierarchy
173 * irq_domain
ff7dcd44
TG
174 * @chip_data: platform-specific per-chip private data for the chip
175 * methods, to allow shared chip implementations
ff7dcd44
TG
176 */
177struct irq_data {
966dc736 178 u32 mask;
ff7dcd44 179 unsigned int irq;
08a543ad 180 unsigned long hwirq;
0d0b4c86 181 struct irq_common_data *common;
ff7dcd44 182 struct irq_chip *chip;
08a543ad 183 struct irq_domain *domain;
f8264e34
JL
184#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
185 struct irq_data *parent_data;
186#endif
ff7dcd44 187 void *chip_data;
ff7dcd44
TG
188};
189
f230b6d5 190/*
0d0b4c86 191 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 192 *
876dbd4c 193 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 194 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
08d85f3e 195 * IRQD_ACTIVATED - Interrupt has already been activated
a005677b
TG
196 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
197 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 198 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 199 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
200 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
201 * from suspend
551417af 202 * IRQD_MOVE_PCNTXT - Interrupt can be moved in process
e1ef8241 203 * context
32f4125e
TG
204 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
205 * IRQD_IRQ_MASKED - Masked state of the interrupt
206 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 207 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 208 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 209 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
1bb04016 210 * IRQD_IRQ_STARTED - Startup state of the interrupt
54fdf6a0
TG
211 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
212 * mask. Applies only to affinity managed irqs.
d52dd441 213 * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
4f8413a3 214 * IRQD_DEFAULT_TRIGGER_SET - Expected trigger already been set
69790ba9 215 * IRQD_CAN_RESERVE - Can use reservation mode
6f1a4891
TG
216 * IRQD_MSI_NOMASK_QUIRK - Non-maskable MSI quirk for affinity change
217 * required
c16816ac
TG
218 * IRQD_HANDLE_ENFORCE_IRQCTX - Enforce that handle_irq_*() is only invoked
219 * from actual interrupt context.
f0c7baca
TG
220 * IRQD_AFFINITY_ON_ACTIVATE - Affinity is set on activation. Don't call
221 * irq_chip::irq_set_affinity() when deactivated.
90428a8e
MS
222 * IRQD_IRQ_ENABLED_ON_SUSPEND - Interrupt is enabled on suspend by irq pm if
223 * irqchip have flag IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND set.
f230b6d5
TG
224 */
225enum {
876dbd4c 226 IRQD_TRIGGER_MASK = 0xf,
a005677b 227 IRQD_SETAFFINITY_PENDING = (1 << 8),
08d85f3e 228 IRQD_ACTIVATED = (1 << 9),
a005677b
TG
229 IRQD_NO_BALANCING = (1 << 10),
230 IRQD_PER_CPU = (1 << 11),
2bdd1055 231 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 232 IRQD_LEVEL = (1 << 13),
7f94226f 233 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 234 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 235 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
236 IRQD_IRQ_MASKED = (1 << 17),
237 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 238 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 239 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 240 IRQD_AFFINITY_MANAGED = (1 << 21),
201d7f47 241 IRQD_IRQ_STARTED = (1 << 22),
54fdf6a0 242 IRQD_MANAGED_SHUTDOWN = (1 << 23),
d52dd441 243 IRQD_SINGLE_TARGET = (1 << 24),
4f8413a3 244 IRQD_DEFAULT_TRIGGER_SET = (1 << 25),
69790ba9 245 IRQD_CAN_RESERVE = (1 << 26),
6f1a4891 246 IRQD_MSI_NOMASK_QUIRK = (1 << 27),
c16816ac 247 IRQD_HANDLE_ENFORCE_IRQCTX = (1 << 28),
f0c7baca 248 IRQD_AFFINITY_ON_ACTIVATE = (1 << 29),
90428a8e 249 IRQD_IRQ_ENABLED_ON_SUSPEND = (1 << 30),
f230b6d5
TG
250};
251
b354286e 252#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 253
f230b6d5
TG
254static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
255{
0d0b4c86 256 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
257}
258
a005677b
TG
259static inline bool irqd_is_per_cpu(struct irq_data *d)
260{
0d0b4c86 261 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
262}
263
264static inline bool irqd_can_balance(struct irq_data *d)
265{
0d0b4c86 266 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
267}
268
2bdd1055
TG
269static inline bool irqd_affinity_was_set(struct irq_data *d)
270{
0d0b4c86 271 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
272}
273
ee38c04b
TG
274static inline void irqd_mark_affinity_was_set(struct irq_data *d)
275{
0d0b4c86 276 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
277}
278
4f8413a3
MZ
279static inline bool irqd_trigger_type_was_set(struct irq_data *d)
280{
281 return __irqd_to_state(d) & IRQD_DEFAULT_TRIGGER_SET;
282}
283
876dbd4c
TG
284static inline u32 irqd_get_trigger_type(struct irq_data *d)
285{
0d0b4c86 286 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
287}
288
289/*
4f8413a3
MZ
290 * Must only be called inside irq_chip.irq_set_type() functions or
291 * from the DT/ACPI setup code.
876dbd4c
TG
292 */
293static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
294{
0d0b4c86
JL
295 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
296 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
4f8413a3 297 __irqd_to_state(d) |= IRQD_DEFAULT_TRIGGER_SET;
876dbd4c
TG
298}
299
300static inline bool irqd_is_level_type(struct irq_data *d)
301{
0d0b4c86 302 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
303}
304
d52dd441
TG
305/*
306 * Must only be called of irqchip.irq_set_affinity() or low level
a359f757 307 * hierarchy domain allocation functions.
d52dd441
TG
308 */
309static inline void irqd_set_single_target(struct irq_data *d)
310{
311 __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
312}
313
314static inline bool irqd_is_single_target(struct irq_data *d)
315{
316 return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
317}
318
c16816ac
TG
319static inline void irqd_set_handle_enforce_irqctx(struct irq_data *d)
320{
321 __irqd_to_state(d) |= IRQD_HANDLE_ENFORCE_IRQCTX;
322}
323
324static inline bool irqd_is_handle_enforce_irqctx(struct irq_data *d)
325{
326 return __irqd_to_state(d) & IRQD_HANDLE_ENFORCE_IRQCTX;
327}
328
90428a8e
MS
329static inline bool irqd_is_enabled_on_suspend(struct irq_data *d)
330{
331 return __irqd_to_state(d) & IRQD_IRQ_ENABLED_ON_SUSPEND;
332}
333
7f94226f
TG
334static inline bool irqd_is_wakeup_set(struct irq_data *d)
335{
0d0b4c86 336 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
337}
338
e1ef8241
TG
339static inline bool irqd_can_move_in_process_context(struct irq_data *d)
340{
0d0b4c86 341 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
342}
343
801a0e9a
TG
344static inline bool irqd_irq_disabled(struct irq_data *d)
345{
0d0b4c86 346 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
347}
348
32f4125e
TG
349static inline bool irqd_irq_masked(struct irq_data *d)
350{
0d0b4c86 351 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
352}
353
354static inline bool irqd_irq_inprogress(struct irq_data *d)
355{
0d0b4c86 356 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
357}
358
b76f1674
TG
359static inline bool irqd_is_wakeup_armed(struct irq_data *d)
360{
0d0b4c86 361 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
362}
363
fc569712
TG
364static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
365{
366 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
367}
368
369static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
370{
371 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
372}
373
374static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
375{
376 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
377}
b76f1674 378
9c255583
TG
379static inline bool irqd_affinity_is_managed(struct irq_data *d)
380{
381 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
382}
383
08d85f3e
MZ
384static inline bool irqd_is_activated(struct irq_data *d)
385{
386 return __irqd_to_state(d) & IRQD_ACTIVATED;
387}
388
389static inline void irqd_set_activated(struct irq_data *d)
390{
391 __irqd_to_state(d) |= IRQD_ACTIVATED;
392}
393
394static inline void irqd_clr_activated(struct irq_data *d)
395{
396 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
397}
398
201d7f47
TG
399static inline bool irqd_is_started(struct irq_data *d)
400{
401 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
402}
403
761ea388 404static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
54fdf6a0
TG
405{
406 return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
407}
408
69790ba9
TG
409static inline void irqd_set_can_reserve(struct irq_data *d)
410{
411 __irqd_to_state(d) |= IRQD_CAN_RESERVE;
412}
413
414static inline void irqd_clr_can_reserve(struct irq_data *d)
415{
416 __irqd_to_state(d) &= ~IRQD_CAN_RESERVE;
417}
418
419static inline bool irqd_can_reserve(struct irq_data *d)
420{
421 return __irqd_to_state(d) & IRQD_CAN_RESERVE;
422}
423
6f1a4891
TG
424static inline void irqd_set_msi_nomask_quirk(struct irq_data *d)
425{
426 __irqd_to_state(d) |= IRQD_MSI_NOMASK_QUIRK;
427}
428
429static inline void irqd_clr_msi_nomask_quirk(struct irq_data *d)
430{
431 __irqd_to_state(d) &= ~IRQD_MSI_NOMASK_QUIRK;
432}
433
434static inline bool irqd_msi_nomask_quirk(struct irq_data *d)
435{
436 return __irqd_to_state(d) & IRQD_MSI_NOMASK_QUIRK;
437}
438
f0c7baca
TG
439static inline void irqd_set_affinity_on_activate(struct irq_data *d)
440{
441 __irqd_to_state(d) |= IRQD_AFFINITY_ON_ACTIVATE;
442}
443
444static inline bool irqd_affinity_on_activate(struct irq_data *d)
445{
446 return __irqd_to_state(d) & IRQD_AFFINITY_ON_ACTIVATE;
447}
448
b354286e
BF
449#undef __irqd_to_state
450
a699e4e4
GL
451static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
452{
453 return d->hwirq;
454}
455
8fee5c36 456/**
6a6de9ef 457 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36 458 *
be45beb2 459 * @parent_device: pointer to parent device for irqchip
8fee5c36 460 * @name: name for /proc/interrupts
f8822657
TG
461 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
462 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
463 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
464 * @irq_disable: disable the interrupt
465 * @irq_ack: start of a new interrupt
466 * @irq_mask: mask an interrupt source
467 * @irq_mask_ack: ack and mask an interrupt source
468 * @irq_unmask: unmask an interrupt source
469 * @irq_eoi: end of interrupt
83979133
TG
470 * @irq_set_affinity: Set the CPU affinity on SMP machines. If the force
471 * argument is true, it tells the driver to
472 * unconditionally apply the affinity setting. Sanity
473 * checks against the supplied affinity mask are not
474 * required. This is used for CPU hotplug where the
475 * target CPU is not yet set in the cpu_online_mask.
f8822657
TG
476 * @irq_retrigger: resend an IRQ to the CPU
477 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
478 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
479 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
480 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
481 * @irq_cpu_online: configure an interrupt source for a secondary CPU
482 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
483 * @irq_suspend: function called from core code on suspend once per
484 * chip, when one or more interrupts are installed
485 * @irq_resume: function called from core code on resume once per chip,
486 * when one ore more interrupts are installed
cfefd21e 487 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 488 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 489 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
490 * @irq_request_resources: optional to request resources before calling
491 * any other callback related to this irq
492 * @irq_release_resources: optional to release resources acquired with
493 * irq_request_resources
515085ef 494 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 495 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
496 * @irq_get_irqchip_state: return the internal state of an interrupt
497 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 498 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
499 * @ipi_send_single: send a single IPI to destination cpus
500 * @ipi_send_mask: send an IPI to destination cpus in cpumask
b525903c
JT
501 * @irq_nmi_setup: function called from core code before enabling an NMI
502 * @irq_nmi_teardown: function called from core code after disabling an NMI
2bff17ad 503 * @flags: chip specific flags
1da177e4 504 */
6a6de9ef 505struct irq_chip {
be45beb2 506 struct device *parent_device;
6a6de9ef 507 const char *name;
f8822657
TG
508 unsigned int (*irq_startup)(struct irq_data *data);
509 void (*irq_shutdown)(struct irq_data *data);
510 void (*irq_enable)(struct irq_data *data);
511 void (*irq_disable)(struct irq_data *data);
512
513 void (*irq_ack)(struct irq_data *data);
514 void (*irq_mask)(struct irq_data *data);
515 void (*irq_mask_ack)(struct irq_data *data);
516 void (*irq_unmask)(struct irq_data *data);
517 void (*irq_eoi)(struct irq_data *data);
518
519 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
520 int (*irq_retrigger)(struct irq_data *data);
521 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
522 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
523
524 void (*irq_bus_lock)(struct irq_data *data);
525 void (*irq_bus_sync_unlock)(struct irq_data *data);
526
0fdb4b25
DD
527 void (*irq_cpu_online)(struct irq_data *data);
528 void (*irq_cpu_offline)(struct irq_data *data);
529
cfefd21e
TG
530 void (*irq_suspend)(struct irq_data *data);
531 void (*irq_resume)(struct irq_data *data);
532 void (*irq_pm_shutdown)(struct irq_data *data);
533
d0051816
TG
534 void (*irq_calc_mask)(struct irq_data *data);
535
ab7798ff 536 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
537 int (*irq_request_resources)(struct irq_data *data);
538 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 539
515085ef 540 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 541 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 542
1b7047ed
MZ
543 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
544 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
545
0a4377de
JL
546 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
547
34dc1ae1
QY
548 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
549 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
550
b525903c
JT
551 int (*irq_nmi_setup)(struct irq_data *data);
552 void (*irq_nmi_teardown)(struct irq_data *data);
553
2bff17ad 554 unsigned long flags;
1da177e4
LT
555};
556
d4d5e089
TG
557/*
558 * irq_chip specific flags
559 *
90428a8e
MS
560 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
561 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
562 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
563 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
564 * when irq enabled
565 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
566 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
567 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
568 * IRQCHIP_SUPPORTS_LEVEL_MSI: Chip can provide two doorbells for Level MSIs
569 * IRQCHIP_SUPPORTS_NMI: Chip can deliver NMIs, only for root irqchips
570 * IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND: Invokes __enable_irq()/__disable_irq() for wake irqs
571 * in the suspend path if they are in disabled state
826da771 572 * IRQCHIP_AFFINITY_PRE_STARTUP: Default affinity update before startup
d4d5e089
TG
573 */
574enum {
90428a8e
MS
575 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
576 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
577 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
578 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
579 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
580 IRQCHIP_ONESHOT_SAFE = (1 << 5),
581 IRQCHIP_EOI_THREADED = (1 << 6),
582 IRQCHIP_SUPPORTS_LEVEL_MSI = (1 << 7),
583 IRQCHIP_SUPPORTS_NMI = (1 << 8),
584 IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND = (1 << 9),
826da771 585 IRQCHIP_AFFINITY_PRE_STARTUP = (1 << 10),
d4d5e089
TG
586};
587
e144710b 588#include <linux/irqdesc.h>
0b8f1efa 589
34ffdb72
IM
590/*
591 * Pick up the arch-dependent methods:
592 */
593#include <asm/hw_irq.h>
1da177e4 594
b683de2b
TG
595#ifndef NR_IRQS_LEGACY
596# define NR_IRQS_LEGACY 0
597#endif
598
1318a481
TG
599#ifndef ARCH_IRQ_INIT_FLAGS
600# define ARCH_IRQ_INIT_FLAGS 0
601#endif
602
c1594b77 603#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 604
e144710b 605struct irqaction;
31d9d9b6
MZ
606extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
607extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 608
0fdb4b25
DD
609extern void irq_cpu_online(void);
610extern void irq_cpu_offline(void);
01f8fa4f
TG
611extern int irq_set_affinity_locked(struct irq_data *data,
612 const struct cpumask *cpumask, bool force);
0a4377de 613extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 614
c5cb83bb 615#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
f1e0bb0a 616extern void irq_migrate_all_off_this_cpu(void);
c5cb83bb
TG
617extern int irq_affinity_online_cpu(unsigned int cpu);
618#else
619# define irq_affinity_online_cpu NULL
620#endif
f1e0bb0a 621
3a3856d0 622#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
d340ebd6
TG
623void __irq_move_irq(struct irq_data *data);
624static inline void irq_move_irq(struct irq_data *data)
625{
626 if (unlikely(irqd_is_setaffinity_pending(data)))
627 __irq_move_irq(data);
628}
a439520f 629void irq_move_masked_irq(struct irq_data *data);
f0383c24 630void irq_force_complete_move(struct irq_desc *desc);
e144710b 631#else
a439520f
TG
632static inline void irq_move_irq(struct irq_data *data) { }
633static inline void irq_move_masked_irq(struct irq_data *data) { }
f0383c24 634static inline void irq_force_complete_move(struct irq_desc *desc) { }
e144710b 635#endif
54d5d424 636
1da177e4 637extern int no_irq_affinity;
1da177e4 638
293a7a0a
TG
639#ifdef CONFIG_HARDIRQS_SW_RESEND
640int irq_set_parent(int irq, int parent_irq);
641#else
642static inline int irq_set_parent(int irq, int parent_irq)
643{
644 return 0;
645}
646#endif
647
6a6de9ef
TG
648/*
649 * Built-in IRQ handlers for various IRQ types,
bebd04cc 650 * callable via desc->handle_irq()
6a6de9ef 651 */
bd0b9ac4
TG
652extern void handle_level_irq(struct irq_desc *desc);
653extern void handle_fasteoi_irq(struct irq_desc *desc);
654extern void handle_edge_irq(struct irq_desc *desc);
655extern void handle_edge_eoi_irq(struct irq_desc *desc);
656extern void handle_simple_irq(struct irq_desc *desc);
edd14cfe 657extern void handle_untracked_irq(struct irq_desc *desc);
bd0b9ac4
TG
658extern void handle_percpu_irq(struct irq_desc *desc);
659extern void handle_percpu_devid_irq(struct irq_desc *desc);
660extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 661extern void handle_nested_irq(unsigned int irq);
6a6de9ef 662
2dcf1fbc
JT
663extern void handle_fasteoi_nmi(struct irq_desc *desc);
664extern void handle_percpu_devid_fasteoi_nmi(struct irq_desc *desc);
665
515085ef 666extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
be45beb2
JH
667extern int irq_chip_pm_get(struct irq_data *data);
668extern int irq_chip_pm_put(struct irq_data *data);
85f08c17 669#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
7703b08c
DD
670extern void handle_fasteoi_ack_irq(struct irq_desc *desc);
671extern void handle_fasteoi_mask_irq(struct irq_desc *desc);
4a169a95
MS
672extern int irq_chip_set_parent_state(struct irq_data *data,
673 enum irqchip_irq_state which,
674 bool val);
675extern int irq_chip_get_parent_state(struct irq_data *data,
676 enum irqchip_irq_state which,
677 bool *state);
3cfeffc2
SA
678extern void irq_chip_enable_parent(struct irq_data *data);
679extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
680extern void irq_chip_ack_parent(struct irq_data *data);
681extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab 682extern void irq_chip_mask_parent(struct irq_data *data);
5aa5bd56 683extern void irq_chip_mask_ack_parent(struct irq_data *data);
56e8abab
YC
684extern void irq_chip_unmask_parent(struct irq_data *data);
685extern void irq_chip_eoi_parent(struct irq_data *data);
686extern int irq_chip_set_affinity_parent(struct irq_data *data,
687 const struct cpumask *dest,
688 bool force);
08b55e2a 689extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
690extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
691 void *vcpu_info);
b7560de1 692extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
2bd1298a
LV
693extern int irq_chip_request_resources_parent(struct irq_data *data);
694extern void irq_chip_release_resources_parent(struct irq_data *data);
85f08c17
JL
695#endif
696
6a6de9ef 697/* Handling of unhandled and spurious interrupts: */
0dcdbc97 698extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 699
a4633adc 700
6a6de9ef
TG
701/* Enable/disable irq debugging output: */
702extern int noirqdebug_setup(char *str);
703
704/* Checks whether the interrupt can be requested by request_irq(): */
705extern int can_request_irq(unsigned int irq, unsigned long irqflags);
706
f8b5473f 707/* Dummy irq-chip implementations: */
6a6de9ef 708extern struct irq_chip no_irq_chip;
f8b5473f 709extern struct irq_chip dummy_irq_chip;
6a6de9ef 710
145fc655 711extern void
3836ca08 712irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
713 irq_flow_handler_t handle, const char *name);
714
3836ca08
TG
715static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
716 irq_flow_handler_t handle)
717{
718 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
719}
720
31d9d9b6 721extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
722extern int irq_set_percpu_devid_partition(unsigned int irq,
723 const struct cpumask *affinity);
724extern int irq_get_percpu_devid_partition(unsigned int irq,
725 struct cpumask *affinity);
31d9d9b6 726
6a6de9ef 727extern void
3836ca08 728__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 729 const char *name);
1da177e4 730
6a6de9ef 731static inline void
3836ca08 732irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 733{
3836ca08 734 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
735}
736
737/*
738 * Set a highlevel chained flow handler for a given IRQ.
739 * (a chained handler is automatically enabled and set to
7f1b1244 740 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
741 */
742static inline void
3836ca08 743irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 744{
3836ca08 745 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
746}
747
3b0f95be
RK
748/*
749 * Set a highlevel chained flow handler and its data for a given IRQ.
750 * (a chained handler is automatically enabled and set to
751 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
752 */
753void
754irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
755 void *data);
756
44247184
TG
757void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
758
759static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
760{
761 irq_modify_status(irq, 0, set);
762}
763
764static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
765{
766 irq_modify_status(irq, clr, 0);
767}
768
a0cd9ca2 769static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
770{
771 irq_modify_status(irq, 0, IRQ_NOPROBE);
772}
773
a0cd9ca2 774static inline void irq_set_probe(unsigned int irq)
44247184
TG
775{
776 irq_modify_status(irq, IRQ_NOPROBE, 0);
777}
46f4f8f6 778
7f1b1244
PM
779static inline void irq_set_nothread(unsigned int irq)
780{
781 irq_modify_status(irq, 0, IRQ_NOTHREAD);
782}
783
784static inline void irq_set_thread(unsigned int irq)
785{
786 irq_modify_status(irq, IRQ_NOTHREAD, 0);
787}
788
6f91a52d
TG
789static inline void irq_set_nested_thread(unsigned int irq, bool nest)
790{
791 if (nest)
792 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
793 else
794 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
795}
796
31d9d9b6
MZ
797static inline void irq_set_percpu_devid_flags(unsigned int irq)
798{
799 irq_set_status_flags(irq,
800 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
801 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
802}
803
3a16d713 804/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
805extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
806extern int irq_set_handler_data(unsigned int irq, void *data);
807extern int irq_set_chip_data(unsigned int irq, void *data);
808extern int irq_set_irq_type(unsigned int irq, unsigned int type);
809extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
810extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
811 struct msi_desc *entry);
f303a6dd 812extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 813
a0cd9ca2 814static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
815{
816 struct irq_data *d = irq_get_irq_data(irq);
817 return d ? d->chip : NULL;
818}
819
820static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
821{
822 return d->chip;
823}
824
a0cd9ca2 825static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
826{
827 struct irq_data *d = irq_get_irq_data(irq);
828 return d ? d->chip_data : NULL;
829}
830
831static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
832{
833 return d->chip_data;
834}
835
a0cd9ca2 836static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
837{
838 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 839 return d ? d->common->handler_data : NULL;
f303a6dd
TG
840}
841
a0cd9ca2 842static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 843{
af7080e0 844 return d->common->handler_data;
f303a6dd
TG
845}
846
a0cd9ca2 847static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
848{
849 struct irq_data *d = irq_get_irq_data(irq);
b237721c 850 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
851}
852
c391f262 853static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 854{
b237721c 855 return d->common->msi_desc;
f303a6dd
TG
856}
857
1f6236bf
JMC
858static inline u32 irq_get_trigger_type(unsigned int irq)
859{
860 struct irq_data *d = irq_get_irq_data(irq);
861 return d ? irqd_get_trigger_type(d) : 0;
862}
863
449e9cae 864static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 865{
449e9cae 866#ifdef CONFIG_NUMA
6783011b 867 return d->node;
449e9cae
JL
868#else
869 return 0;
870#endif
871}
872
873static inline int irq_data_get_node(struct irq_data *d)
874{
875 return irq_common_data_get_node(d->common);
6783011b
JL
876}
877
c64301a2
JL
878static inline struct cpumask *irq_get_affinity_mask(int irq)
879{
880 struct irq_data *d = irq_get_irq_data(irq);
881
9df872fa 882 return d ? d->common->affinity : NULL;
c64301a2
JL
883}
884
885static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
886{
9df872fa 887 return d->common->affinity;
c64301a2
JL
888}
889
0d3f5425
TG
890#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
891static inline
892struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
893{
0551968a 894 return d->common->effective_affinity;
0d3f5425
TG
895}
896static inline void irq_data_update_effective_affinity(struct irq_data *d,
897 const struct cpumask *m)
898{
899 cpumask_copy(d->common->effective_affinity, m);
900}
901#else
902static inline void irq_data_update_effective_affinity(struct irq_data *d,
903 const struct cpumask *m)
904{
905}
906static inline
907struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
908{
909 return d->common->affinity;
910}
911#endif
912
3e238012
TG
913static inline struct cpumask *irq_get_effective_affinity_mask(unsigned int irq)
914{
915 struct irq_data *d = irq_get_irq_data(irq);
916
917 return d ? irq_data_get_effective_affinity_mask(d) : NULL;
918}
919
62a08ae2
TG
920unsigned int arch_dynirq_lower_bound(unsigned int from);
921
b6873807 922int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
bec04037
DL
923 struct module *owner,
924 const struct irq_affinity_desc *affinity);
b6873807 925
2b5e7730
BG
926int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
927 unsigned int cnt, int node, struct module *owner,
bec04037 928 const struct irq_affinity_desc *affinity);
2b5e7730 929
ec53cf23
PG
930/* use macros to avoid needing export.h for THIS_MODULE */
931#define irq_alloc_descs(irq, from, cnt, node) \
06ee6d57 932 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
b6873807 933
ec53cf23 934#define irq_alloc_desc(node) \
4c7bcb51 935 irq_alloc_descs(-1, 1, 1, node)
1f5a5b87 936
ec53cf23
PG
937#define irq_alloc_desc_at(at, node) \
938 irq_alloc_descs(at, at, 1, node)
1f5a5b87 939
ec53cf23
PG
940#define irq_alloc_desc_from(from, node) \
941 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 942
51906e77
AG
943#define irq_alloc_descs_from(from, cnt, node) \
944 irq_alloc_descs(-1, from, cnt, node)
945
2b5e7730
BG
946#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
947 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
948
949#define devm_irq_alloc_desc(dev, node) \
4c7bcb51 950 devm_irq_alloc_descs(dev, -1, 1, 1, node)
2b5e7730
BG
951
952#define devm_irq_alloc_desc_at(dev, at, node) \
953 devm_irq_alloc_descs(dev, at, at, 1, node)
954
955#define devm_irq_alloc_desc_from(dev, from, node) \
956 devm_irq_alloc_descs(dev, -1, from, 1, node)
957
958#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
959 devm_irq_alloc_descs(dev, -1, from, cnt, node)
960
ec53cf23 961void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
962static inline void irq_free_desc(unsigned int irq)
963{
964 irq_free_descs(irq, 1);
965}
966
c940e01c
TG
967#ifdef CONFIG_GENERIC_IRQ_LEGACY
968void irq_init_desc(unsigned int irq);
969#endif
970
7d828062
TG
971/**
972 * struct irq_chip_regs - register offsets for struct irq_gci
973 * @enable: Enable register offset to reg_base
974 * @disable: Disable register offset to reg_base
975 * @mask: Mask register offset to reg_base
976 * @ack: Ack register offset to reg_base
977 * @eoi: Eoi register offset to reg_base
978 * @type: Type configuration register offset to reg_base
979 * @polarity: Polarity configuration register offset to reg_base
980 */
981struct irq_chip_regs {
982 unsigned long enable;
983 unsigned long disable;
984 unsigned long mask;
985 unsigned long ack;
986 unsigned long eoi;
987 unsigned long type;
988 unsigned long polarity;
989};
990
991/**
992 * struct irq_chip_type - Generic interrupt chip instance for a flow type
993 * @chip: The real interrupt chip which provides the callbacks
994 * @regs: Register offsets for this chip
995 * @handler: Flow handler associated with this chip
996 * @type: Chip can handle these flow types
899f0e66
GF
997 * @mask_cache_priv: Cached mask register private to the chip type
998 * @mask_cache: Pointer to cached mask register
7d828062
TG
999 *
1000 * A irq_generic_chip can have several instances of irq_chip_type when
1001 * it requires different functions and register offsets for different
1002 * flow types.
1003 */
1004struct irq_chip_type {
1005 struct irq_chip chip;
1006 struct irq_chip_regs regs;
1007 irq_flow_handler_t handler;
1008 u32 type;
899f0e66
GF
1009 u32 mask_cache_priv;
1010 u32 *mask_cache;
7d828062
TG
1011};
1012
1013/**
1014 * struct irq_chip_generic - Generic irq chip data structure
1015 * @lock: Lock to protect register and cache data access
1016 * @reg_base: Register base address (virtual)
2b280376
KC
1017 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
1018 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
1019 * @suspend: Function called from core code on suspend once per
1020 * chip; can be useful instead of irq_chip::suspend to
1021 * handle chip details even when no interrupts are in use
1022 * @resume: Function called from core code on resume once per chip;
1023 * can be useful instead of irq_chip::suspend to handle
1024 * chip details even when no interrupts are in use
7d828062
TG
1025 * @irq_base: Interrupt base nr for this chip
1026 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 1027 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
1028 * @type_cache: Cached type register
1029 * @polarity_cache: Cached polarity register
1030 * @wake_enabled: Interrupt can wakeup from suspend
1031 * @wake_active: Interrupt is marked as an wakeup from suspend source
1032 * @num_ct: Number of available irq_chip_type instances (usually 1)
1033 * @private: Private data for non generic chip callbacks
088f40b7 1034 * @installed: bitfield to denote installed interrupts
e8bd834f 1035 * @unused: bitfield to denote unused interrupts
088f40b7 1036 * @domain: irq domain pointer
cfefd21e 1037 * @list: List head for keeping track of instances
7d828062
TG
1038 * @chip_types: Array of interrupt irq_chip_types
1039 *
1040 * Note, that irq_chip_generic can have multiple irq_chip_type
1041 * implementations which can be associated to a particular irq line of
1042 * an irq_chip_generic instance. That allows to share and protect
1043 * state in an irq_chip_generic instance when we need to implement
1044 * different flow mechanisms (level/edge) for it.
1045 */
1046struct irq_chip_generic {
1047 raw_spinlock_t lock;
1048 void __iomem *reg_base;
2b280376
KC
1049 u32 (*reg_readl)(void __iomem *addr);
1050 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
1051 void (*suspend)(struct irq_chip_generic *gc);
1052 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
1053 unsigned int irq_base;
1054 unsigned int irq_cnt;
1055 u32 mask_cache;
1056 u32 type_cache;
1057 u32 polarity_cache;
1058 u32 wake_enabled;
1059 u32 wake_active;
1060 unsigned int num_ct;
1061 void *private;
088f40b7 1062 unsigned long installed;
e8bd834f 1063 unsigned long unused;
088f40b7 1064 struct irq_domain *domain;
cfefd21e 1065 struct list_head list;
7856e9f1 1066 struct irq_chip_type chip_types[];
7d828062
TG
1067};
1068
1069/**
1070 * enum irq_gc_flags - Initialization flags for generic irq chips
1071 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
1072 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
1073 * irq chips which need to call irq_set_wake() on
1074 * the parent irq. Usually GPIO implementations
af80b0fe 1075 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 1076 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 1077 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
1078 */
1079enum irq_gc_flags {
1080 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
1081 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 1082 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 1083 IRQ_GC_NO_MASK = 1 << 3,
b7905595 1084 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
1085};
1086
088f40b7
TG
1087/*
1088 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
1089 * @irqs_per_chip: Number of interrupts per chip
1090 * @num_chips: Number of chips
1091 * @irq_flags_to_set: IRQ* flags to set on irq setup
1092 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
1093 * @gc_flags: Generic chip specific setup flags
1094 * @gc: Array of pointers to generic interrupt chips
1095 */
1096struct irq_domain_chip_generic {
1097 unsigned int irqs_per_chip;
1098 unsigned int num_chips;
1099 unsigned int irq_flags_to_clear;
1100 unsigned int irq_flags_to_set;
1101 enum irq_gc_flags gc_flags;
7856e9f1 1102 struct irq_chip_generic *gc[];
088f40b7
TG
1103};
1104
7d828062
TG
1105/* Generic chip callback functions */
1106void irq_gc_noop(struct irq_data *d);
1107void irq_gc_mask_disable_reg(struct irq_data *d);
1108void irq_gc_mask_set_bit(struct irq_data *d);
1109void irq_gc_mask_clr_bit(struct irq_data *d);
1110void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
1111void irq_gc_ack_set_bit(struct irq_data *d);
1112void irq_gc_ack_clr_bit(struct irq_data *d);
20608924 1113void irq_gc_mask_disable_and_ack_set(struct irq_data *d);
7d828062
TG
1114void irq_gc_eoi(struct irq_data *d);
1115int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1116
1117/* Setup functions for irq_chip_generic */
a5152c8a
BB
1118int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1119 irq_hw_number_t hw_irq);
7d828062
TG
1120struct irq_chip_generic *
1121irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1122 void __iomem *reg_base, irq_flow_handler_t handler);
1123void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1124 enum irq_gc_flags flags, unsigned int clr,
1125 unsigned int set);
1126int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
1127void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1128 unsigned int clr, unsigned int set);
7d828062 1129
1c3e3630
BG
1130struct irq_chip_generic *
1131devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1132 unsigned int irq_base, void __iomem *reg_base,
1133 irq_flow_handler_t handler);
30fd8fc5
BG
1134int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1135 u32 msk, enum irq_gc_flags flags,
1136 unsigned int clr, unsigned int set);
1c3e3630 1137
088f40b7 1138struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
088f40b7 1139
f88eecfe
SF
1140int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1141 int num_ct, const char *name,
1142 irq_flow_handler_t handler,
1143 unsigned int clr, unsigned int set,
1144 enum irq_gc_flags flags);
1145
1146#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1147 handler, clr, set, flags) \
1148({ \
1149 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1150 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1151 handler, clr, set, flags); \
1152})
088f40b7 1153
707188f5
BG
1154static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1155{
1156 kfree(gc);
1157}
1158
32bb6cbb
BG
1159static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1160 u32 msk, unsigned int clr,
1161 unsigned int set)
1162{
1163 irq_remove_generic_chip(gc, msk, clr, set);
1164 irq_free_generic_chip(gc);
1165}
1166
7d828062
TG
1167static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1168{
1169 return container_of(d->chip, struct irq_chip_type, chip);
1170}
1171
1172#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1173
1174#ifdef CONFIG_SMP
1175static inline void irq_gc_lock(struct irq_chip_generic *gc)
1176{
1177 raw_spin_lock(&gc->lock);
1178}
1179
1180static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1181{
1182 raw_spin_unlock(&gc->lock);
1183}
1184#else
1185static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1186static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1187#endif
1188
ebf9ff75
BB
1189/*
1190 * The irqsave variants are for usage in non interrupt code. Do not use
1191 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1192 */
1193#define irq_gc_lock_irqsave(gc, flags) \
1194 raw_spin_lock_irqsave(&(gc)->lock, flags)
1195
1196#define irq_gc_unlock_irqrestore(gc, flags) \
1197 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1198
332fd7c4
KC
1199static inline void irq_reg_writel(struct irq_chip_generic *gc,
1200 u32 val, int reg_offset)
1201{
2b280376
KC
1202 if (gc->reg_writel)
1203 gc->reg_writel(val, gc->reg_base + reg_offset);
1204 else
1205 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
1206}
1207
1208static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1209 int reg_offset)
1210{
2b280376
KC
1211 if (gc->reg_readl)
1212 return gc->reg_readl(gc->reg_base + reg_offset);
1213 else
1214 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
1215}
1216
2f75d9e1
TG
1217struct irq_matrix;
1218struct irq_matrix *irq_alloc_matrix(unsigned int matrix_bits,
1219 unsigned int alloc_start,
1220 unsigned int alloc_end);
1221void irq_matrix_online(struct irq_matrix *m);
1222void irq_matrix_offline(struct irq_matrix *m);
1223void irq_matrix_assign_system(struct irq_matrix *m, unsigned int bit, bool replace);
1224int irq_matrix_reserve_managed(struct irq_matrix *m, const struct cpumask *msk);
1225void irq_matrix_remove_managed(struct irq_matrix *m, const struct cpumask *msk);
76f99ae5
DL
1226int irq_matrix_alloc_managed(struct irq_matrix *m, const struct cpumask *msk,
1227 unsigned int *mapped_cpu);
2f75d9e1
TG
1228void irq_matrix_reserve(struct irq_matrix *m);
1229void irq_matrix_remove_reserved(struct irq_matrix *m);
1230int irq_matrix_alloc(struct irq_matrix *m, const struct cpumask *msk,
1231 bool reserved, unsigned int *mapped_cpu);
1232void irq_matrix_free(struct irq_matrix *m, unsigned int cpu,
1233 unsigned int bit, bool managed);
1234void irq_matrix_assign(struct irq_matrix *m, unsigned int bit);
1235unsigned int irq_matrix_available(struct irq_matrix *m, bool cpudown);
1236unsigned int irq_matrix_allocated(struct irq_matrix *m);
1237unsigned int irq_matrix_reserved(struct irq_matrix *m);
1238void irq_matrix_debug_show(struct seq_file *sf, struct irq_matrix *m, int ind);
1239
d17bf24e
QY
1240/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1241#define INVALID_HWIRQ (~0UL)
f9bce791 1242irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
1243int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1244int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1245int ipi_send_single(unsigned int virq, unsigned int cpu);
1246int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 1247
caacdbf4
PD
1248#ifdef CONFIG_GENERIC_IRQ_MULTI_HANDLER
1249/*
1250 * Registers a generic IRQ handling function as the top-level IRQ handler in
1251 * the system, which is generally the first C code called from an assembly
1252 * architecture-specific interrupt handler.
1253 *
1254 * Returns 0 on success, or -EBUSY if an IRQ handler has already been
1255 * registered.
1256 */
1257int __init set_handle_irq(void (*handle_irq)(struct pt_regs *));
1258
1259/*
1260 * Allows interrupt handlers to find the irqchip that's been registered as the
1261 * top-level IRQ handler.
1262 */
1263extern void (*handle_arch_irq)(struct pt_regs *) __ro_after_init;
ea0c80d1 1264#else
b0b8b689 1265#ifndef set_handle_irq
ea0c80d1
ZL
1266#define set_handle_irq(handle_irq) \
1267 do { \
1268 (void)handle_irq; \
1269 WARN_ON(1); \
1270 } while (0)
caacdbf4 1271#endif
b0b8b689 1272#endif
caacdbf4 1273
06fcb0c6 1274#endif /* _LINUX_IRQ_H */