]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/irq.h
genirq: Track whether the trigger type has been set
[mirror_ubuntu-bionic-kernel.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
75ffc007 18#include <linux/irqhandler.h>
908dcecd 19#include <linux/irqreturn.h>
dd3a1db9 20#include <linux/irqnr.h>
77904fd6 21#include <linux/errno.h>
503e5763 22#include <linux/topology.h>
3aa551c9 23#include <linux/wait.h>
332fd7c4 24#include <linux/io.h>
707188f5 25#include <linux/slab.h>
1da177e4
LT
26
27#include <asm/irq.h>
28#include <asm/ptrace.h>
7d12e780 29#include <asm/irq_regs.h>
1da177e4 30
ab7798ff 31struct seq_file;
ec53cf23 32struct module;
515085ef 33struct msi_msg;
1b7047ed 34enum irqchip_irq_state;
57a58a94 35
1da177e4
LT
36/*
37 * IRQ line status.
6e213616 38 *
5d4d8fc9
TG
39 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
40 *
41 * IRQ_TYPE_NONE - default, unspecified type
42 * IRQ_TYPE_EDGE_RISING - rising edge triggered
43 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
44 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
45 * IRQ_TYPE_LEVEL_HIGH - high level triggered
46 * IRQ_TYPE_LEVEL_LOW - low level triggered
47 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
48 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
49 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
50 * to setup the HW to a sane default (used
51 * by irqdomain map() callbacks to synchronize
52 * the HW state and SW flags for a newly
53 * allocated descriptor).
54 *
5d4d8fc9
TG
55 * IRQ_TYPE_PROBE - Special flag for probing in progress
56 *
57 * Bits which can be modified via irq_set/clear/modify_status_flags()
58 * IRQ_LEVEL - Interrupt is level type. Will be also
59 * updated in the code when the above trigger
0911f124 60 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
61 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
62 * it from affinity setting
63 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
64 * IRQ_NOREQUEST - Interrupt cannot be requested via
65 * request_irq()
7f1b1244 66 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
67 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
68 * request/setup_irq()
69 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
70 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 71 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 72 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
73 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
74 * it from the spurious interrupt detection
75 * mechanism and from core side polling.
e9849777 76 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
1da177e4 77 */
5d4d8fc9
TG
78enum {
79 IRQ_TYPE_NONE = 0x00000000,
80 IRQ_TYPE_EDGE_RISING = 0x00000001,
81 IRQ_TYPE_EDGE_FALLING = 0x00000002,
82 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
83 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
84 IRQ_TYPE_LEVEL_LOW = 0x00000008,
85 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
86 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 87 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
88
89 IRQ_TYPE_PROBE = 0x00000010,
90
91 IRQ_LEVEL = (1 << 8),
92 IRQ_PER_CPU = (1 << 9),
93 IRQ_NOPROBE = (1 << 10),
94 IRQ_NOREQUEST = (1 << 11),
95 IRQ_NOAUTOEN = (1 << 12),
96 IRQ_NO_BALANCING = (1 << 13),
97 IRQ_MOVE_PCNTXT = (1 << 14),
98 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 99 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 100 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 101 IRQ_IS_POLLED = (1 << 18),
e9849777 102 IRQ_DISABLE_UNLAZY = (1 << 19),
5d4d8fc9 103};
950f4427 104
44247184
TG
105#define IRQF_MODIFY_MASK \
106 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 107 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 108 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
e9849777 109 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
44247184 110
8f53f924
TG
111#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
112
3b8249e7
TG
113/*
114 * Return value for chip->irq_set_affinity()
115 *
9df872fa
JL
116 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
117 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
118 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
119 * support stacked irqchips, which indicates skipping
120 * all descendent irqchips.
3b8249e7
TG
121 */
122enum {
123 IRQ_SET_MASK_OK = 0,
124 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 125 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
126};
127
5b912c10 128struct msi_desc;
08a543ad 129struct irq_domain;
6a6de9ef 130
ff7dcd44 131/**
0d0b4c86
JL
132 * struct irq_common_data - per irq data shared by all irqchips
133 * @state_use_accessors: status information for irq chip functions.
134 * Use accessor functions to deal with it
449e9cae 135 * @node: node index useful for balancing
af7080e0 136 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
137 * @affinity: IRQ affinity on SMP. If this is an IPI
138 * related irq, then this is the mask of the
139 * CPUs to which an IPI can be sent.
0d3f5425
TG
140 * @effective_affinity: The effective IRQ affinity on SMP as some irq
141 * chips do not allow multi CPU destinations.
142 * A subset of @affinity.
b237721c 143 * @msi_desc: MSI descriptor
f256c9a0 144 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
145 */
146struct irq_common_data {
b354286e 147 unsigned int __private state_use_accessors;
449e9cae
JL
148#ifdef CONFIG_NUMA
149 unsigned int node;
150#endif
af7080e0 151 void *handler_data;
b237721c 152 struct msi_desc *msi_desc;
9df872fa 153 cpumask_var_t affinity;
0d3f5425
TG
154#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
155 cpumask_var_t effective_affinity;
156#endif
f256c9a0
QY
157#ifdef CONFIG_GENERIC_IRQ_IPI
158 unsigned int ipi_offset;
159#endif
0d0b4c86
JL
160};
161
162/**
163 * struct irq_data - per irq chip data passed down to chip functions
966dc736 164 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 165 * @irq: interrupt number
08a543ad 166 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 167 * @common: point to data shared by all irqchips
ff7dcd44 168 * @chip: low level interrupt hardware access
08a543ad
GL
169 * @domain: Interrupt translation domain; responsible for mapping
170 * between hwirq number and linux irq number.
f8264e34
JL
171 * @parent_data: pointer to parent struct irq_data to support hierarchy
172 * irq_domain
ff7dcd44
TG
173 * @chip_data: platform-specific per-chip private data for the chip
174 * methods, to allow shared chip implementations
ff7dcd44
TG
175 */
176struct irq_data {
966dc736 177 u32 mask;
ff7dcd44 178 unsigned int irq;
08a543ad 179 unsigned long hwirq;
0d0b4c86 180 struct irq_common_data *common;
ff7dcd44 181 struct irq_chip *chip;
08a543ad 182 struct irq_domain *domain;
f8264e34
JL
183#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
184 struct irq_data *parent_data;
185#endif
ff7dcd44 186 void *chip_data;
ff7dcd44
TG
187};
188
f230b6d5 189/*
0d0b4c86 190 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 191 *
876dbd4c 192 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 193 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
08d85f3e 194 * IRQD_ACTIVATED - Interrupt has already been activated
a005677b
TG
195 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
196 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 197 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 198 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
199 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
200 * from suspend
e1ef8241
TG
201 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
202 * context
32f4125e
TG
203 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
204 * IRQD_IRQ_MASKED - Masked state of the interrupt
205 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 206 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 207 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 208 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
1bb04016 209 * IRQD_IRQ_STARTED - Startup state of the interrupt
54fdf6a0
TG
210 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
211 * mask. Applies only to affinity managed irqs.
d52dd441 212 * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
4f8413a3 213 * IRQD_DEFAULT_TRIGGER_SET - Expected trigger already been set
f230b6d5
TG
214 */
215enum {
876dbd4c 216 IRQD_TRIGGER_MASK = 0xf,
a005677b 217 IRQD_SETAFFINITY_PENDING = (1 << 8),
08d85f3e 218 IRQD_ACTIVATED = (1 << 9),
a005677b
TG
219 IRQD_NO_BALANCING = (1 << 10),
220 IRQD_PER_CPU = (1 << 11),
2bdd1055 221 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 222 IRQD_LEVEL = (1 << 13),
7f94226f 223 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 224 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 225 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
226 IRQD_IRQ_MASKED = (1 << 17),
227 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 228 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 229 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 230 IRQD_AFFINITY_MANAGED = (1 << 21),
201d7f47 231 IRQD_IRQ_STARTED = (1 << 22),
54fdf6a0 232 IRQD_MANAGED_SHUTDOWN = (1 << 23),
d52dd441 233 IRQD_SINGLE_TARGET = (1 << 24),
4f8413a3 234 IRQD_DEFAULT_TRIGGER_SET = (1 << 25),
f230b6d5
TG
235};
236
b354286e 237#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 238
f230b6d5
TG
239static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
240{
0d0b4c86 241 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
242}
243
a005677b
TG
244static inline bool irqd_is_per_cpu(struct irq_data *d)
245{
0d0b4c86 246 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
247}
248
249static inline bool irqd_can_balance(struct irq_data *d)
250{
0d0b4c86 251 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
252}
253
2bdd1055
TG
254static inline bool irqd_affinity_was_set(struct irq_data *d)
255{
0d0b4c86 256 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
257}
258
ee38c04b
TG
259static inline void irqd_mark_affinity_was_set(struct irq_data *d)
260{
0d0b4c86 261 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
262}
263
4f8413a3
MZ
264static inline bool irqd_trigger_type_was_set(struct irq_data *d)
265{
266 return __irqd_to_state(d) & IRQD_DEFAULT_TRIGGER_SET;
267}
268
876dbd4c
TG
269static inline u32 irqd_get_trigger_type(struct irq_data *d)
270{
0d0b4c86 271 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
272}
273
274/*
4f8413a3
MZ
275 * Must only be called inside irq_chip.irq_set_type() functions or
276 * from the DT/ACPI setup code.
876dbd4c
TG
277 */
278static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
279{
0d0b4c86
JL
280 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
281 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
4f8413a3 282 __irqd_to_state(d) |= IRQD_DEFAULT_TRIGGER_SET;
876dbd4c
TG
283}
284
285static inline bool irqd_is_level_type(struct irq_data *d)
286{
0d0b4c86 287 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
288}
289
d52dd441
TG
290/*
291 * Must only be called of irqchip.irq_set_affinity() or low level
292 * hieararchy domain allocation functions.
293 */
294static inline void irqd_set_single_target(struct irq_data *d)
295{
296 __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
297}
298
299static inline bool irqd_is_single_target(struct irq_data *d)
300{
301 return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
302}
303
7f94226f
TG
304static inline bool irqd_is_wakeup_set(struct irq_data *d)
305{
0d0b4c86 306 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
307}
308
e1ef8241
TG
309static inline bool irqd_can_move_in_process_context(struct irq_data *d)
310{
0d0b4c86 311 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
312}
313
801a0e9a
TG
314static inline bool irqd_irq_disabled(struct irq_data *d)
315{
0d0b4c86 316 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
317}
318
32f4125e
TG
319static inline bool irqd_irq_masked(struct irq_data *d)
320{
0d0b4c86 321 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
322}
323
324static inline bool irqd_irq_inprogress(struct irq_data *d)
325{
0d0b4c86 326 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
327}
328
b76f1674
TG
329static inline bool irqd_is_wakeup_armed(struct irq_data *d)
330{
0d0b4c86 331 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
332}
333
fc569712
TG
334static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
335{
336 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
337}
338
339static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
340{
341 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
342}
343
344static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
345{
346 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
347}
b76f1674 348
9c255583
TG
349static inline bool irqd_affinity_is_managed(struct irq_data *d)
350{
351 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
352}
353
08d85f3e
MZ
354static inline bool irqd_is_activated(struct irq_data *d)
355{
356 return __irqd_to_state(d) & IRQD_ACTIVATED;
357}
358
359static inline void irqd_set_activated(struct irq_data *d)
360{
361 __irqd_to_state(d) |= IRQD_ACTIVATED;
362}
363
364static inline void irqd_clr_activated(struct irq_data *d)
365{
366 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
367}
368
201d7f47
TG
369static inline bool irqd_is_started(struct irq_data *d)
370{
371 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
372}
373
761ea388 374static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
54fdf6a0
TG
375{
376 return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
377}
378
b354286e
BF
379#undef __irqd_to_state
380
a699e4e4
GL
381static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
382{
383 return d->hwirq;
384}
385
8fee5c36 386/**
6a6de9ef 387 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36 388 *
be45beb2 389 * @parent_device: pointer to parent device for irqchip
8fee5c36 390 * @name: name for /proc/interrupts
f8822657
TG
391 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
392 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
393 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
394 * @irq_disable: disable the interrupt
395 * @irq_ack: start of a new interrupt
396 * @irq_mask: mask an interrupt source
397 * @irq_mask_ack: ack and mask an interrupt source
398 * @irq_unmask: unmask an interrupt source
399 * @irq_eoi: end of interrupt
83979133
TG
400 * @irq_set_affinity: Set the CPU affinity on SMP machines. If the force
401 * argument is true, it tells the driver to
402 * unconditionally apply the affinity setting. Sanity
403 * checks against the supplied affinity mask are not
404 * required. This is used for CPU hotplug where the
405 * target CPU is not yet set in the cpu_online_mask.
f8822657
TG
406 * @irq_retrigger: resend an IRQ to the CPU
407 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
408 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
409 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
410 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
411 * @irq_cpu_online: configure an interrupt source for a secondary CPU
412 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
413 * @irq_suspend: function called from core code on suspend once per
414 * chip, when one or more interrupts are installed
415 * @irq_resume: function called from core code on resume once per chip,
416 * when one ore more interrupts are installed
cfefd21e 417 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 418 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 419 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
420 * @irq_request_resources: optional to request resources before calling
421 * any other callback related to this irq
422 * @irq_release_resources: optional to release resources acquired with
423 * irq_request_resources
515085ef 424 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 425 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
426 * @irq_get_irqchip_state: return the internal state of an interrupt
427 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 428 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
429 * @ipi_send_single: send a single IPI to destination cpus
430 * @ipi_send_mask: send an IPI to destination cpus in cpumask
2bff17ad 431 * @flags: chip specific flags
1da177e4 432 */
6a6de9ef 433struct irq_chip {
be45beb2 434 struct device *parent_device;
6a6de9ef 435 const char *name;
f8822657
TG
436 unsigned int (*irq_startup)(struct irq_data *data);
437 void (*irq_shutdown)(struct irq_data *data);
438 void (*irq_enable)(struct irq_data *data);
439 void (*irq_disable)(struct irq_data *data);
440
441 void (*irq_ack)(struct irq_data *data);
442 void (*irq_mask)(struct irq_data *data);
443 void (*irq_mask_ack)(struct irq_data *data);
444 void (*irq_unmask)(struct irq_data *data);
445 void (*irq_eoi)(struct irq_data *data);
446
447 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
448 int (*irq_retrigger)(struct irq_data *data);
449 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
450 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
451
452 void (*irq_bus_lock)(struct irq_data *data);
453 void (*irq_bus_sync_unlock)(struct irq_data *data);
454
0fdb4b25
DD
455 void (*irq_cpu_online)(struct irq_data *data);
456 void (*irq_cpu_offline)(struct irq_data *data);
457
cfefd21e
TG
458 void (*irq_suspend)(struct irq_data *data);
459 void (*irq_resume)(struct irq_data *data);
460 void (*irq_pm_shutdown)(struct irq_data *data);
461
d0051816
TG
462 void (*irq_calc_mask)(struct irq_data *data);
463
ab7798ff 464 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
465 int (*irq_request_resources)(struct irq_data *data);
466 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 467
515085ef 468 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 469 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 470
1b7047ed
MZ
471 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
472 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
473
0a4377de
JL
474 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
475
34dc1ae1
QY
476 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
477 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
478
2bff17ad 479 unsigned long flags;
1da177e4
LT
480};
481
d4d5e089
TG
482/*
483 * irq_chip specific flags
484 *
77694b40
TG
485 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
486 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 487 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
488 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
489 * when irq enabled
60f96b41 490 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 491 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 492 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
493 */
494enum {
495 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 496 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 497 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 498 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 499 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 500 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 501 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
502};
503
e144710b 504#include <linux/irqdesc.h>
0b8f1efa 505
34ffdb72
IM
506/*
507 * Pick up the arch-dependent methods:
508 */
509#include <asm/hw_irq.h>
1da177e4 510
b683de2b
TG
511#ifndef NR_IRQS_LEGACY
512# define NR_IRQS_LEGACY 0
513#endif
514
1318a481
TG
515#ifndef ARCH_IRQ_INIT_FLAGS
516# define ARCH_IRQ_INIT_FLAGS 0
517#endif
518
c1594b77 519#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 520
e144710b 521struct irqaction;
06fcb0c6 522extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 523extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
524extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
525extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 526
0fdb4b25
DD
527extern void irq_cpu_online(void);
528extern void irq_cpu_offline(void);
01f8fa4f
TG
529extern int irq_set_affinity_locked(struct irq_data *data,
530 const struct cpumask *cpumask, bool force);
0a4377de 531extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 532
c5cb83bb 533#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
f1e0bb0a 534extern void irq_migrate_all_off_this_cpu(void);
c5cb83bb
TG
535extern int irq_affinity_online_cpu(unsigned int cpu);
536#else
537# define irq_affinity_online_cpu NULL
538#endif
f1e0bb0a 539
3a3856d0 540#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
541void irq_move_irq(struct irq_data *data);
542void irq_move_masked_irq(struct irq_data *data);
f0383c24 543void irq_force_complete_move(struct irq_desc *desc);
e144710b 544#else
a439520f
TG
545static inline void irq_move_irq(struct irq_data *data) { }
546static inline void irq_move_masked_irq(struct irq_data *data) { }
f0383c24 547static inline void irq_force_complete_move(struct irq_desc *desc) { }
e144710b 548#endif
54d5d424 549
1da177e4 550extern int no_irq_affinity;
1da177e4 551
293a7a0a
TG
552#ifdef CONFIG_HARDIRQS_SW_RESEND
553int irq_set_parent(int irq, int parent_irq);
554#else
555static inline int irq_set_parent(int irq, int parent_irq)
556{
557 return 0;
558}
559#endif
560
6a6de9ef
TG
561/*
562 * Built-in IRQ handlers for various IRQ types,
bebd04cc 563 * callable via desc->handle_irq()
6a6de9ef 564 */
bd0b9ac4
TG
565extern void handle_level_irq(struct irq_desc *desc);
566extern void handle_fasteoi_irq(struct irq_desc *desc);
567extern void handle_edge_irq(struct irq_desc *desc);
568extern void handle_edge_eoi_irq(struct irq_desc *desc);
569extern void handle_simple_irq(struct irq_desc *desc);
edd14cfe 570extern void handle_untracked_irq(struct irq_desc *desc);
bd0b9ac4
TG
571extern void handle_percpu_irq(struct irq_desc *desc);
572extern void handle_percpu_devid_irq(struct irq_desc *desc);
573extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 574extern void handle_nested_irq(unsigned int irq);
6a6de9ef 575
515085ef 576extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
be45beb2
JH
577extern int irq_chip_pm_get(struct irq_data *data);
578extern int irq_chip_pm_put(struct irq_data *data);
85f08c17 579#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
7703b08c
DD
580extern void handle_fasteoi_ack_irq(struct irq_desc *desc);
581extern void handle_fasteoi_mask_irq(struct irq_desc *desc);
3cfeffc2
SA
582extern void irq_chip_enable_parent(struct irq_data *data);
583extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
584extern void irq_chip_ack_parent(struct irq_data *data);
585extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
586extern void irq_chip_mask_parent(struct irq_data *data);
587extern void irq_chip_unmask_parent(struct irq_data *data);
588extern void irq_chip_eoi_parent(struct irq_data *data);
589extern int irq_chip_set_affinity_parent(struct irq_data *data,
590 const struct cpumask *dest,
591 bool force);
08b55e2a 592extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
593extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
594 void *vcpu_info);
b7560de1 595extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
596#endif
597
6a6de9ef 598/* Handling of unhandled and spurious interrupts: */
0dcdbc97 599extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 600
a4633adc 601
6a6de9ef
TG
602/* Enable/disable irq debugging output: */
603extern int noirqdebug_setup(char *str);
604
605/* Checks whether the interrupt can be requested by request_irq(): */
606extern int can_request_irq(unsigned int irq, unsigned long irqflags);
607
f8b5473f 608/* Dummy irq-chip implementations: */
6a6de9ef 609extern struct irq_chip no_irq_chip;
f8b5473f 610extern struct irq_chip dummy_irq_chip;
6a6de9ef 611
145fc655 612extern void
3836ca08 613irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
614 irq_flow_handler_t handle, const char *name);
615
3836ca08
TG
616static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
617 irq_flow_handler_t handle)
618{
619 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
620}
621
31d9d9b6 622extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
623extern int irq_set_percpu_devid_partition(unsigned int irq,
624 const struct cpumask *affinity);
625extern int irq_get_percpu_devid_partition(unsigned int irq,
626 struct cpumask *affinity);
31d9d9b6 627
6a6de9ef 628extern void
3836ca08 629__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 630 const char *name);
1da177e4 631
6a6de9ef 632static inline void
3836ca08 633irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 634{
3836ca08 635 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
636}
637
638/*
639 * Set a highlevel chained flow handler for a given IRQ.
640 * (a chained handler is automatically enabled and set to
7f1b1244 641 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
642 */
643static inline void
3836ca08 644irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 645{
3836ca08 646 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
647}
648
3b0f95be
RK
649/*
650 * Set a highlevel chained flow handler and its data for a given IRQ.
651 * (a chained handler is automatically enabled and set to
652 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
653 */
654void
655irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
656 void *data);
657
44247184
TG
658void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
659
660static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
661{
662 irq_modify_status(irq, 0, set);
663}
664
665static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
666{
667 irq_modify_status(irq, clr, 0);
668}
669
a0cd9ca2 670static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
671{
672 irq_modify_status(irq, 0, IRQ_NOPROBE);
673}
674
a0cd9ca2 675static inline void irq_set_probe(unsigned int irq)
44247184
TG
676{
677 irq_modify_status(irq, IRQ_NOPROBE, 0);
678}
46f4f8f6 679
7f1b1244
PM
680static inline void irq_set_nothread(unsigned int irq)
681{
682 irq_modify_status(irq, 0, IRQ_NOTHREAD);
683}
684
685static inline void irq_set_thread(unsigned int irq)
686{
687 irq_modify_status(irq, IRQ_NOTHREAD, 0);
688}
689
6f91a52d
TG
690static inline void irq_set_nested_thread(unsigned int irq, bool nest)
691{
692 if (nest)
693 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
694 else
695 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
696}
697
31d9d9b6
MZ
698static inline void irq_set_percpu_devid_flags(unsigned int irq)
699{
700 irq_set_status_flags(irq,
701 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
702 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
703}
704
3a16d713 705/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
706extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
707extern int irq_set_handler_data(unsigned int irq, void *data);
708extern int irq_set_chip_data(unsigned int irq, void *data);
709extern int irq_set_irq_type(unsigned int irq, unsigned int type);
710extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
711extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
712 struct msi_desc *entry);
f303a6dd 713extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 714
a0cd9ca2 715static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
716{
717 struct irq_data *d = irq_get_irq_data(irq);
718 return d ? d->chip : NULL;
719}
720
721static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
722{
723 return d->chip;
724}
725
a0cd9ca2 726static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
727{
728 struct irq_data *d = irq_get_irq_data(irq);
729 return d ? d->chip_data : NULL;
730}
731
732static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
733{
734 return d->chip_data;
735}
736
a0cd9ca2 737static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
738{
739 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 740 return d ? d->common->handler_data : NULL;
f303a6dd
TG
741}
742
a0cd9ca2 743static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 744{
af7080e0 745 return d->common->handler_data;
f303a6dd
TG
746}
747
a0cd9ca2 748static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
749{
750 struct irq_data *d = irq_get_irq_data(irq);
b237721c 751 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
752}
753
c391f262 754static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 755{
b237721c 756 return d->common->msi_desc;
f303a6dd
TG
757}
758
1f6236bf
JMC
759static inline u32 irq_get_trigger_type(unsigned int irq)
760{
761 struct irq_data *d = irq_get_irq_data(irq);
762 return d ? irqd_get_trigger_type(d) : 0;
763}
764
449e9cae 765static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 766{
449e9cae 767#ifdef CONFIG_NUMA
6783011b 768 return d->node;
449e9cae
JL
769#else
770 return 0;
771#endif
772}
773
774static inline int irq_data_get_node(struct irq_data *d)
775{
776 return irq_common_data_get_node(d->common);
6783011b
JL
777}
778
c64301a2
JL
779static inline struct cpumask *irq_get_affinity_mask(int irq)
780{
781 struct irq_data *d = irq_get_irq_data(irq);
782
9df872fa 783 return d ? d->common->affinity : NULL;
c64301a2
JL
784}
785
786static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
787{
9df872fa 788 return d->common->affinity;
c64301a2
JL
789}
790
0d3f5425
TG
791#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
792static inline
793struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
794{
0551968a 795 return d->common->effective_affinity;
0d3f5425
TG
796}
797static inline void irq_data_update_effective_affinity(struct irq_data *d,
798 const struct cpumask *m)
799{
800 cpumask_copy(d->common->effective_affinity, m);
801}
802#else
803static inline void irq_data_update_effective_affinity(struct irq_data *d,
804 const struct cpumask *m)
805{
806}
807static inline
808struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
809{
810 return d->common->affinity;
811}
812#endif
813
62a08ae2
TG
814unsigned int arch_dynirq_lower_bound(unsigned int from);
815
b6873807 816int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
06ee6d57 817 struct module *owner, const struct cpumask *affinity);
b6873807 818
2b5e7730
BG
819int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
820 unsigned int cnt, int node, struct module *owner,
821 const struct cpumask *affinity);
822
ec53cf23
PG
823/* use macros to avoid needing export.h for THIS_MODULE */
824#define irq_alloc_descs(irq, from, cnt, node) \
06ee6d57 825 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
b6873807 826
ec53cf23
PG
827#define irq_alloc_desc(node) \
828 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 829
ec53cf23
PG
830#define irq_alloc_desc_at(at, node) \
831 irq_alloc_descs(at, at, 1, node)
1f5a5b87 832
ec53cf23
PG
833#define irq_alloc_desc_from(from, node) \
834 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 835
51906e77
AG
836#define irq_alloc_descs_from(from, cnt, node) \
837 irq_alloc_descs(-1, from, cnt, node)
838
2b5e7730
BG
839#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
840 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
841
842#define devm_irq_alloc_desc(dev, node) \
843 devm_irq_alloc_descs(dev, -1, 0, 1, node)
844
845#define devm_irq_alloc_desc_at(dev, at, node) \
846 devm_irq_alloc_descs(dev, at, at, 1, node)
847
848#define devm_irq_alloc_desc_from(dev, from, node) \
849 devm_irq_alloc_descs(dev, -1, from, 1, node)
850
851#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
852 devm_irq_alloc_descs(dev, -1, from, cnt, node)
853
ec53cf23 854void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
855static inline void irq_free_desc(unsigned int irq)
856{
857 irq_free_descs(irq, 1);
858}
859
7b6ef126
TG
860#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
861unsigned int irq_alloc_hwirqs(int cnt, int node);
862static inline unsigned int irq_alloc_hwirq(int node)
863{
864 return irq_alloc_hwirqs(1, node);
865}
866void irq_free_hwirqs(unsigned int from, int cnt);
867static inline void irq_free_hwirq(unsigned int irq)
868{
869 return irq_free_hwirqs(irq, 1);
870}
871int arch_setup_hwirq(unsigned int irq, int node);
872void arch_teardown_hwirq(unsigned int irq);
873#endif
874
c940e01c
TG
875#ifdef CONFIG_GENERIC_IRQ_LEGACY
876void irq_init_desc(unsigned int irq);
877#endif
878
7d828062
TG
879/**
880 * struct irq_chip_regs - register offsets for struct irq_gci
881 * @enable: Enable register offset to reg_base
882 * @disable: Disable register offset to reg_base
883 * @mask: Mask register offset to reg_base
884 * @ack: Ack register offset to reg_base
885 * @eoi: Eoi register offset to reg_base
886 * @type: Type configuration register offset to reg_base
887 * @polarity: Polarity configuration register offset to reg_base
888 */
889struct irq_chip_regs {
890 unsigned long enable;
891 unsigned long disable;
892 unsigned long mask;
893 unsigned long ack;
894 unsigned long eoi;
895 unsigned long type;
896 unsigned long polarity;
897};
898
899/**
900 * struct irq_chip_type - Generic interrupt chip instance for a flow type
901 * @chip: The real interrupt chip which provides the callbacks
902 * @regs: Register offsets for this chip
903 * @handler: Flow handler associated with this chip
904 * @type: Chip can handle these flow types
899f0e66
GF
905 * @mask_cache_priv: Cached mask register private to the chip type
906 * @mask_cache: Pointer to cached mask register
7d828062
TG
907 *
908 * A irq_generic_chip can have several instances of irq_chip_type when
909 * it requires different functions and register offsets for different
910 * flow types.
911 */
912struct irq_chip_type {
913 struct irq_chip chip;
914 struct irq_chip_regs regs;
915 irq_flow_handler_t handler;
916 u32 type;
899f0e66
GF
917 u32 mask_cache_priv;
918 u32 *mask_cache;
7d828062
TG
919};
920
921/**
922 * struct irq_chip_generic - Generic irq chip data structure
923 * @lock: Lock to protect register and cache data access
924 * @reg_base: Register base address (virtual)
2b280376
KC
925 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
926 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
927 * @suspend: Function called from core code on suspend once per
928 * chip; can be useful instead of irq_chip::suspend to
929 * handle chip details even when no interrupts are in use
930 * @resume: Function called from core code on resume once per chip;
931 * can be useful instead of irq_chip::suspend to handle
932 * chip details even when no interrupts are in use
7d828062
TG
933 * @irq_base: Interrupt base nr for this chip
934 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 935 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
936 * @type_cache: Cached type register
937 * @polarity_cache: Cached polarity register
938 * @wake_enabled: Interrupt can wakeup from suspend
939 * @wake_active: Interrupt is marked as an wakeup from suspend source
940 * @num_ct: Number of available irq_chip_type instances (usually 1)
941 * @private: Private data for non generic chip callbacks
088f40b7 942 * @installed: bitfield to denote installed interrupts
e8bd834f 943 * @unused: bitfield to denote unused interrupts
088f40b7 944 * @domain: irq domain pointer
cfefd21e 945 * @list: List head for keeping track of instances
7d828062
TG
946 * @chip_types: Array of interrupt irq_chip_types
947 *
948 * Note, that irq_chip_generic can have multiple irq_chip_type
949 * implementations which can be associated to a particular irq line of
950 * an irq_chip_generic instance. That allows to share and protect
951 * state in an irq_chip_generic instance when we need to implement
952 * different flow mechanisms (level/edge) for it.
953 */
954struct irq_chip_generic {
955 raw_spinlock_t lock;
956 void __iomem *reg_base;
2b280376
KC
957 u32 (*reg_readl)(void __iomem *addr);
958 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
959 void (*suspend)(struct irq_chip_generic *gc);
960 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
961 unsigned int irq_base;
962 unsigned int irq_cnt;
963 u32 mask_cache;
964 u32 type_cache;
965 u32 polarity_cache;
966 u32 wake_enabled;
967 u32 wake_active;
968 unsigned int num_ct;
969 void *private;
088f40b7 970 unsigned long installed;
e8bd834f 971 unsigned long unused;
088f40b7 972 struct irq_domain *domain;
cfefd21e 973 struct list_head list;
7d828062
TG
974 struct irq_chip_type chip_types[0];
975};
976
977/**
978 * enum irq_gc_flags - Initialization flags for generic irq chips
979 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
980 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
981 * irq chips which need to call irq_set_wake() on
982 * the parent irq. Usually GPIO implementations
af80b0fe 983 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 984 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 985 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
986 */
987enum irq_gc_flags {
988 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
989 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 990 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 991 IRQ_GC_NO_MASK = 1 << 3,
b7905595 992 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
993};
994
088f40b7
TG
995/*
996 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
997 * @irqs_per_chip: Number of interrupts per chip
998 * @num_chips: Number of chips
999 * @irq_flags_to_set: IRQ* flags to set on irq setup
1000 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
1001 * @gc_flags: Generic chip specific setup flags
1002 * @gc: Array of pointers to generic interrupt chips
1003 */
1004struct irq_domain_chip_generic {
1005 unsigned int irqs_per_chip;
1006 unsigned int num_chips;
1007 unsigned int irq_flags_to_clear;
1008 unsigned int irq_flags_to_set;
1009 enum irq_gc_flags gc_flags;
1010 struct irq_chip_generic *gc[0];
1011};
1012
7d828062
TG
1013/* Generic chip callback functions */
1014void irq_gc_noop(struct irq_data *d);
1015void irq_gc_mask_disable_reg(struct irq_data *d);
1016void irq_gc_mask_set_bit(struct irq_data *d);
1017void irq_gc_mask_clr_bit(struct irq_data *d);
1018void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
1019void irq_gc_ack_set_bit(struct irq_data *d);
1020void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
1021void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
1022void irq_gc_eoi(struct irq_data *d);
1023int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1024
1025/* Setup functions for irq_chip_generic */
a5152c8a
BB
1026int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1027 irq_hw_number_t hw_irq);
7d828062
TG
1028struct irq_chip_generic *
1029irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1030 void __iomem *reg_base, irq_flow_handler_t handler);
1031void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1032 enum irq_gc_flags flags, unsigned int clr,
1033 unsigned int set);
1034int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
1035void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1036 unsigned int clr, unsigned int set);
7d828062 1037
1c3e3630
BG
1038struct irq_chip_generic *
1039devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1040 unsigned int irq_base, void __iomem *reg_base,
1041 irq_flow_handler_t handler);
30fd8fc5
BG
1042int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1043 u32 msk, enum irq_gc_flags flags,
1044 unsigned int clr, unsigned int set);
1c3e3630 1045
088f40b7 1046struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
088f40b7 1047
f88eecfe
SF
1048int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1049 int num_ct, const char *name,
1050 irq_flow_handler_t handler,
1051 unsigned int clr, unsigned int set,
1052 enum irq_gc_flags flags);
1053
1054#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1055 handler, clr, set, flags) \
1056({ \
1057 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1058 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1059 handler, clr, set, flags); \
1060})
088f40b7 1061
707188f5
BG
1062static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1063{
1064 kfree(gc);
1065}
1066
32bb6cbb
BG
1067static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1068 u32 msk, unsigned int clr,
1069 unsigned int set)
1070{
1071 irq_remove_generic_chip(gc, msk, clr, set);
1072 irq_free_generic_chip(gc);
1073}
1074
7d828062
TG
1075static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1076{
1077 return container_of(d->chip, struct irq_chip_type, chip);
1078}
1079
1080#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1081
1082#ifdef CONFIG_SMP
1083static inline void irq_gc_lock(struct irq_chip_generic *gc)
1084{
1085 raw_spin_lock(&gc->lock);
1086}
1087
1088static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1089{
1090 raw_spin_unlock(&gc->lock);
1091}
1092#else
1093static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1094static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1095#endif
1096
ebf9ff75
BB
1097/*
1098 * The irqsave variants are for usage in non interrupt code. Do not use
1099 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1100 */
1101#define irq_gc_lock_irqsave(gc, flags) \
1102 raw_spin_lock_irqsave(&(gc)->lock, flags)
1103
1104#define irq_gc_unlock_irqrestore(gc, flags) \
1105 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1106
332fd7c4
KC
1107static inline void irq_reg_writel(struct irq_chip_generic *gc,
1108 u32 val, int reg_offset)
1109{
2b280376
KC
1110 if (gc->reg_writel)
1111 gc->reg_writel(val, gc->reg_base + reg_offset);
1112 else
1113 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
1114}
1115
1116static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1117 int reg_offset)
1118{
2b280376
KC
1119 if (gc->reg_readl)
1120 return gc->reg_readl(gc->reg_base + reg_offset);
1121 else
1122 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
1123}
1124
2f75d9e1
TG
1125struct irq_matrix;
1126struct irq_matrix *irq_alloc_matrix(unsigned int matrix_bits,
1127 unsigned int alloc_start,
1128 unsigned int alloc_end);
1129void irq_matrix_online(struct irq_matrix *m);
1130void irq_matrix_offline(struct irq_matrix *m);
1131void irq_matrix_assign_system(struct irq_matrix *m, unsigned int bit, bool replace);
1132int irq_matrix_reserve_managed(struct irq_matrix *m, const struct cpumask *msk);
1133void irq_matrix_remove_managed(struct irq_matrix *m, const struct cpumask *msk);
1134int irq_matrix_alloc_managed(struct irq_matrix *m, unsigned int cpu);
1135void irq_matrix_reserve(struct irq_matrix *m);
1136void irq_matrix_remove_reserved(struct irq_matrix *m);
1137int irq_matrix_alloc(struct irq_matrix *m, const struct cpumask *msk,
1138 bool reserved, unsigned int *mapped_cpu);
1139void irq_matrix_free(struct irq_matrix *m, unsigned int cpu,
1140 unsigned int bit, bool managed);
1141void irq_matrix_assign(struct irq_matrix *m, unsigned int bit);
1142unsigned int irq_matrix_available(struct irq_matrix *m, bool cpudown);
1143unsigned int irq_matrix_allocated(struct irq_matrix *m);
1144unsigned int irq_matrix_reserved(struct irq_matrix *m);
1145void irq_matrix_debug_show(struct seq_file *sf, struct irq_matrix *m, int ind);
1146
d17bf24e
QY
1147/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1148#define INVALID_HWIRQ (~0UL)
f9bce791 1149irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
1150int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1151int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1152int ipi_send_single(unsigned int virq, unsigned int cpu);
1153int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 1154
06fcb0c6 1155#endif /* _LINUX_IRQ_H */