]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/irq.h
genirq: Introduce irq_chip.irq_compose_msi_msg() to support stacked irqchip
[mirror_ubuntu-bionic-kernel.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
908dcecd 18#include <linux/irqreturn.h>
dd3a1db9 19#include <linux/irqnr.h>
77904fd6 20#include <linux/errno.h>
503e5763 21#include <linux/topology.h>
3aa551c9 22#include <linux/wait.h>
1da177e4
LT
23
24#include <asm/irq.h>
25#include <asm/ptrace.h>
7d12e780 26#include <asm/irq_regs.h>
1da177e4 27
ab7798ff 28struct seq_file;
ec53cf23 29struct module;
57a58a94 30struct irq_desc;
78129576 31struct irq_data;
515085ef 32struct msi_msg;
ec701584 33typedef void (*irq_flow_handler_t)(unsigned int irq,
7d12e780 34 struct irq_desc *desc);
78129576 35typedef void (*irq_preflow_handler_t)(struct irq_data *data);
57a58a94 36
1da177e4
LT
37/*
38 * IRQ line status.
6e213616 39 *
5d4d8fc9
TG
40 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
41 *
42 * IRQ_TYPE_NONE - default, unspecified type
43 * IRQ_TYPE_EDGE_RISING - rising edge triggered
44 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
45 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
46 * IRQ_TYPE_LEVEL_HIGH - high level triggered
47 * IRQ_TYPE_LEVEL_LOW - low level triggered
48 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
49 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
50 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
51 * to setup the HW to a sane default (used
52 * by irqdomain map() callbacks to synchronize
53 * the HW state and SW flags for a newly
54 * allocated descriptor).
55 *
5d4d8fc9
TG
56 * IRQ_TYPE_PROBE - Special flag for probing in progress
57 *
58 * Bits which can be modified via irq_set/clear/modify_status_flags()
59 * IRQ_LEVEL - Interrupt is level type. Will be also
60 * updated in the code when the above trigger
0911f124 61 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
62 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
63 * it from affinity setting
64 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
65 * IRQ_NOREQUEST - Interrupt cannot be requested via
66 * request_irq()
7f1b1244 67 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
68 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
69 * request/setup_irq()
70 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
71 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
72 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
31d9d9b6 73 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
74 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
75 * it from the spurious interrupt detection
76 * mechanism and from core side polling.
1da177e4 77 */
5d4d8fc9
TG
78enum {
79 IRQ_TYPE_NONE = 0x00000000,
80 IRQ_TYPE_EDGE_RISING = 0x00000001,
81 IRQ_TYPE_EDGE_FALLING = 0x00000002,
82 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
83 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
84 IRQ_TYPE_LEVEL_LOW = 0x00000008,
85 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
86 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 87 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
88
89 IRQ_TYPE_PROBE = 0x00000010,
90
91 IRQ_LEVEL = (1 << 8),
92 IRQ_PER_CPU = (1 << 9),
93 IRQ_NOPROBE = (1 << 10),
94 IRQ_NOREQUEST = (1 << 11),
95 IRQ_NOAUTOEN = (1 << 12),
96 IRQ_NO_BALANCING = (1 << 13),
97 IRQ_MOVE_PCNTXT = (1 << 14),
98 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 99 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 100 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 101 IRQ_IS_POLLED = (1 << 18),
5d4d8fc9 102};
950f4427 103
44247184
TG
104#define IRQF_MODIFY_MASK \
105 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 106 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd
TG
107 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
108 IRQ_IS_POLLED)
44247184 109
8f53f924
TG
110#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
111
3b8249e7
TG
112/*
113 * Return value for chip->irq_set_affinity()
114 *
115 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
116 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
117 */
118enum {
119 IRQ_SET_MASK_OK = 0,
120 IRQ_SET_MASK_OK_NOCOPY,
121};
122
5b912c10 123struct msi_desc;
08a543ad 124struct irq_domain;
6a6de9ef 125
ff7dcd44
TG
126/**
127 * struct irq_data - per irq and irq chip data passed down to chip functions
966dc736 128 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 129 * @irq: interrupt number
08a543ad 130 * @hwirq: hardware interrupt number, local to the interrupt domain
ff7dcd44 131 * @node: node index useful for balancing
30398bf6 132 * @state_use_accessors: status information for irq chip functions.
91c49917 133 * Use accessor functions to deal with it
ff7dcd44 134 * @chip: low level interrupt hardware access
08a543ad
GL
135 * @domain: Interrupt translation domain; responsible for mapping
136 * between hwirq number and linux irq number.
f8264e34
JL
137 * @parent_data: pointer to parent struct irq_data to support hierarchy
138 * irq_domain
ff7dcd44
TG
139 * @handler_data: per-IRQ data for the irq_chip methods
140 * @chip_data: platform-specific per-chip private data for the chip
141 * methods, to allow shared chip implementations
142 * @msi_desc: MSI descriptor
143 * @affinity: IRQ affinity on SMP
ff7dcd44
TG
144 *
145 * The fields here need to overlay the ones in irq_desc until we
146 * cleaned up the direct references and switched everything over to
147 * irq_data.
148 */
149struct irq_data {
966dc736 150 u32 mask;
ff7dcd44 151 unsigned int irq;
08a543ad 152 unsigned long hwirq;
ff7dcd44 153 unsigned int node;
91c49917 154 unsigned int state_use_accessors;
ff7dcd44 155 struct irq_chip *chip;
08a543ad 156 struct irq_domain *domain;
f8264e34
JL
157#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
158 struct irq_data *parent_data;
159#endif
ff7dcd44
TG
160 void *handler_data;
161 void *chip_data;
162 struct msi_desc *msi_desc;
ff7dcd44 163 cpumask_var_t affinity;
ff7dcd44
TG
164};
165
f230b6d5
TG
166/*
167 * Bit masks for irq_data.state
168 *
876dbd4c 169 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 170 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
171 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
172 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 173 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 174 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
175 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
176 * from suspend
e1ef8241
TG
177 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
178 * context
32f4125e
TG
179 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
180 * IRQD_IRQ_MASKED - Masked state of the interrupt
181 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 182 * IRQD_WAKEUP_ARMED - Wakeup mode armed
f230b6d5
TG
183 */
184enum {
876dbd4c 185 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
186 IRQD_SETAFFINITY_PENDING = (1 << 8),
187 IRQD_NO_BALANCING = (1 << 10),
188 IRQD_PER_CPU = (1 << 11),
2bdd1055 189 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 190 IRQD_LEVEL = (1 << 13),
7f94226f 191 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 192 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 193 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
194 IRQD_IRQ_MASKED = (1 << 17),
195 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 196 IRQD_WAKEUP_ARMED = (1 << 19),
f230b6d5
TG
197};
198
199static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
200{
201 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
202}
203
a005677b
TG
204static inline bool irqd_is_per_cpu(struct irq_data *d)
205{
206 return d->state_use_accessors & IRQD_PER_CPU;
207}
208
209static inline bool irqd_can_balance(struct irq_data *d)
210{
211 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
212}
213
2bdd1055
TG
214static inline bool irqd_affinity_was_set(struct irq_data *d)
215{
216 return d->state_use_accessors & IRQD_AFFINITY_SET;
217}
218
ee38c04b
TG
219static inline void irqd_mark_affinity_was_set(struct irq_data *d)
220{
221 d->state_use_accessors |= IRQD_AFFINITY_SET;
222}
223
876dbd4c
TG
224static inline u32 irqd_get_trigger_type(struct irq_data *d)
225{
226 return d->state_use_accessors & IRQD_TRIGGER_MASK;
227}
228
229/*
230 * Must only be called inside irq_chip.irq_set_type() functions.
231 */
232static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
233{
234 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
235 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
236}
237
238static inline bool irqd_is_level_type(struct irq_data *d)
239{
240 return d->state_use_accessors & IRQD_LEVEL;
241}
242
7f94226f
TG
243static inline bool irqd_is_wakeup_set(struct irq_data *d)
244{
245 return d->state_use_accessors & IRQD_WAKEUP_STATE;
246}
247
e1ef8241
TG
248static inline bool irqd_can_move_in_process_context(struct irq_data *d)
249{
250 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
251}
252
801a0e9a
TG
253static inline bool irqd_irq_disabled(struct irq_data *d)
254{
255 return d->state_use_accessors & IRQD_IRQ_DISABLED;
256}
257
32f4125e
TG
258static inline bool irqd_irq_masked(struct irq_data *d)
259{
260 return d->state_use_accessors & IRQD_IRQ_MASKED;
261}
262
263static inline bool irqd_irq_inprogress(struct irq_data *d)
264{
265 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
266}
267
b76f1674
TG
268static inline bool irqd_is_wakeup_armed(struct irq_data *d)
269{
270 return d->state_use_accessors & IRQD_WAKEUP_ARMED;
271}
272
273
9cff60df
TG
274/*
275 * Functions for chained handlers which can be enabled/disabled by the
276 * standard disable_irq/enable_irq calls. Must be called with
277 * irq_desc->lock held.
278 */
279static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
280{
281 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
282}
283
284static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
285{
286 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
287}
288
a699e4e4
GL
289static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
290{
291 return d->hwirq;
292}
293
8fee5c36 294/**
6a6de9ef 295 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
296 *
297 * @name: name for /proc/interrupts
f8822657
TG
298 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
299 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
300 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
301 * @irq_disable: disable the interrupt
302 * @irq_ack: start of a new interrupt
303 * @irq_mask: mask an interrupt source
304 * @irq_mask_ack: ack and mask an interrupt source
305 * @irq_unmask: unmask an interrupt source
306 * @irq_eoi: end of interrupt
307 * @irq_set_affinity: set the CPU affinity on SMP machines
308 * @irq_retrigger: resend an IRQ to the CPU
309 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
310 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
311 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
312 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
313 * @irq_cpu_online: configure an interrupt source for a secondary CPU
314 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
cfefd21e
TG
315 * @irq_suspend: function called from core code on suspend once per chip
316 * @irq_resume: function called from core code on resume once per chip
317 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 318 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 319 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
320 * @irq_request_resources: optional to request resources before calling
321 * any other callback related to this irq
322 * @irq_release_resources: optional to release resources acquired with
323 * irq_request_resources
515085ef 324 * @irq_compose_msi_msg: optional to compose message content for MSI
2bff17ad 325 * @flags: chip specific flags
1da177e4 326 */
6a6de9ef
TG
327struct irq_chip {
328 const char *name;
f8822657
TG
329 unsigned int (*irq_startup)(struct irq_data *data);
330 void (*irq_shutdown)(struct irq_data *data);
331 void (*irq_enable)(struct irq_data *data);
332 void (*irq_disable)(struct irq_data *data);
333
334 void (*irq_ack)(struct irq_data *data);
335 void (*irq_mask)(struct irq_data *data);
336 void (*irq_mask_ack)(struct irq_data *data);
337 void (*irq_unmask)(struct irq_data *data);
338 void (*irq_eoi)(struct irq_data *data);
339
340 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
341 int (*irq_retrigger)(struct irq_data *data);
342 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
343 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
344
345 void (*irq_bus_lock)(struct irq_data *data);
346 void (*irq_bus_sync_unlock)(struct irq_data *data);
347
0fdb4b25
DD
348 void (*irq_cpu_online)(struct irq_data *data);
349 void (*irq_cpu_offline)(struct irq_data *data);
350
cfefd21e
TG
351 void (*irq_suspend)(struct irq_data *data);
352 void (*irq_resume)(struct irq_data *data);
353 void (*irq_pm_shutdown)(struct irq_data *data);
354
d0051816
TG
355 void (*irq_calc_mask)(struct irq_data *data);
356
ab7798ff 357 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
358 int (*irq_request_resources)(struct irq_data *data);
359 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 360
515085ef
JL
361 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
362
2bff17ad 363 unsigned long flags;
1da177e4
LT
364};
365
d4d5e089
TG
366/*
367 * irq_chip specific flags
368 *
77694b40
TG
369 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
370 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 371 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
372 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
373 * when irq enabled
60f96b41 374 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 375 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 376 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
377 */
378enum {
379 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 380 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 381 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 382 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 383 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 384 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 385 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
386};
387
e144710b
TG
388/* This include will go away once we isolated irq_desc usage to core code */
389#include <linux/irqdesc.h>
0b8f1efa 390
34ffdb72
IM
391/*
392 * Pick up the arch-dependent methods:
393 */
394#include <asm/hw_irq.h>
1da177e4 395
b683de2b
TG
396#ifndef NR_IRQS_LEGACY
397# define NR_IRQS_LEGACY 0
398#endif
399
1318a481
TG
400#ifndef ARCH_IRQ_INIT_FLAGS
401# define ARCH_IRQ_INIT_FLAGS 0
402#endif
403
c1594b77 404#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 405
e144710b 406struct irqaction;
06fcb0c6 407extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 408extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
409extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
410extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 411
0fdb4b25
DD
412extern void irq_cpu_online(void);
413extern void irq_cpu_offline(void);
01f8fa4f
TG
414extern int irq_set_affinity_locked(struct irq_data *data,
415 const struct cpumask *cpumask, bool force);
0fdb4b25 416
3a3856d0 417#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
418void irq_move_irq(struct irq_data *data);
419void irq_move_masked_irq(struct irq_data *data);
e144710b 420#else
a439520f
TG
421static inline void irq_move_irq(struct irq_data *data) { }
422static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 423#endif
54d5d424 424
1da177e4 425extern int no_irq_affinity;
1da177e4 426
293a7a0a
TG
427#ifdef CONFIG_HARDIRQS_SW_RESEND
428int irq_set_parent(int irq, int parent_irq);
429#else
430static inline int irq_set_parent(int irq, int parent_irq)
431{
432 return 0;
433}
434#endif
435
6a6de9ef
TG
436/*
437 * Built-in IRQ handlers for various IRQ types,
bebd04cc 438 * callable via desc->handle_irq()
6a6de9ef 439 */
ec701584
HH
440extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
441extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
442extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
0521c8fb 443extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
ec701584
HH
444extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
445extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
31d9d9b6 446extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
ec701584 447extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
31b47cf7 448extern void handle_nested_irq(unsigned int irq);
6a6de9ef 449
515085ef 450extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
85f08c17
JL
451#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
452extern void irq_chip_ack_parent(struct irq_data *data);
453extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
454extern void irq_chip_mask_parent(struct irq_data *data);
455extern void irq_chip_unmask_parent(struct irq_data *data);
456extern void irq_chip_eoi_parent(struct irq_data *data);
457extern int irq_chip_set_affinity_parent(struct irq_data *data,
458 const struct cpumask *dest,
459 bool force);
85f08c17
JL
460#endif
461
6a6de9ef 462/* Handling of unhandled and spurious interrupts: */
34ffdb72 463extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
bedd30d9 464 irqreturn_t action_ret);
1da177e4 465
a4633adc 466
6a6de9ef
TG
467/* Enable/disable irq debugging output: */
468extern int noirqdebug_setup(char *str);
469
470/* Checks whether the interrupt can be requested by request_irq(): */
471extern int can_request_irq(unsigned int irq, unsigned long irqflags);
472
f8b5473f 473/* Dummy irq-chip implementations: */
6a6de9ef 474extern struct irq_chip no_irq_chip;
f8b5473f 475extern struct irq_chip dummy_irq_chip;
6a6de9ef 476
145fc655 477extern void
3836ca08 478irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
479 irq_flow_handler_t handle, const char *name);
480
3836ca08
TG
481static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
482 irq_flow_handler_t handle)
483{
484 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
485}
486
31d9d9b6
MZ
487extern int irq_set_percpu_devid(unsigned int irq);
488
6a6de9ef 489extern void
3836ca08 490__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 491 const char *name);
1da177e4 492
6a6de9ef 493static inline void
3836ca08 494irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 495{
3836ca08 496 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
497}
498
499/*
500 * Set a highlevel chained flow handler for a given IRQ.
501 * (a chained handler is automatically enabled and set to
7f1b1244 502 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
503 */
504static inline void
3836ca08 505irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 506{
3836ca08 507 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
508}
509
44247184
TG
510void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
511
512static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
513{
514 irq_modify_status(irq, 0, set);
515}
516
517static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
518{
519 irq_modify_status(irq, clr, 0);
520}
521
a0cd9ca2 522static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
523{
524 irq_modify_status(irq, 0, IRQ_NOPROBE);
525}
526
a0cd9ca2 527static inline void irq_set_probe(unsigned int irq)
44247184
TG
528{
529 irq_modify_status(irq, IRQ_NOPROBE, 0);
530}
46f4f8f6 531
7f1b1244
PM
532static inline void irq_set_nothread(unsigned int irq)
533{
534 irq_modify_status(irq, 0, IRQ_NOTHREAD);
535}
536
537static inline void irq_set_thread(unsigned int irq)
538{
539 irq_modify_status(irq, IRQ_NOTHREAD, 0);
540}
541
6f91a52d
TG
542static inline void irq_set_nested_thread(unsigned int irq, bool nest)
543{
544 if (nest)
545 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
546 else
547 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
548}
549
31d9d9b6
MZ
550static inline void irq_set_percpu_devid_flags(unsigned int irq)
551{
552 irq_set_status_flags(irq,
553 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
554 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
555}
556
3a16d713 557/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
558extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
559extern int irq_set_handler_data(unsigned int irq, void *data);
560extern int irq_set_chip_data(unsigned int irq, void *data);
561extern int irq_set_irq_type(unsigned int irq, unsigned int type);
562extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
563extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
564 struct msi_desc *entry);
f303a6dd 565extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 566
a0cd9ca2 567static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
568{
569 struct irq_data *d = irq_get_irq_data(irq);
570 return d ? d->chip : NULL;
571}
572
573static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
574{
575 return d->chip;
576}
577
a0cd9ca2 578static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
579{
580 struct irq_data *d = irq_get_irq_data(irq);
581 return d ? d->chip_data : NULL;
582}
583
584static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
585{
586 return d->chip_data;
587}
588
a0cd9ca2 589static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
590{
591 struct irq_data *d = irq_get_irq_data(irq);
592 return d ? d->handler_data : NULL;
593}
594
a0cd9ca2 595static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd
TG
596{
597 return d->handler_data;
598}
599
a0cd9ca2 600static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
601{
602 struct irq_data *d = irq_get_irq_data(irq);
603 return d ? d->msi_desc : NULL;
604}
605
606static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
607{
608 return d->msi_desc;
609}
610
1f6236bf
JMC
611static inline u32 irq_get_trigger_type(unsigned int irq)
612{
613 struct irq_data *d = irq_get_irq_data(irq);
614 return d ? irqd_get_trigger_type(d) : 0;
615}
616
62a08ae2
TG
617unsigned int arch_dynirq_lower_bound(unsigned int from);
618
b6873807
SAS
619int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
620 struct module *owner);
621
ec53cf23
PG
622/* use macros to avoid needing export.h for THIS_MODULE */
623#define irq_alloc_descs(irq, from, cnt, node) \
624 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
b6873807 625
ec53cf23
PG
626#define irq_alloc_desc(node) \
627 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 628
ec53cf23
PG
629#define irq_alloc_desc_at(at, node) \
630 irq_alloc_descs(at, at, 1, node)
1f5a5b87 631
ec53cf23
PG
632#define irq_alloc_desc_from(from, node) \
633 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 634
51906e77
AG
635#define irq_alloc_descs_from(from, cnt, node) \
636 irq_alloc_descs(-1, from, cnt, node)
637
ec53cf23 638void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
639static inline void irq_free_desc(unsigned int irq)
640{
641 irq_free_descs(irq, 1);
642}
643
7b6ef126
TG
644#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
645unsigned int irq_alloc_hwirqs(int cnt, int node);
646static inline unsigned int irq_alloc_hwirq(int node)
647{
648 return irq_alloc_hwirqs(1, node);
649}
650void irq_free_hwirqs(unsigned int from, int cnt);
651static inline void irq_free_hwirq(unsigned int irq)
652{
653 return irq_free_hwirqs(irq, 1);
654}
655int arch_setup_hwirq(unsigned int irq, int node);
656void arch_teardown_hwirq(unsigned int irq);
657#endif
658
c940e01c
TG
659#ifdef CONFIG_GENERIC_IRQ_LEGACY
660void irq_init_desc(unsigned int irq);
661#endif
662
7d828062
TG
663#ifndef irq_reg_writel
664# define irq_reg_writel(val, addr) writel(val, addr)
665#endif
666#ifndef irq_reg_readl
667# define irq_reg_readl(addr) readl(addr)
668#endif
669
670/**
671 * struct irq_chip_regs - register offsets for struct irq_gci
672 * @enable: Enable register offset to reg_base
673 * @disable: Disable register offset to reg_base
674 * @mask: Mask register offset to reg_base
675 * @ack: Ack register offset to reg_base
676 * @eoi: Eoi register offset to reg_base
677 * @type: Type configuration register offset to reg_base
678 * @polarity: Polarity configuration register offset to reg_base
679 */
680struct irq_chip_regs {
681 unsigned long enable;
682 unsigned long disable;
683 unsigned long mask;
684 unsigned long ack;
685 unsigned long eoi;
686 unsigned long type;
687 unsigned long polarity;
688};
689
690/**
691 * struct irq_chip_type - Generic interrupt chip instance for a flow type
692 * @chip: The real interrupt chip which provides the callbacks
693 * @regs: Register offsets for this chip
694 * @handler: Flow handler associated with this chip
695 * @type: Chip can handle these flow types
899f0e66
GF
696 * @mask_cache_priv: Cached mask register private to the chip type
697 * @mask_cache: Pointer to cached mask register
7d828062
TG
698 *
699 * A irq_generic_chip can have several instances of irq_chip_type when
700 * it requires different functions and register offsets for different
701 * flow types.
702 */
703struct irq_chip_type {
704 struct irq_chip chip;
705 struct irq_chip_regs regs;
706 irq_flow_handler_t handler;
707 u32 type;
899f0e66
GF
708 u32 mask_cache_priv;
709 u32 *mask_cache;
7d828062
TG
710};
711
712/**
713 * struct irq_chip_generic - Generic irq chip data structure
714 * @lock: Lock to protect register and cache data access
715 * @reg_base: Register base address (virtual)
716 * @irq_base: Interrupt base nr for this chip
717 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 718 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
719 * @type_cache: Cached type register
720 * @polarity_cache: Cached polarity register
721 * @wake_enabled: Interrupt can wakeup from suspend
722 * @wake_active: Interrupt is marked as an wakeup from suspend source
723 * @num_ct: Number of available irq_chip_type instances (usually 1)
724 * @private: Private data for non generic chip callbacks
088f40b7 725 * @installed: bitfield to denote installed interrupts
e8bd834f 726 * @unused: bitfield to denote unused interrupts
088f40b7 727 * @domain: irq domain pointer
cfefd21e 728 * @list: List head for keeping track of instances
7d828062
TG
729 * @chip_types: Array of interrupt irq_chip_types
730 *
731 * Note, that irq_chip_generic can have multiple irq_chip_type
732 * implementations which can be associated to a particular irq line of
733 * an irq_chip_generic instance. That allows to share and protect
734 * state in an irq_chip_generic instance when we need to implement
735 * different flow mechanisms (level/edge) for it.
736 */
737struct irq_chip_generic {
738 raw_spinlock_t lock;
739 void __iomem *reg_base;
740 unsigned int irq_base;
741 unsigned int irq_cnt;
742 u32 mask_cache;
743 u32 type_cache;
744 u32 polarity_cache;
745 u32 wake_enabled;
746 u32 wake_active;
747 unsigned int num_ct;
748 void *private;
088f40b7 749 unsigned long installed;
e8bd834f 750 unsigned long unused;
088f40b7 751 struct irq_domain *domain;
cfefd21e 752 struct list_head list;
7d828062
TG
753 struct irq_chip_type chip_types[0];
754};
755
756/**
757 * enum irq_gc_flags - Initialization flags for generic irq chips
758 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
759 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
760 * irq chips which need to call irq_set_wake() on
761 * the parent irq. Usually GPIO implementations
af80b0fe 762 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 763 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
7d828062
TG
764 */
765enum irq_gc_flags {
766 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
767 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 768 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 769 IRQ_GC_NO_MASK = 1 << 3,
7d828062
TG
770};
771
088f40b7
TG
772/*
773 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
774 * @irqs_per_chip: Number of interrupts per chip
775 * @num_chips: Number of chips
776 * @irq_flags_to_set: IRQ* flags to set on irq setup
777 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
778 * @gc_flags: Generic chip specific setup flags
779 * @gc: Array of pointers to generic interrupt chips
780 */
781struct irq_domain_chip_generic {
782 unsigned int irqs_per_chip;
783 unsigned int num_chips;
784 unsigned int irq_flags_to_clear;
785 unsigned int irq_flags_to_set;
786 enum irq_gc_flags gc_flags;
787 struct irq_chip_generic *gc[0];
788};
789
7d828062
TG
790/* Generic chip callback functions */
791void irq_gc_noop(struct irq_data *d);
792void irq_gc_mask_disable_reg(struct irq_data *d);
793void irq_gc_mask_set_bit(struct irq_data *d);
794void irq_gc_mask_clr_bit(struct irq_data *d);
795void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
796void irq_gc_ack_set_bit(struct irq_data *d);
797void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
798void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
799void irq_gc_eoi(struct irq_data *d);
800int irq_gc_set_wake(struct irq_data *d, unsigned int on);
801
802/* Setup functions for irq_chip_generic */
a5152c8a
BB
803int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
804 irq_hw_number_t hw_irq);
7d828062
TG
805struct irq_chip_generic *
806irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
807 void __iomem *reg_base, irq_flow_handler_t handler);
808void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
809 enum irq_gc_flags flags, unsigned int clr,
810 unsigned int set);
811int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
812void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
813 unsigned int clr, unsigned int set);
7d828062 814
088f40b7
TG
815struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
816int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
817 int num_ct, const char *name,
818 irq_flow_handler_t handler,
819 unsigned int clr, unsigned int set,
820 enum irq_gc_flags flags);
821
822
7d828062
TG
823static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
824{
825 return container_of(d->chip, struct irq_chip_type, chip);
826}
827
828#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
829
830#ifdef CONFIG_SMP
831static inline void irq_gc_lock(struct irq_chip_generic *gc)
832{
833 raw_spin_lock(&gc->lock);
834}
835
836static inline void irq_gc_unlock(struct irq_chip_generic *gc)
837{
838 raw_spin_unlock(&gc->lock);
839}
840#else
841static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
842static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
843#endif
844
06fcb0c6 845#endif /* _LINUX_IRQ_H */