]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/irq.h
Merge branch 'linus' into irq/core
[mirror_ubuntu-artful-kernel.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
75ffc007 18#include <linux/irqhandler.h>
908dcecd 19#include <linux/irqreturn.h>
dd3a1db9 20#include <linux/irqnr.h>
77904fd6 21#include <linux/errno.h>
503e5763 22#include <linux/topology.h>
3aa551c9 23#include <linux/wait.h>
332fd7c4 24#include <linux/io.h>
1da177e4
LT
25
26#include <asm/irq.h>
27#include <asm/ptrace.h>
7d12e780 28#include <asm/irq_regs.h>
1da177e4 29
ab7798ff 30struct seq_file;
ec53cf23 31struct module;
515085ef 32struct msi_msg;
1b7047ed 33enum irqchip_irq_state;
57a58a94 34
1da177e4
LT
35/*
36 * IRQ line status.
6e213616 37 *
5d4d8fc9
TG
38 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
39 *
40 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
48 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
5d4d8fc9
TG
54 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
0911f124 59 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
60 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
7f1b1244 65 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
66 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 70 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 71 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
72 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
e9849777 75 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
1da177e4 76 */
5d4d8fc9
TG
77enum {
78 IRQ_TYPE_NONE = 0x00000000,
79 IRQ_TYPE_EDGE_RISING = 0x00000001,
80 IRQ_TYPE_EDGE_FALLING = 0x00000002,
81 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
83 IRQ_TYPE_LEVEL_LOW = 0x00000008,
84 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 86 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
87
88 IRQ_TYPE_PROBE = 0x00000010,
89
90 IRQ_LEVEL = (1 << 8),
91 IRQ_PER_CPU = (1 << 9),
92 IRQ_NOPROBE = (1 << 10),
93 IRQ_NOREQUEST = (1 << 11),
94 IRQ_NOAUTOEN = (1 << 12),
95 IRQ_NO_BALANCING = (1 << 13),
96 IRQ_MOVE_PCNTXT = (1 << 14),
97 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 98 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 99 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 100 IRQ_IS_POLLED = (1 << 18),
e9849777 101 IRQ_DISABLE_UNLAZY = (1 << 19),
5d4d8fc9 102};
950f4427 103
44247184
TG
104#define IRQF_MODIFY_MASK \
105 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 106 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 107 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
e9849777 108 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
44247184 109
8f53f924
TG
110#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
111
3b8249e7
TG
112/*
113 * Return value for chip->irq_set_affinity()
114 *
9df872fa
JL
115 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
116 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
117 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
118 * support stacked irqchips, which indicates skipping
119 * all descendent irqchips.
3b8249e7
TG
120 */
121enum {
122 IRQ_SET_MASK_OK = 0,
123 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 124 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
125};
126
5b912c10 127struct msi_desc;
08a543ad 128struct irq_domain;
6a6de9ef 129
ff7dcd44 130/**
0d0b4c86
JL
131 * struct irq_common_data - per irq data shared by all irqchips
132 * @state_use_accessors: status information for irq chip functions.
133 * Use accessor functions to deal with it
449e9cae 134 * @node: node index useful for balancing
af7080e0 135 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
136 * @affinity: IRQ affinity on SMP. If this is an IPI
137 * related irq, then this is the mask of the
138 * CPUs to which an IPI can be sent.
b237721c 139 * @msi_desc: MSI descriptor
f256c9a0 140 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
141 */
142struct irq_common_data {
b354286e 143 unsigned int __private state_use_accessors;
449e9cae
JL
144#ifdef CONFIG_NUMA
145 unsigned int node;
146#endif
af7080e0 147 void *handler_data;
b237721c 148 struct msi_desc *msi_desc;
9df872fa 149 cpumask_var_t affinity;
f256c9a0
QY
150#ifdef CONFIG_GENERIC_IRQ_IPI
151 unsigned int ipi_offset;
152#endif
0d0b4c86
JL
153};
154
155/**
156 * struct irq_data - per irq chip data passed down to chip functions
966dc736 157 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 158 * @irq: interrupt number
08a543ad 159 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 160 * @common: point to data shared by all irqchips
ff7dcd44 161 * @chip: low level interrupt hardware access
08a543ad
GL
162 * @domain: Interrupt translation domain; responsible for mapping
163 * between hwirq number and linux irq number.
f8264e34
JL
164 * @parent_data: pointer to parent struct irq_data to support hierarchy
165 * irq_domain
ff7dcd44
TG
166 * @chip_data: platform-specific per-chip private data for the chip
167 * methods, to allow shared chip implementations
ff7dcd44
TG
168 */
169struct irq_data {
966dc736 170 u32 mask;
ff7dcd44 171 unsigned int irq;
08a543ad 172 unsigned long hwirq;
0d0b4c86 173 struct irq_common_data *common;
ff7dcd44 174 struct irq_chip *chip;
08a543ad 175 struct irq_domain *domain;
f8264e34
JL
176#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
177 struct irq_data *parent_data;
178#endif
ff7dcd44 179 void *chip_data;
ff7dcd44
TG
180};
181
f230b6d5 182/*
0d0b4c86 183 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 184 *
876dbd4c 185 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 186 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
08d85f3e 187 * IRQD_ACTIVATED - Interrupt has already been activated
a005677b
TG
188 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
189 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 190 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 191 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
192 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
193 * from suspend
e1ef8241
TG
194 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
195 * context
32f4125e
TG
196 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
197 * IRQD_IRQ_MASKED - Masked state of the interrupt
198 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 199 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 200 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 201 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
f230b6d5
TG
202 */
203enum {
876dbd4c 204 IRQD_TRIGGER_MASK = 0xf,
a005677b 205 IRQD_SETAFFINITY_PENDING = (1 << 8),
08d85f3e 206 IRQD_ACTIVATED = (1 << 9),
a005677b
TG
207 IRQD_NO_BALANCING = (1 << 10),
208 IRQD_PER_CPU = (1 << 11),
2bdd1055 209 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 210 IRQD_LEVEL = (1 << 13),
7f94226f 211 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 212 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 213 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
214 IRQD_IRQ_MASKED = (1 << 17),
215 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 216 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 217 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 218 IRQD_AFFINITY_MANAGED = (1 << 21),
201d7f47 219 IRQD_IRQ_STARTED = (1 << 22),
f230b6d5
TG
220};
221
b354286e 222#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 223
f230b6d5
TG
224static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
225{
0d0b4c86 226 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
227}
228
a005677b
TG
229static inline bool irqd_is_per_cpu(struct irq_data *d)
230{
0d0b4c86 231 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
232}
233
234static inline bool irqd_can_balance(struct irq_data *d)
235{
0d0b4c86 236 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
237}
238
2bdd1055
TG
239static inline bool irqd_affinity_was_set(struct irq_data *d)
240{
0d0b4c86 241 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
242}
243
ee38c04b
TG
244static inline void irqd_mark_affinity_was_set(struct irq_data *d)
245{
0d0b4c86 246 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
247}
248
876dbd4c
TG
249static inline u32 irqd_get_trigger_type(struct irq_data *d)
250{
0d0b4c86 251 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
252}
253
254/*
255 * Must only be called inside irq_chip.irq_set_type() functions.
256 */
257static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
258{
0d0b4c86
JL
259 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
260 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
876dbd4c
TG
261}
262
263static inline bool irqd_is_level_type(struct irq_data *d)
264{
0d0b4c86 265 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
266}
267
7f94226f
TG
268static inline bool irqd_is_wakeup_set(struct irq_data *d)
269{
0d0b4c86 270 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
271}
272
e1ef8241
TG
273static inline bool irqd_can_move_in_process_context(struct irq_data *d)
274{
0d0b4c86 275 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
276}
277
801a0e9a
TG
278static inline bool irqd_irq_disabled(struct irq_data *d)
279{
0d0b4c86 280 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
281}
282
32f4125e
TG
283static inline bool irqd_irq_masked(struct irq_data *d)
284{
0d0b4c86 285 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
286}
287
288static inline bool irqd_irq_inprogress(struct irq_data *d)
289{
0d0b4c86 290 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
291}
292
b76f1674
TG
293static inline bool irqd_is_wakeup_armed(struct irq_data *d)
294{
0d0b4c86 295 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
296}
297
fc569712
TG
298static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
299{
300 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
301}
302
303static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
304{
305 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
306}
307
308static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
309{
310 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
311}
b76f1674 312
9c255583
TG
313static inline bool irqd_affinity_is_managed(struct irq_data *d)
314{
315 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
316}
317
08d85f3e
MZ
318static inline bool irqd_is_activated(struct irq_data *d)
319{
320 return __irqd_to_state(d) & IRQD_ACTIVATED;
321}
322
323static inline void irqd_set_activated(struct irq_data *d)
324{
325 __irqd_to_state(d) |= IRQD_ACTIVATED;
326}
327
328static inline void irqd_clr_activated(struct irq_data *d)
329{
330 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
331}
332
201d7f47
TG
333static inline bool irqd_is_started(struct irq_data *d)
334{
335 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
336}
337
b354286e
BF
338#undef __irqd_to_state
339
a699e4e4
GL
340static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
341{
342 return d->hwirq;
343}
344
8fee5c36 345/**
6a6de9ef 346 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36 347 *
be45beb2 348 * @parent_device: pointer to parent device for irqchip
8fee5c36 349 * @name: name for /proc/interrupts
f8822657
TG
350 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
351 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
352 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
353 * @irq_disable: disable the interrupt
354 * @irq_ack: start of a new interrupt
355 * @irq_mask: mask an interrupt source
356 * @irq_mask_ack: ack and mask an interrupt source
357 * @irq_unmask: unmask an interrupt source
358 * @irq_eoi: end of interrupt
359 * @irq_set_affinity: set the CPU affinity on SMP machines
360 * @irq_retrigger: resend an IRQ to the CPU
361 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
362 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
363 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
364 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
365 * @irq_cpu_online: configure an interrupt source for a secondary CPU
366 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
367 * @irq_suspend: function called from core code on suspend once per
368 * chip, when one or more interrupts are installed
369 * @irq_resume: function called from core code on resume once per chip,
370 * when one ore more interrupts are installed
cfefd21e 371 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 372 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 373 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
374 * @irq_request_resources: optional to request resources before calling
375 * any other callback related to this irq
376 * @irq_release_resources: optional to release resources acquired with
377 * irq_request_resources
515085ef 378 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 379 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
380 * @irq_get_irqchip_state: return the internal state of an interrupt
381 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 382 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
383 * @ipi_send_single: send a single IPI to destination cpus
384 * @ipi_send_mask: send an IPI to destination cpus in cpumask
2bff17ad 385 * @flags: chip specific flags
1da177e4 386 */
6a6de9ef 387struct irq_chip {
be45beb2 388 struct device *parent_device;
6a6de9ef 389 const char *name;
f8822657
TG
390 unsigned int (*irq_startup)(struct irq_data *data);
391 void (*irq_shutdown)(struct irq_data *data);
392 void (*irq_enable)(struct irq_data *data);
393 void (*irq_disable)(struct irq_data *data);
394
395 void (*irq_ack)(struct irq_data *data);
396 void (*irq_mask)(struct irq_data *data);
397 void (*irq_mask_ack)(struct irq_data *data);
398 void (*irq_unmask)(struct irq_data *data);
399 void (*irq_eoi)(struct irq_data *data);
400
401 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
402 int (*irq_retrigger)(struct irq_data *data);
403 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
404 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
405
406 void (*irq_bus_lock)(struct irq_data *data);
407 void (*irq_bus_sync_unlock)(struct irq_data *data);
408
0fdb4b25
DD
409 void (*irq_cpu_online)(struct irq_data *data);
410 void (*irq_cpu_offline)(struct irq_data *data);
411
cfefd21e
TG
412 void (*irq_suspend)(struct irq_data *data);
413 void (*irq_resume)(struct irq_data *data);
414 void (*irq_pm_shutdown)(struct irq_data *data);
415
d0051816
TG
416 void (*irq_calc_mask)(struct irq_data *data);
417
ab7798ff 418 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
419 int (*irq_request_resources)(struct irq_data *data);
420 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 421
515085ef 422 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 423 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 424
1b7047ed
MZ
425 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
426 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
427
0a4377de
JL
428 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
429
34dc1ae1
QY
430 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
431 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
432
2bff17ad 433 unsigned long flags;
1da177e4
LT
434};
435
d4d5e089
TG
436/*
437 * irq_chip specific flags
438 *
77694b40
TG
439 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
440 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 441 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
442 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
443 * when irq enabled
60f96b41 444 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 445 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 446 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
447 */
448enum {
449 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 450 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 451 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 452 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 453 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 454 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 455 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
456};
457
e144710b 458#include <linux/irqdesc.h>
0b8f1efa 459
34ffdb72
IM
460/*
461 * Pick up the arch-dependent methods:
462 */
463#include <asm/hw_irq.h>
1da177e4 464
b683de2b
TG
465#ifndef NR_IRQS_LEGACY
466# define NR_IRQS_LEGACY 0
467#endif
468
1318a481
TG
469#ifndef ARCH_IRQ_INIT_FLAGS
470# define ARCH_IRQ_INIT_FLAGS 0
471#endif
472
c1594b77 473#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 474
e144710b 475struct irqaction;
06fcb0c6 476extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 477extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
478extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
479extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 480
0fdb4b25
DD
481extern void irq_cpu_online(void);
482extern void irq_cpu_offline(void);
01f8fa4f
TG
483extern int irq_set_affinity_locked(struct irq_data *data,
484 const struct cpumask *cpumask, bool force);
0a4377de 485extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 486
f1e0bb0a
YY
487extern void irq_migrate_all_off_this_cpu(void);
488
3a3856d0 489#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
490void irq_move_irq(struct irq_data *data);
491void irq_move_masked_irq(struct irq_data *data);
e144710b 492#else
a439520f
TG
493static inline void irq_move_irq(struct irq_data *data) { }
494static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 495#endif
54d5d424 496
1da177e4 497extern int no_irq_affinity;
1da177e4 498
293a7a0a
TG
499#ifdef CONFIG_HARDIRQS_SW_RESEND
500int irq_set_parent(int irq, int parent_irq);
501#else
502static inline int irq_set_parent(int irq, int parent_irq)
503{
504 return 0;
505}
506#endif
507
6a6de9ef
TG
508/*
509 * Built-in IRQ handlers for various IRQ types,
bebd04cc 510 * callable via desc->handle_irq()
6a6de9ef 511 */
bd0b9ac4
TG
512extern void handle_level_irq(struct irq_desc *desc);
513extern void handle_fasteoi_irq(struct irq_desc *desc);
514extern void handle_edge_irq(struct irq_desc *desc);
515extern void handle_edge_eoi_irq(struct irq_desc *desc);
516extern void handle_simple_irq(struct irq_desc *desc);
edd14cfe 517extern void handle_untracked_irq(struct irq_desc *desc);
bd0b9ac4
TG
518extern void handle_percpu_irq(struct irq_desc *desc);
519extern void handle_percpu_devid_irq(struct irq_desc *desc);
520extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 521extern void handle_nested_irq(unsigned int irq);
6a6de9ef 522
515085ef 523extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
be45beb2
JH
524extern int irq_chip_pm_get(struct irq_data *data);
525extern int irq_chip_pm_put(struct irq_data *data);
85f08c17 526#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
3cfeffc2
SA
527extern void irq_chip_enable_parent(struct irq_data *data);
528extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
529extern void irq_chip_ack_parent(struct irq_data *data);
530extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
531extern void irq_chip_mask_parent(struct irq_data *data);
532extern void irq_chip_unmask_parent(struct irq_data *data);
533extern void irq_chip_eoi_parent(struct irq_data *data);
534extern int irq_chip_set_affinity_parent(struct irq_data *data,
535 const struct cpumask *dest,
536 bool force);
08b55e2a 537extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
538extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
539 void *vcpu_info);
b7560de1 540extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
541#endif
542
6a6de9ef 543/* Handling of unhandled and spurious interrupts: */
0dcdbc97 544extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 545
a4633adc 546
6a6de9ef
TG
547/* Enable/disable irq debugging output: */
548extern int noirqdebug_setup(char *str);
549
550/* Checks whether the interrupt can be requested by request_irq(): */
551extern int can_request_irq(unsigned int irq, unsigned long irqflags);
552
f8b5473f 553/* Dummy irq-chip implementations: */
6a6de9ef 554extern struct irq_chip no_irq_chip;
f8b5473f 555extern struct irq_chip dummy_irq_chip;
6a6de9ef 556
145fc655 557extern void
3836ca08 558irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
559 irq_flow_handler_t handle, const char *name);
560
3836ca08
TG
561static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
562 irq_flow_handler_t handle)
563{
564 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
565}
566
31d9d9b6 567extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
568extern int irq_set_percpu_devid_partition(unsigned int irq,
569 const struct cpumask *affinity);
570extern int irq_get_percpu_devid_partition(unsigned int irq,
571 struct cpumask *affinity);
31d9d9b6 572
6a6de9ef 573extern void
3836ca08 574__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 575 const char *name);
1da177e4 576
6a6de9ef 577static inline void
3836ca08 578irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 579{
3836ca08 580 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
581}
582
583/*
584 * Set a highlevel chained flow handler for a given IRQ.
585 * (a chained handler is automatically enabled and set to
7f1b1244 586 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
587 */
588static inline void
3836ca08 589irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 590{
3836ca08 591 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
592}
593
3b0f95be
RK
594/*
595 * Set a highlevel chained flow handler and its data for a given IRQ.
596 * (a chained handler is automatically enabled and set to
597 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
598 */
599void
600irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
601 void *data);
602
44247184
TG
603void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
604
605static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
606{
607 irq_modify_status(irq, 0, set);
608}
609
610static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
611{
612 irq_modify_status(irq, clr, 0);
613}
614
a0cd9ca2 615static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
616{
617 irq_modify_status(irq, 0, IRQ_NOPROBE);
618}
619
a0cd9ca2 620static inline void irq_set_probe(unsigned int irq)
44247184
TG
621{
622 irq_modify_status(irq, IRQ_NOPROBE, 0);
623}
46f4f8f6 624
7f1b1244
PM
625static inline void irq_set_nothread(unsigned int irq)
626{
627 irq_modify_status(irq, 0, IRQ_NOTHREAD);
628}
629
630static inline void irq_set_thread(unsigned int irq)
631{
632 irq_modify_status(irq, IRQ_NOTHREAD, 0);
633}
634
6f91a52d
TG
635static inline void irq_set_nested_thread(unsigned int irq, bool nest)
636{
637 if (nest)
638 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
639 else
640 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
641}
642
31d9d9b6
MZ
643static inline void irq_set_percpu_devid_flags(unsigned int irq)
644{
645 irq_set_status_flags(irq,
646 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
647 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
648}
649
3a16d713 650/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
651extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
652extern int irq_set_handler_data(unsigned int irq, void *data);
653extern int irq_set_chip_data(unsigned int irq, void *data);
654extern int irq_set_irq_type(unsigned int irq, unsigned int type);
655extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
656extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
657 struct msi_desc *entry);
f303a6dd 658extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 659
a0cd9ca2 660static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
661{
662 struct irq_data *d = irq_get_irq_data(irq);
663 return d ? d->chip : NULL;
664}
665
666static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
667{
668 return d->chip;
669}
670
a0cd9ca2 671static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
672{
673 struct irq_data *d = irq_get_irq_data(irq);
674 return d ? d->chip_data : NULL;
675}
676
677static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
678{
679 return d->chip_data;
680}
681
a0cd9ca2 682static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
683{
684 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 685 return d ? d->common->handler_data : NULL;
f303a6dd
TG
686}
687
a0cd9ca2 688static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 689{
af7080e0 690 return d->common->handler_data;
f303a6dd
TG
691}
692
a0cd9ca2 693static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
694{
695 struct irq_data *d = irq_get_irq_data(irq);
b237721c 696 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
697}
698
c391f262 699static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 700{
b237721c 701 return d->common->msi_desc;
f303a6dd
TG
702}
703
1f6236bf
JMC
704static inline u32 irq_get_trigger_type(unsigned int irq)
705{
706 struct irq_data *d = irq_get_irq_data(irq);
707 return d ? irqd_get_trigger_type(d) : 0;
708}
709
449e9cae 710static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 711{
449e9cae 712#ifdef CONFIG_NUMA
6783011b 713 return d->node;
449e9cae
JL
714#else
715 return 0;
716#endif
717}
718
719static inline int irq_data_get_node(struct irq_data *d)
720{
721 return irq_common_data_get_node(d->common);
6783011b
JL
722}
723
c64301a2
JL
724static inline struct cpumask *irq_get_affinity_mask(int irq)
725{
726 struct irq_data *d = irq_get_irq_data(irq);
727
9df872fa 728 return d ? d->common->affinity : NULL;
c64301a2
JL
729}
730
731static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
732{
9df872fa 733 return d->common->affinity;
c64301a2
JL
734}
735
62a08ae2
TG
736unsigned int arch_dynirq_lower_bound(unsigned int from);
737
b6873807 738int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
06ee6d57 739 struct module *owner, const struct cpumask *affinity);
b6873807 740
2b5e7730
BG
741int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
742 unsigned int cnt, int node, struct module *owner,
743 const struct cpumask *affinity);
744
ec53cf23
PG
745/* use macros to avoid needing export.h for THIS_MODULE */
746#define irq_alloc_descs(irq, from, cnt, node) \
06ee6d57 747 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
b6873807 748
ec53cf23
PG
749#define irq_alloc_desc(node) \
750 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 751
ec53cf23
PG
752#define irq_alloc_desc_at(at, node) \
753 irq_alloc_descs(at, at, 1, node)
1f5a5b87 754
ec53cf23
PG
755#define irq_alloc_desc_from(from, node) \
756 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 757
51906e77
AG
758#define irq_alloc_descs_from(from, cnt, node) \
759 irq_alloc_descs(-1, from, cnt, node)
760
2b5e7730
BG
761#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
762 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
763
764#define devm_irq_alloc_desc(dev, node) \
765 devm_irq_alloc_descs(dev, -1, 0, 1, node)
766
767#define devm_irq_alloc_desc_at(dev, at, node) \
768 devm_irq_alloc_descs(dev, at, at, 1, node)
769
770#define devm_irq_alloc_desc_from(dev, from, node) \
771 devm_irq_alloc_descs(dev, -1, from, 1, node)
772
773#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
774 devm_irq_alloc_descs(dev, -1, from, cnt, node)
775
ec53cf23 776void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
777static inline void irq_free_desc(unsigned int irq)
778{
779 irq_free_descs(irq, 1);
780}
781
7b6ef126
TG
782#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
783unsigned int irq_alloc_hwirqs(int cnt, int node);
784static inline unsigned int irq_alloc_hwirq(int node)
785{
786 return irq_alloc_hwirqs(1, node);
787}
788void irq_free_hwirqs(unsigned int from, int cnt);
789static inline void irq_free_hwirq(unsigned int irq)
790{
791 return irq_free_hwirqs(irq, 1);
792}
793int arch_setup_hwirq(unsigned int irq, int node);
794void arch_teardown_hwirq(unsigned int irq);
795#endif
796
c940e01c
TG
797#ifdef CONFIG_GENERIC_IRQ_LEGACY
798void irq_init_desc(unsigned int irq);
799#endif
800
7d828062
TG
801/**
802 * struct irq_chip_regs - register offsets for struct irq_gci
803 * @enable: Enable register offset to reg_base
804 * @disable: Disable register offset to reg_base
805 * @mask: Mask register offset to reg_base
806 * @ack: Ack register offset to reg_base
807 * @eoi: Eoi register offset to reg_base
808 * @type: Type configuration register offset to reg_base
809 * @polarity: Polarity configuration register offset to reg_base
810 */
811struct irq_chip_regs {
812 unsigned long enable;
813 unsigned long disable;
814 unsigned long mask;
815 unsigned long ack;
816 unsigned long eoi;
817 unsigned long type;
818 unsigned long polarity;
819};
820
821/**
822 * struct irq_chip_type - Generic interrupt chip instance for a flow type
823 * @chip: The real interrupt chip which provides the callbacks
824 * @regs: Register offsets for this chip
825 * @handler: Flow handler associated with this chip
826 * @type: Chip can handle these flow types
899f0e66
GF
827 * @mask_cache_priv: Cached mask register private to the chip type
828 * @mask_cache: Pointer to cached mask register
7d828062
TG
829 *
830 * A irq_generic_chip can have several instances of irq_chip_type when
831 * it requires different functions and register offsets for different
832 * flow types.
833 */
834struct irq_chip_type {
835 struct irq_chip chip;
836 struct irq_chip_regs regs;
837 irq_flow_handler_t handler;
838 u32 type;
899f0e66
GF
839 u32 mask_cache_priv;
840 u32 *mask_cache;
7d828062
TG
841};
842
843/**
844 * struct irq_chip_generic - Generic irq chip data structure
845 * @lock: Lock to protect register and cache data access
846 * @reg_base: Register base address (virtual)
2b280376
KC
847 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
848 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
849 * @suspend: Function called from core code on suspend once per
850 * chip; can be useful instead of irq_chip::suspend to
851 * handle chip details even when no interrupts are in use
852 * @resume: Function called from core code on resume once per chip;
853 * can be useful instead of irq_chip::suspend to handle
854 * chip details even when no interrupts are in use
7d828062
TG
855 * @irq_base: Interrupt base nr for this chip
856 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 857 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
858 * @type_cache: Cached type register
859 * @polarity_cache: Cached polarity register
860 * @wake_enabled: Interrupt can wakeup from suspend
861 * @wake_active: Interrupt is marked as an wakeup from suspend source
862 * @num_ct: Number of available irq_chip_type instances (usually 1)
863 * @private: Private data for non generic chip callbacks
088f40b7 864 * @installed: bitfield to denote installed interrupts
e8bd834f 865 * @unused: bitfield to denote unused interrupts
088f40b7 866 * @domain: irq domain pointer
cfefd21e 867 * @list: List head for keeping track of instances
7d828062
TG
868 * @chip_types: Array of interrupt irq_chip_types
869 *
870 * Note, that irq_chip_generic can have multiple irq_chip_type
871 * implementations which can be associated to a particular irq line of
872 * an irq_chip_generic instance. That allows to share and protect
873 * state in an irq_chip_generic instance when we need to implement
874 * different flow mechanisms (level/edge) for it.
875 */
876struct irq_chip_generic {
877 raw_spinlock_t lock;
878 void __iomem *reg_base;
2b280376
KC
879 u32 (*reg_readl)(void __iomem *addr);
880 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
881 void (*suspend)(struct irq_chip_generic *gc);
882 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
883 unsigned int irq_base;
884 unsigned int irq_cnt;
885 u32 mask_cache;
886 u32 type_cache;
887 u32 polarity_cache;
888 u32 wake_enabled;
889 u32 wake_active;
890 unsigned int num_ct;
891 void *private;
088f40b7 892 unsigned long installed;
e8bd834f 893 unsigned long unused;
088f40b7 894 struct irq_domain *domain;
cfefd21e 895 struct list_head list;
7d828062
TG
896 struct irq_chip_type chip_types[0];
897};
898
899/**
900 * enum irq_gc_flags - Initialization flags for generic irq chips
901 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
902 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
903 * irq chips which need to call irq_set_wake() on
904 * the parent irq. Usually GPIO implementations
af80b0fe 905 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 906 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 907 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
908 */
909enum irq_gc_flags {
910 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
911 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 912 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 913 IRQ_GC_NO_MASK = 1 << 3,
b7905595 914 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
915};
916
088f40b7
TG
917/*
918 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
919 * @irqs_per_chip: Number of interrupts per chip
920 * @num_chips: Number of chips
921 * @irq_flags_to_set: IRQ* flags to set on irq setup
922 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
923 * @gc_flags: Generic chip specific setup flags
924 * @gc: Array of pointers to generic interrupt chips
925 */
926struct irq_domain_chip_generic {
927 unsigned int irqs_per_chip;
928 unsigned int num_chips;
929 unsigned int irq_flags_to_clear;
930 unsigned int irq_flags_to_set;
931 enum irq_gc_flags gc_flags;
932 struct irq_chip_generic *gc[0];
933};
934
7d828062
TG
935/* Generic chip callback functions */
936void irq_gc_noop(struct irq_data *d);
937void irq_gc_mask_disable_reg(struct irq_data *d);
938void irq_gc_mask_set_bit(struct irq_data *d);
939void irq_gc_mask_clr_bit(struct irq_data *d);
940void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
941void irq_gc_ack_set_bit(struct irq_data *d);
942void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
943void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
944void irq_gc_eoi(struct irq_data *d);
945int irq_gc_set_wake(struct irq_data *d, unsigned int on);
946
947/* Setup functions for irq_chip_generic */
a5152c8a
BB
948int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
949 irq_hw_number_t hw_irq);
7d828062
TG
950struct irq_chip_generic *
951irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
952 void __iomem *reg_base, irq_flow_handler_t handler);
953void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
954 enum irq_gc_flags flags, unsigned int clr,
955 unsigned int set);
956int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
957void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
958 unsigned int clr, unsigned int set);
7d828062 959
088f40b7 960struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
088f40b7 961
f88eecfe
SF
962int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
963 int num_ct, const char *name,
964 irq_flow_handler_t handler,
965 unsigned int clr, unsigned int set,
966 enum irq_gc_flags flags);
967
968#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
969 handler, clr, set, flags) \
970({ \
971 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
972 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
973 handler, clr, set, flags); \
974})
088f40b7 975
7d828062
TG
976static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
977{
978 return container_of(d->chip, struct irq_chip_type, chip);
979}
980
981#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
982
983#ifdef CONFIG_SMP
984static inline void irq_gc_lock(struct irq_chip_generic *gc)
985{
986 raw_spin_lock(&gc->lock);
987}
988
989static inline void irq_gc_unlock(struct irq_chip_generic *gc)
990{
991 raw_spin_unlock(&gc->lock);
992}
993#else
994static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
995static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
996#endif
997
ebf9ff75
BB
998/*
999 * The irqsave variants are for usage in non interrupt code. Do not use
1000 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1001 */
1002#define irq_gc_lock_irqsave(gc, flags) \
1003 raw_spin_lock_irqsave(&(gc)->lock, flags)
1004
1005#define irq_gc_unlock_irqrestore(gc, flags) \
1006 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1007
332fd7c4
KC
1008static inline void irq_reg_writel(struct irq_chip_generic *gc,
1009 u32 val, int reg_offset)
1010{
2b280376
KC
1011 if (gc->reg_writel)
1012 gc->reg_writel(val, gc->reg_base + reg_offset);
1013 else
1014 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
1015}
1016
1017static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1018 int reg_offset)
1019{
2b280376
KC
1020 if (gc->reg_readl)
1021 return gc->reg_readl(gc->reg_base + reg_offset);
1022 else
1023 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
1024}
1025
d17bf24e
QY
1026/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1027#define INVALID_HWIRQ (~0UL)
f9bce791 1028irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
1029int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1030int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1031int ipi_send_single(unsigned int virq, unsigned int cpu);
1032int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 1033
06fcb0c6 1034#endif /* _LINUX_IRQ_H */