]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/irq.h
Merge tag 'scsi-fixes' of git://git.kernel.org/pub/scm/linux/kernel/git/jejb/scsi
[mirror_ubuntu-artful-kernel.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
75ffc007 18#include <linux/irqhandler.h>
908dcecd 19#include <linux/irqreturn.h>
dd3a1db9 20#include <linux/irqnr.h>
77904fd6 21#include <linux/errno.h>
503e5763 22#include <linux/topology.h>
3aa551c9 23#include <linux/wait.h>
332fd7c4 24#include <linux/io.h>
707188f5 25#include <linux/slab.h>
1da177e4
LT
26
27#include <asm/irq.h>
28#include <asm/ptrace.h>
7d12e780 29#include <asm/irq_regs.h>
1da177e4 30
ab7798ff 31struct seq_file;
ec53cf23 32struct module;
515085ef 33struct msi_msg;
1b7047ed 34enum irqchip_irq_state;
57a58a94 35
1da177e4
LT
36/*
37 * IRQ line status.
6e213616 38 *
5d4d8fc9
TG
39 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
40 *
41 * IRQ_TYPE_NONE - default, unspecified type
42 * IRQ_TYPE_EDGE_RISING - rising edge triggered
43 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
44 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
45 * IRQ_TYPE_LEVEL_HIGH - high level triggered
46 * IRQ_TYPE_LEVEL_LOW - low level triggered
47 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
48 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
49 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
50 * to setup the HW to a sane default (used
51 * by irqdomain map() callbacks to synchronize
52 * the HW state and SW flags for a newly
53 * allocated descriptor).
54 *
5d4d8fc9
TG
55 * IRQ_TYPE_PROBE - Special flag for probing in progress
56 *
57 * Bits which can be modified via irq_set/clear/modify_status_flags()
58 * IRQ_LEVEL - Interrupt is level type. Will be also
59 * updated in the code when the above trigger
0911f124 60 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
61 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
62 * it from affinity setting
63 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
64 * IRQ_NOREQUEST - Interrupt cannot be requested via
65 * request_irq()
7f1b1244 66 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
67 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
68 * request/setup_irq()
69 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
70 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 71 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 72 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
73 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
74 * it from the spurious interrupt detection
75 * mechanism and from core side polling.
e9849777 76 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
1da177e4 77 */
5d4d8fc9
TG
78enum {
79 IRQ_TYPE_NONE = 0x00000000,
80 IRQ_TYPE_EDGE_RISING = 0x00000001,
81 IRQ_TYPE_EDGE_FALLING = 0x00000002,
82 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
83 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
84 IRQ_TYPE_LEVEL_LOW = 0x00000008,
85 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
86 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 87 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
88
89 IRQ_TYPE_PROBE = 0x00000010,
90
91 IRQ_LEVEL = (1 << 8),
92 IRQ_PER_CPU = (1 << 9),
93 IRQ_NOPROBE = (1 << 10),
94 IRQ_NOREQUEST = (1 << 11),
95 IRQ_NOAUTOEN = (1 << 12),
96 IRQ_NO_BALANCING = (1 << 13),
97 IRQ_MOVE_PCNTXT = (1 << 14),
98 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 99 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 100 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 101 IRQ_IS_POLLED = (1 << 18),
e9849777 102 IRQ_DISABLE_UNLAZY = (1 << 19),
5d4d8fc9 103};
950f4427 104
44247184
TG
105#define IRQF_MODIFY_MASK \
106 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 107 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 108 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
e9849777 109 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
44247184 110
8f53f924
TG
111#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
112
3b8249e7
TG
113/*
114 * Return value for chip->irq_set_affinity()
115 *
9df872fa
JL
116 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
117 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
118 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
119 * support stacked irqchips, which indicates skipping
120 * all descendent irqchips.
3b8249e7
TG
121 */
122enum {
123 IRQ_SET_MASK_OK = 0,
124 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 125 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
126};
127
5b912c10 128struct msi_desc;
08a543ad 129struct irq_domain;
6a6de9ef 130
ff7dcd44 131/**
0d0b4c86
JL
132 * struct irq_common_data - per irq data shared by all irqchips
133 * @state_use_accessors: status information for irq chip functions.
134 * Use accessor functions to deal with it
449e9cae 135 * @node: node index useful for balancing
af7080e0 136 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
137 * @affinity: IRQ affinity on SMP. If this is an IPI
138 * related irq, then this is the mask of the
139 * CPUs to which an IPI can be sent.
0d3f5425
TG
140 * @effective_affinity: The effective IRQ affinity on SMP as some irq
141 * chips do not allow multi CPU destinations.
142 * A subset of @affinity.
b237721c 143 * @msi_desc: MSI descriptor
f256c9a0 144 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
145 */
146struct irq_common_data {
b354286e 147 unsigned int __private state_use_accessors;
449e9cae
JL
148#ifdef CONFIG_NUMA
149 unsigned int node;
150#endif
af7080e0 151 void *handler_data;
b237721c 152 struct msi_desc *msi_desc;
9df872fa 153 cpumask_var_t affinity;
0d3f5425
TG
154#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
155 cpumask_var_t effective_affinity;
156#endif
f256c9a0
QY
157#ifdef CONFIG_GENERIC_IRQ_IPI
158 unsigned int ipi_offset;
159#endif
0d0b4c86
JL
160};
161
162/**
163 * struct irq_data - per irq chip data passed down to chip functions
966dc736 164 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 165 * @irq: interrupt number
08a543ad 166 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 167 * @common: point to data shared by all irqchips
ff7dcd44 168 * @chip: low level interrupt hardware access
08a543ad
GL
169 * @domain: Interrupt translation domain; responsible for mapping
170 * between hwirq number and linux irq number.
f8264e34
JL
171 * @parent_data: pointer to parent struct irq_data to support hierarchy
172 * irq_domain
ff7dcd44
TG
173 * @chip_data: platform-specific per-chip private data for the chip
174 * methods, to allow shared chip implementations
ff7dcd44
TG
175 */
176struct irq_data {
966dc736 177 u32 mask;
ff7dcd44 178 unsigned int irq;
08a543ad 179 unsigned long hwirq;
0d0b4c86 180 struct irq_common_data *common;
ff7dcd44 181 struct irq_chip *chip;
08a543ad 182 struct irq_domain *domain;
f8264e34
JL
183#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
184 struct irq_data *parent_data;
185#endif
ff7dcd44 186 void *chip_data;
ff7dcd44
TG
187};
188
f230b6d5 189/*
0d0b4c86 190 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 191 *
876dbd4c 192 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 193 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
08d85f3e 194 * IRQD_ACTIVATED - Interrupt has already been activated
a005677b
TG
195 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
196 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 197 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 198 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
199 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
200 * from suspend
e1ef8241
TG
201 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
202 * context
32f4125e
TG
203 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
204 * IRQD_IRQ_MASKED - Masked state of the interrupt
205 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 206 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 207 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 208 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
1bb04016 209 * IRQD_IRQ_STARTED - Startup state of the interrupt
54fdf6a0
TG
210 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
211 * mask. Applies only to affinity managed irqs.
d52dd441 212 * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
f230b6d5
TG
213 */
214enum {
876dbd4c 215 IRQD_TRIGGER_MASK = 0xf,
a005677b 216 IRQD_SETAFFINITY_PENDING = (1 << 8),
08d85f3e 217 IRQD_ACTIVATED = (1 << 9),
a005677b
TG
218 IRQD_NO_BALANCING = (1 << 10),
219 IRQD_PER_CPU = (1 << 11),
2bdd1055 220 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 221 IRQD_LEVEL = (1 << 13),
7f94226f 222 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 223 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 224 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
225 IRQD_IRQ_MASKED = (1 << 17),
226 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 227 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 228 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 229 IRQD_AFFINITY_MANAGED = (1 << 21),
201d7f47 230 IRQD_IRQ_STARTED = (1 << 22),
54fdf6a0 231 IRQD_MANAGED_SHUTDOWN = (1 << 23),
d52dd441 232 IRQD_SINGLE_TARGET = (1 << 24),
f230b6d5
TG
233};
234
b354286e 235#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 236
f230b6d5
TG
237static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
238{
0d0b4c86 239 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
240}
241
a005677b
TG
242static inline bool irqd_is_per_cpu(struct irq_data *d)
243{
0d0b4c86 244 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
245}
246
247static inline bool irqd_can_balance(struct irq_data *d)
248{
0d0b4c86 249 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
250}
251
2bdd1055
TG
252static inline bool irqd_affinity_was_set(struct irq_data *d)
253{
0d0b4c86 254 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
255}
256
ee38c04b
TG
257static inline void irqd_mark_affinity_was_set(struct irq_data *d)
258{
0d0b4c86 259 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
260}
261
876dbd4c
TG
262static inline u32 irqd_get_trigger_type(struct irq_data *d)
263{
0d0b4c86 264 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
265}
266
267/*
268 * Must only be called inside irq_chip.irq_set_type() functions.
269 */
270static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
271{
0d0b4c86
JL
272 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
273 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
876dbd4c
TG
274}
275
276static inline bool irqd_is_level_type(struct irq_data *d)
277{
0d0b4c86 278 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
279}
280
d52dd441
TG
281/*
282 * Must only be called of irqchip.irq_set_affinity() or low level
283 * hieararchy domain allocation functions.
284 */
285static inline void irqd_set_single_target(struct irq_data *d)
286{
287 __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
288}
289
290static inline bool irqd_is_single_target(struct irq_data *d)
291{
292 return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
293}
294
7f94226f
TG
295static inline bool irqd_is_wakeup_set(struct irq_data *d)
296{
0d0b4c86 297 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
298}
299
e1ef8241
TG
300static inline bool irqd_can_move_in_process_context(struct irq_data *d)
301{
0d0b4c86 302 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
303}
304
801a0e9a
TG
305static inline bool irqd_irq_disabled(struct irq_data *d)
306{
0d0b4c86 307 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
308}
309
32f4125e
TG
310static inline bool irqd_irq_masked(struct irq_data *d)
311{
0d0b4c86 312 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
313}
314
315static inline bool irqd_irq_inprogress(struct irq_data *d)
316{
0d0b4c86 317 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
318}
319
b76f1674
TG
320static inline bool irqd_is_wakeup_armed(struct irq_data *d)
321{
0d0b4c86 322 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
323}
324
fc569712
TG
325static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
326{
327 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
328}
329
330static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
331{
332 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
333}
334
335static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
336{
337 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
338}
b76f1674 339
9c255583
TG
340static inline bool irqd_affinity_is_managed(struct irq_data *d)
341{
342 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
343}
344
08d85f3e
MZ
345static inline bool irqd_is_activated(struct irq_data *d)
346{
347 return __irqd_to_state(d) & IRQD_ACTIVATED;
348}
349
350static inline void irqd_set_activated(struct irq_data *d)
351{
352 __irqd_to_state(d) |= IRQD_ACTIVATED;
353}
354
355static inline void irqd_clr_activated(struct irq_data *d)
356{
357 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
358}
359
201d7f47
TG
360static inline bool irqd_is_started(struct irq_data *d)
361{
362 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
363}
364
761ea388 365static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
54fdf6a0
TG
366{
367 return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
368}
369
b354286e
BF
370#undef __irqd_to_state
371
a699e4e4
GL
372static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
373{
374 return d->hwirq;
375}
376
8fee5c36 377/**
6a6de9ef 378 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36 379 *
be45beb2 380 * @parent_device: pointer to parent device for irqchip
8fee5c36 381 * @name: name for /proc/interrupts
f8822657
TG
382 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
383 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
384 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
385 * @irq_disable: disable the interrupt
386 * @irq_ack: start of a new interrupt
387 * @irq_mask: mask an interrupt source
388 * @irq_mask_ack: ack and mask an interrupt source
389 * @irq_unmask: unmask an interrupt source
390 * @irq_eoi: end of interrupt
83979133
TG
391 * @irq_set_affinity: Set the CPU affinity on SMP machines. If the force
392 * argument is true, it tells the driver to
393 * unconditionally apply the affinity setting. Sanity
394 * checks against the supplied affinity mask are not
395 * required. This is used for CPU hotplug where the
396 * target CPU is not yet set in the cpu_online_mask.
f8822657
TG
397 * @irq_retrigger: resend an IRQ to the CPU
398 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
399 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
400 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
401 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
402 * @irq_cpu_online: configure an interrupt source for a secondary CPU
403 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
404 * @irq_suspend: function called from core code on suspend once per
405 * chip, when one or more interrupts are installed
406 * @irq_resume: function called from core code on resume once per chip,
407 * when one ore more interrupts are installed
cfefd21e 408 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 409 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 410 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
411 * @irq_request_resources: optional to request resources before calling
412 * any other callback related to this irq
413 * @irq_release_resources: optional to release resources acquired with
414 * irq_request_resources
515085ef 415 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 416 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
417 * @irq_get_irqchip_state: return the internal state of an interrupt
418 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 419 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
420 * @ipi_send_single: send a single IPI to destination cpus
421 * @ipi_send_mask: send an IPI to destination cpus in cpumask
2bff17ad 422 * @flags: chip specific flags
1da177e4 423 */
6a6de9ef 424struct irq_chip {
be45beb2 425 struct device *parent_device;
6a6de9ef 426 const char *name;
f8822657
TG
427 unsigned int (*irq_startup)(struct irq_data *data);
428 void (*irq_shutdown)(struct irq_data *data);
429 void (*irq_enable)(struct irq_data *data);
430 void (*irq_disable)(struct irq_data *data);
431
432 void (*irq_ack)(struct irq_data *data);
433 void (*irq_mask)(struct irq_data *data);
434 void (*irq_mask_ack)(struct irq_data *data);
435 void (*irq_unmask)(struct irq_data *data);
436 void (*irq_eoi)(struct irq_data *data);
437
438 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
439 int (*irq_retrigger)(struct irq_data *data);
440 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
441 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
442
443 void (*irq_bus_lock)(struct irq_data *data);
444 void (*irq_bus_sync_unlock)(struct irq_data *data);
445
0fdb4b25
DD
446 void (*irq_cpu_online)(struct irq_data *data);
447 void (*irq_cpu_offline)(struct irq_data *data);
448
cfefd21e
TG
449 void (*irq_suspend)(struct irq_data *data);
450 void (*irq_resume)(struct irq_data *data);
451 void (*irq_pm_shutdown)(struct irq_data *data);
452
d0051816
TG
453 void (*irq_calc_mask)(struct irq_data *data);
454
ab7798ff 455 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
456 int (*irq_request_resources)(struct irq_data *data);
457 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 458
515085ef 459 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 460 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 461
1b7047ed
MZ
462 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
463 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
464
0a4377de
JL
465 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
466
34dc1ae1
QY
467 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
468 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
469
2bff17ad 470 unsigned long flags;
1da177e4
LT
471};
472
d4d5e089
TG
473/*
474 * irq_chip specific flags
475 *
77694b40
TG
476 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
477 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 478 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
479 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
480 * when irq enabled
60f96b41 481 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 482 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 483 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
484 */
485enum {
486 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 487 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 488 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 489 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 490 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 491 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 492 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
493};
494
e144710b 495#include <linux/irqdesc.h>
0b8f1efa 496
34ffdb72
IM
497/*
498 * Pick up the arch-dependent methods:
499 */
500#include <asm/hw_irq.h>
1da177e4 501
b683de2b
TG
502#ifndef NR_IRQS_LEGACY
503# define NR_IRQS_LEGACY 0
504#endif
505
1318a481
TG
506#ifndef ARCH_IRQ_INIT_FLAGS
507# define ARCH_IRQ_INIT_FLAGS 0
508#endif
509
c1594b77 510#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 511
e144710b 512struct irqaction;
06fcb0c6 513extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 514extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
515extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
516extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 517
0fdb4b25
DD
518extern void irq_cpu_online(void);
519extern void irq_cpu_offline(void);
01f8fa4f
TG
520extern int irq_set_affinity_locked(struct irq_data *data,
521 const struct cpumask *cpumask, bool force);
0a4377de 522extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 523
c5cb83bb 524#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
f1e0bb0a 525extern void irq_migrate_all_off_this_cpu(void);
c5cb83bb
TG
526extern int irq_affinity_online_cpu(unsigned int cpu);
527#else
528# define irq_affinity_online_cpu NULL
529#endif
f1e0bb0a 530
3a3856d0 531#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
532void irq_move_irq(struct irq_data *data);
533void irq_move_masked_irq(struct irq_data *data);
f0383c24 534void irq_force_complete_move(struct irq_desc *desc);
e144710b 535#else
a439520f
TG
536static inline void irq_move_irq(struct irq_data *data) { }
537static inline void irq_move_masked_irq(struct irq_data *data) { }
f0383c24 538static inline void irq_force_complete_move(struct irq_desc *desc) { }
e144710b 539#endif
54d5d424 540
1da177e4 541extern int no_irq_affinity;
1da177e4 542
293a7a0a
TG
543#ifdef CONFIG_HARDIRQS_SW_RESEND
544int irq_set_parent(int irq, int parent_irq);
545#else
546static inline int irq_set_parent(int irq, int parent_irq)
547{
548 return 0;
549}
550#endif
551
6a6de9ef
TG
552/*
553 * Built-in IRQ handlers for various IRQ types,
bebd04cc 554 * callable via desc->handle_irq()
6a6de9ef 555 */
bd0b9ac4
TG
556extern void handle_level_irq(struct irq_desc *desc);
557extern void handle_fasteoi_irq(struct irq_desc *desc);
558extern void handle_edge_irq(struct irq_desc *desc);
559extern void handle_edge_eoi_irq(struct irq_desc *desc);
560extern void handle_simple_irq(struct irq_desc *desc);
edd14cfe 561extern void handle_untracked_irq(struct irq_desc *desc);
bd0b9ac4
TG
562extern void handle_percpu_irq(struct irq_desc *desc);
563extern void handle_percpu_devid_irq(struct irq_desc *desc);
564extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 565extern void handle_nested_irq(unsigned int irq);
6a6de9ef 566
515085ef 567extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
be45beb2
JH
568extern int irq_chip_pm_get(struct irq_data *data);
569extern int irq_chip_pm_put(struct irq_data *data);
85f08c17 570#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
3cfeffc2
SA
571extern void irq_chip_enable_parent(struct irq_data *data);
572extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
573extern void irq_chip_ack_parent(struct irq_data *data);
574extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
575extern void irq_chip_mask_parent(struct irq_data *data);
576extern void irq_chip_unmask_parent(struct irq_data *data);
577extern void irq_chip_eoi_parent(struct irq_data *data);
578extern int irq_chip_set_affinity_parent(struct irq_data *data,
579 const struct cpumask *dest,
580 bool force);
08b55e2a 581extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
582extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
583 void *vcpu_info);
b7560de1 584extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
585#endif
586
6a6de9ef 587/* Handling of unhandled and spurious interrupts: */
0dcdbc97 588extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 589
a4633adc 590
6a6de9ef
TG
591/* Enable/disable irq debugging output: */
592extern int noirqdebug_setup(char *str);
593
594/* Checks whether the interrupt can be requested by request_irq(): */
595extern int can_request_irq(unsigned int irq, unsigned long irqflags);
596
f8b5473f 597/* Dummy irq-chip implementations: */
6a6de9ef 598extern struct irq_chip no_irq_chip;
f8b5473f 599extern struct irq_chip dummy_irq_chip;
6a6de9ef 600
145fc655 601extern void
3836ca08 602irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
603 irq_flow_handler_t handle, const char *name);
604
3836ca08
TG
605static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
606 irq_flow_handler_t handle)
607{
608 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
609}
610
31d9d9b6 611extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
612extern int irq_set_percpu_devid_partition(unsigned int irq,
613 const struct cpumask *affinity);
614extern int irq_get_percpu_devid_partition(unsigned int irq,
615 struct cpumask *affinity);
31d9d9b6 616
6a6de9ef 617extern void
3836ca08 618__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 619 const char *name);
1da177e4 620
6a6de9ef 621static inline void
3836ca08 622irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 623{
3836ca08 624 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
625}
626
627/*
628 * Set a highlevel chained flow handler for a given IRQ.
629 * (a chained handler is automatically enabled and set to
7f1b1244 630 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
631 */
632static inline void
3836ca08 633irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 634{
3836ca08 635 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
636}
637
3b0f95be
RK
638/*
639 * Set a highlevel chained flow handler and its data for a given IRQ.
640 * (a chained handler is automatically enabled and set to
641 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
642 */
643void
644irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
645 void *data);
646
44247184
TG
647void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
648
649static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
650{
651 irq_modify_status(irq, 0, set);
652}
653
654static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
655{
656 irq_modify_status(irq, clr, 0);
657}
658
a0cd9ca2 659static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
660{
661 irq_modify_status(irq, 0, IRQ_NOPROBE);
662}
663
a0cd9ca2 664static inline void irq_set_probe(unsigned int irq)
44247184
TG
665{
666 irq_modify_status(irq, IRQ_NOPROBE, 0);
667}
46f4f8f6 668
7f1b1244
PM
669static inline void irq_set_nothread(unsigned int irq)
670{
671 irq_modify_status(irq, 0, IRQ_NOTHREAD);
672}
673
674static inline void irq_set_thread(unsigned int irq)
675{
676 irq_modify_status(irq, IRQ_NOTHREAD, 0);
677}
678
6f91a52d
TG
679static inline void irq_set_nested_thread(unsigned int irq, bool nest)
680{
681 if (nest)
682 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
683 else
684 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
685}
686
31d9d9b6
MZ
687static inline void irq_set_percpu_devid_flags(unsigned int irq)
688{
689 irq_set_status_flags(irq,
690 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
691 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
692}
693
3a16d713 694/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
695extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
696extern int irq_set_handler_data(unsigned int irq, void *data);
697extern int irq_set_chip_data(unsigned int irq, void *data);
698extern int irq_set_irq_type(unsigned int irq, unsigned int type);
699extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
700extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
701 struct msi_desc *entry);
f303a6dd 702extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 703
a0cd9ca2 704static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
705{
706 struct irq_data *d = irq_get_irq_data(irq);
707 return d ? d->chip : NULL;
708}
709
710static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
711{
712 return d->chip;
713}
714
a0cd9ca2 715static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
716{
717 struct irq_data *d = irq_get_irq_data(irq);
718 return d ? d->chip_data : NULL;
719}
720
721static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
722{
723 return d->chip_data;
724}
725
a0cd9ca2 726static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
727{
728 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 729 return d ? d->common->handler_data : NULL;
f303a6dd
TG
730}
731
a0cd9ca2 732static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 733{
af7080e0 734 return d->common->handler_data;
f303a6dd
TG
735}
736
a0cd9ca2 737static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
738{
739 struct irq_data *d = irq_get_irq_data(irq);
b237721c 740 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
741}
742
c391f262 743static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 744{
b237721c 745 return d->common->msi_desc;
f303a6dd
TG
746}
747
1f6236bf
JMC
748static inline u32 irq_get_trigger_type(unsigned int irq)
749{
750 struct irq_data *d = irq_get_irq_data(irq);
751 return d ? irqd_get_trigger_type(d) : 0;
752}
753
449e9cae 754static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 755{
449e9cae 756#ifdef CONFIG_NUMA
6783011b 757 return d->node;
449e9cae
JL
758#else
759 return 0;
760#endif
761}
762
763static inline int irq_data_get_node(struct irq_data *d)
764{
765 return irq_common_data_get_node(d->common);
6783011b
JL
766}
767
c64301a2
JL
768static inline struct cpumask *irq_get_affinity_mask(int irq)
769{
770 struct irq_data *d = irq_get_irq_data(irq);
771
9df872fa 772 return d ? d->common->affinity : NULL;
c64301a2
JL
773}
774
775static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
776{
9df872fa 777 return d->common->affinity;
c64301a2
JL
778}
779
0d3f5425
TG
780#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
781static inline
782struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
783{
784 return d->common->effective_affinity;
785}
786static inline void irq_data_update_effective_affinity(struct irq_data *d,
787 const struct cpumask *m)
788{
789 cpumask_copy(d->common->effective_affinity, m);
790}
791#else
792static inline void irq_data_update_effective_affinity(struct irq_data *d,
793 const struct cpumask *m)
794{
795}
796static inline
797struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
798{
799 return d->common->affinity;
800}
801#endif
802
62a08ae2
TG
803unsigned int arch_dynirq_lower_bound(unsigned int from);
804
b6873807 805int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
06ee6d57 806 struct module *owner, const struct cpumask *affinity);
b6873807 807
2b5e7730
BG
808int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
809 unsigned int cnt, int node, struct module *owner,
810 const struct cpumask *affinity);
811
ec53cf23
PG
812/* use macros to avoid needing export.h for THIS_MODULE */
813#define irq_alloc_descs(irq, from, cnt, node) \
06ee6d57 814 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
b6873807 815
ec53cf23
PG
816#define irq_alloc_desc(node) \
817 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 818
ec53cf23
PG
819#define irq_alloc_desc_at(at, node) \
820 irq_alloc_descs(at, at, 1, node)
1f5a5b87 821
ec53cf23
PG
822#define irq_alloc_desc_from(from, node) \
823 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 824
51906e77
AG
825#define irq_alloc_descs_from(from, cnt, node) \
826 irq_alloc_descs(-1, from, cnt, node)
827
2b5e7730
BG
828#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
829 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
830
831#define devm_irq_alloc_desc(dev, node) \
832 devm_irq_alloc_descs(dev, -1, 0, 1, node)
833
834#define devm_irq_alloc_desc_at(dev, at, node) \
835 devm_irq_alloc_descs(dev, at, at, 1, node)
836
837#define devm_irq_alloc_desc_from(dev, from, node) \
838 devm_irq_alloc_descs(dev, -1, from, 1, node)
839
840#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
841 devm_irq_alloc_descs(dev, -1, from, cnt, node)
842
ec53cf23 843void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
844static inline void irq_free_desc(unsigned int irq)
845{
846 irq_free_descs(irq, 1);
847}
848
7b6ef126
TG
849#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
850unsigned int irq_alloc_hwirqs(int cnt, int node);
851static inline unsigned int irq_alloc_hwirq(int node)
852{
853 return irq_alloc_hwirqs(1, node);
854}
855void irq_free_hwirqs(unsigned int from, int cnt);
856static inline void irq_free_hwirq(unsigned int irq)
857{
858 return irq_free_hwirqs(irq, 1);
859}
860int arch_setup_hwirq(unsigned int irq, int node);
861void arch_teardown_hwirq(unsigned int irq);
862#endif
863
c940e01c
TG
864#ifdef CONFIG_GENERIC_IRQ_LEGACY
865void irq_init_desc(unsigned int irq);
866#endif
867
7d828062
TG
868/**
869 * struct irq_chip_regs - register offsets for struct irq_gci
870 * @enable: Enable register offset to reg_base
871 * @disable: Disable register offset to reg_base
872 * @mask: Mask register offset to reg_base
873 * @ack: Ack register offset to reg_base
874 * @eoi: Eoi register offset to reg_base
875 * @type: Type configuration register offset to reg_base
876 * @polarity: Polarity configuration register offset to reg_base
877 */
878struct irq_chip_regs {
879 unsigned long enable;
880 unsigned long disable;
881 unsigned long mask;
882 unsigned long ack;
883 unsigned long eoi;
884 unsigned long type;
885 unsigned long polarity;
886};
887
888/**
889 * struct irq_chip_type - Generic interrupt chip instance for a flow type
890 * @chip: The real interrupt chip which provides the callbacks
891 * @regs: Register offsets for this chip
892 * @handler: Flow handler associated with this chip
893 * @type: Chip can handle these flow types
899f0e66
GF
894 * @mask_cache_priv: Cached mask register private to the chip type
895 * @mask_cache: Pointer to cached mask register
7d828062
TG
896 *
897 * A irq_generic_chip can have several instances of irq_chip_type when
898 * it requires different functions and register offsets for different
899 * flow types.
900 */
901struct irq_chip_type {
902 struct irq_chip chip;
903 struct irq_chip_regs regs;
904 irq_flow_handler_t handler;
905 u32 type;
899f0e66
GF
906 u32 mask_cache_priv;
907 u32 *mask_cache;
7d828062
TG
908};
909
910/**
911 * struct irq_chip_generic - Generic irq chip data structure
912 * @lock: Lock to protect register and cache data access
913 * @reg_base: Register base address (virtual)
2b280376
KC
914 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
915 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
916 * @suspend: Function called from core code on suspend once per
917 * chip; can be useful instead of irq_chip::suspend to
918 * handle chip details even when no interrupts are in use
919 * @resume: Function called from core code on resume once per chip;
920 * can be useful instead of irq_chip::suspend to handle
921 * chip details even when no interrupts are in use
7d828062
TG
922 * @irq_base: Interrupt base nr for this chip
923 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 924 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
925 * @type_cache: Cached type register
926 * @polarity_cache: Cached polarity register
927 * @wake_enabled: Interrupt can wakeup from suspend
928 * @wake_active: Interrupt is marked as an wakeup from suspend source
929 * @num_ct: Number of available irq_chip_type instances (usually 1)
930 * @private: Private data for non generic chip callbacks
088f40b7 931 * @installed: bitfield to denote installed interrupts
e8bd834f 932 * @unused: bitfield to denote unused interrupts
088f40b7 933 * @domain: irq domain pointer
cfefd21e 934 * @list: List head for keeping track of instances
7d828062
TG
935 * @chip_types: Array of interrupt irq_chip_types
936 *
937 * Note, that irq_chip_generic can have multiple irq_chip_type
938 * implementations which can be associated to a particular irq line of
939 * an irq_chip_generic instance. That allows to share and protect
940 * state in an irq_chip_generic instance when we need to implement
941 * different flow mechanisms (level/edge) for it.
942 */
943struct irq_chip_generic {
944 raw_spinlock_t lock;
945 void __iomem *reg_base;
2b280376
KC
946 u32 (*reg_readl)(void __iomem *addr);
947 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
948 void (*suspend)(struct irq_chip_generic *gc);
949 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
950 unsigned int irq_base;
951 unsigned int irq_cnt;
952 u32 mask_cache;
953 u32 type_cache;
954 u32 polarity_cache;
955 u32 wake_enabled;
956 u32 wake_active;
957 unsigned int num_ct;
958 void *private;
088f40b7 959 unsigned long installed;
e8bd834f 960 unsigned long unused;
088f40b7 961 struct irq_domain *domain;
cfefd21e 962 struct list_head list;
7d828062
TG
963 struct irq_chip_type chip_types[0];
964};
965
966/**
967 * enum irq_gc_flags - Initialization flags for generic irq chips
968 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
969 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
970 * irq chips which need to call irq_set_wake() on
971 * the parent irq. Usually GPIO implementations
af80b0fe 972 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 973 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 974 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
975 */
976enum irq_gc_flags {
977 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
978 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 979 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 980 IRQ_GC_NO_MASK = 1 << 3,
b7905595 981 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
982};
983
088f40b7
TG
984/*
985 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
986 * @irqs_per_chip: Number of interrupts per chip
987 * @num_chips: Number of chips
988 * @irq_flags_to_set: IRQ* flags to set on irq setup
989 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
990 * @gc_flags: Generic chip specific setup flags
991 * @gc: Array of pointers to generic interrupt chips
992 */
993struct irq_domain_chip_generic {
994 unsigned int irqs_per_chip;
995 unsigned int num_chips;
996 unsigned int irq_flags_to_clear;
997 unsigned int irq_flags_to_set;
998 enum irq_gc_flags gc_flags;
999 struct irq_chip_generic *gc[0];
1000};
1001
7d828062
TG
1002/* Generic chip callback functions */
1003void irq_gc_noop(struct irq_data *d);
1004void irq_gc_mask_disable_reg(struct irq_data *d);
1005void irq_gc_mask_set_bit(struct irq_data *d);
1006void irq_gc_mask_clr_bit(struct irq_data *d);
1007void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
1008void irq_gc_ack_set_bit(struct irq_data *d);
1009void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
1010void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
1011void irq_gc_eoi(struct irq_data *d);
1012int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1013
1014/* Setup functions for irq_chip_generic */
a5152c8a
BB
1015int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1016 irq_hw_number_t hw_irq);
7d828062
TG
1017struct irq_chip_generic *
1018irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1019 void __iomem *reg_base, irq_flow_handler_t handler);
1020void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1021 enum irq_gc_flags flags, unsigned int clr,
1022 unsigned int set);
1023int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
1024void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1025 unsigned int clr, unsigned int set);
7d828062 1026
1c3e3630
BG
1027struct irq_chip_generic *
1028devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1029 unsigned int irq_base, void __iomem *reg_base,
1030 irq_flow_handler_t handler);
30fd8fc5
BG
1031int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1032 u32 msk, enum irq_gc_flags flags,
1033 unsigned int clr, unsigned int set);
1c3e3630 1034
088f40b7 1035struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
088f40b7 1036
f88eecfe
SF
1037int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1038 int num_ct, const char *name,
1039 irq_flow_handler_t handler,
1040 unsigned int clr, unsigned int set,
1041 enum irq_gc_flags flags);
1042
1043#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1044 handler, clr, set, flags) \
1045({ \
1046 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1047 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1048 handler, clr, set, flags); \
1049})
088f40b7 1050
707188f5
BG
1051static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1052{
1053 kfree(gc);
1054}
1055
32bb6cbb
BG
1056static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1057 u32 msk, unsigned int clr,
1058 unsigned int set)
1059{
1060 irq_remove_generic_chip(gc, msk, clr, set);
1061 irq_free_generic_chip(gc);
1062}
1063
7d828062
TG
1064static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1065{
1066 return container_of(d->chip, struct irq_chip_type, chip);
1067}
1068
1069#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1070
1071#ifdef CONFIG_SMP
1072static inline void irq_gc_lock(struct irq_chip_generic *gc)
1073{
1074 raw_spin_lock(&gc->lock);
1075}
1076
1077static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1078{
1079 raw_spin_unlock(&gc->lock);
1080}
1081#else
1082static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1083static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1084#endif
1085
ebf9ff75
BB
1086/*
1087 * The irqsave variants are for usage in non interrupt code. Do not use
1088 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1089 */
1090#define irq_gc_lock_irqsave(gc, flags) \
1091 raw_spin_lock_irqsave(&(gc)->lock, flags)
1092
1093#define irq_gc_unlock_irqrestore(gc, flags) \
1094 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1095
332fd7c4
KC
1096static inline void irq_reg_writel(struct irq_chip_generic *gc,
1097 u32 val, int reg_offset)
1098{
2b280376
KC
1099 if (gc->reg_writel)
1100 gc->reg_writel(val, gc->reg_base + reg_offset);
1101 else
1102 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
1103}
1104
1105static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1106 int reg_offset)
1107{
2b280376
KC
1108 if (gc->reg_readl)
1109 return gc->reg_readl(gc->reg_base + reg_offset);
1110 else
1111 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
1112}
1113
d17bf24e
QY
1114/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1115#define INVALID_HWIRQ (~0UL)
f9bce791 1116irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
1117int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1118int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1119int ipi_send_single(unsigned int virq, unsigned int cpu);
1120int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 1121
06fcb0c6 1122#endif /* _LINUX_IRQ_H */