]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/irq.h
x86/apic: Implement effective irq mask update
[mirror_ubuntu-bionic-kernel.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
75ffc007 18#include <linux/irqhandler.h>
908dcecd 19#include <linux/irqreturn.h>
dd3a1db9 20#include <linux/irqnr.h>
77904fd6 21#include <linux/errno.h>
503e5763 22#include <linux/topology.h>
3aa551c9 23#include <linux/wait.h>
332fd7c4 24#include <linux/io.h>
707188f5 25#include <linux/slab.h>
1da177e4
LT
26
27#include <asm/irq.h>
28#include <asm/ptrace.h>
7d12e780 29#include <asm/irq_regs.h>
1da177e4 30
ab7798ff 31struct seq_file;
ec53cf23 32struct module;
515085ef 33struct msi_msg;
1b7047ed 34enum irqchip_irq_state;
57a58a94 35
1da177e4
LT
36/*
37 * IRQ line status.
6e213616 38 *
5d4d8fc9
TG
39 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
40 *
41 * IRQ_TYPE_NONE - default, unspecified type
42 * IRQ_TYPE_EDGE_RISING - rising edge triggered
43 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
44 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
45 * IRQ_TYPE_LEVEL_HIGH - high level triggered
46 * IRQ_TYPE_LEVEL_LOW - low level triggered
47 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
48 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
49 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
50 * to setup the HW to a sane default (used
51 * by irqdomain map() callbacks to synchronize
52 * the HW state and SW flags for a newly
53 * allocated descriptor).
54 *
5d4d8fc9
TG
55 * IRQ_TYPE_PROBE - Special flag for probing in progress
56 *
57 * Bits which can be modified via irq_set/clear/modify_status_flags()
58 * IRQ_LEVEL - Interrupt is level type. Will be also
59 * updated in the code when the above trigger
0911f124 60 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
61 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
62 * it from affinity setting
63 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
64 * IRQ_NOREQUEST - Interrupt cannot be requested via
65 * request_irq()
7f1b1244 66 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
67 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
68 * request/setup_irq()
69 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
70 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 71 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 72 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
73 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
74 * it from the spurious interrupt detection
75 * mechanism and from core side polling.
e9849777 76 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
1da177e4 77 */
5d4d8fc9
TG
78enum {
79 IRQ_TYPE_NONE = 0x00000000,
80 IRQ_TYPE_EDGE_RISING = 0x00000001,
81 IRQ_TYPE_EDGE_FALLING = 0x00000002,
82 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
83 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
84 IRQ_TYPE_LEVEL_LOW = 0x00000008,
85 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
86 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 87 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
88
89 IRQ_TYPE_PROBE = 0x00000010,
90
91 IRQ_LEVEL = (1 << 8),
92 IRQ_PER_CPU = (1 << 9),
93 IRQ_NOPROBE = (1 << 10),
94 IRQ_NOREQUEST = (1 << 11),
95 IRQ_NOAUTOEN = (1 << 12),
96 IRQ_NO_BALANCING = (1 << 13),
97 IRQ_MOVE_PCNTXT = (1 << 14),
98 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 99 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 100 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 101 IRQ_IS_POLLED = (1 << 18),
e9849777 102 IRQ_DISABLE_UNLAZY = (1 << 19),
5d4d8fc9 103};
950f4427 104
44247184
TG
105#define IRQF_MODIFY_MASK \
106 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 107 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 108 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
e9849777 109 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
44247184 110
8f53f924
TG
111#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
112
3b8249e7
TG
113/*
114 * Return value for chip->irq_set_affinity()
115 *
9df872fa
JL
116 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
117 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
118 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
119 * support stacked irqchips, which indicates skipping
120 * all descendent irqchips.
3b8249e7
TG
121 */
122enum {
123 IRQ_SET_MASK_OK = 0,
124 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 125 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
126};
127
5b912c10 128struct msi_desc;
08a543ad 129struct irq_domain;
6a6de9ef 130
ff7dcd44 131/**
0d0b4c86
JL
132 * struct irq_common_data - per irq data shared by all irqchips
133 * @state_use_accessors: status information for irq chip functions.
134 * Use accessor functions to deal with it
449e9cae 135 * @node: node index useful for balancing
af7080e0 136 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
137 * @affinity: IRQ affinity on SMP. If this is an IPI
138 * related irq, then this is the mask of the
139 * CPUs to which an IPI can be sent.
0d3f5425
TG
140 * @effective_affinity: The effective IRQ affinity on SMP as some irq
141 * chips do not allow multi CPU destinations.
142 * A subset of @affinity.
b237721c 143 * @msi_desc: MSI descriptor
f256c9a0 144 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
145 */
146struct irq_common_data {
b354286e 147 unsigned int __private state_use_accessors;
449e9cae
JL
148#ifdef CONFIG_NUMA
149 unsigned int node;
150#endif
af7080e0 151 void *handler_data;
b237721c 152 struct msi_desc *msi_desc;
9df872fa 153 cpumask_var_t affinity;
0d3f5425
TG
154#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
155 cpumask_var_t effective_affinity;
156#endif
f256c9a0
QY
157#ifdef CONFIG_GENERIC_IRQ_IPI
158 unsigned int ipi_offset;
159#endif
0d0b4c86
JL
160};
161
162/**
163 * struct irq_data - per irq chip data passed down to chip functions
966dc736 164 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 165 * @irq: interrupt number
08a543ad 166 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 167 * @common: point to data shared by all irqchips
ff7dcd44 168 * @chip: low level interrupt hardware access
08a543ad
GL
169 * @domain: Interrupt translation domain; responsible for mapping
170 * between hwirq number and linux irq number.
f8264e34
JL
171 * @parent_data: pointer to parent struct irq_data to support hierarchy
172 * irq_domain
ff7dcd44
TG
173 * @chip_data: platform-specific per-chip private data for the chip
174 * methods, to allow shared chip implementations
ff7dcd44
TG
175 */
176struct irq_data {
966dc736 177 u32 mask;
ff7dcd44 178 unsigned int irq;
08a543ad 179 unsigned long hwirq;
0d0b4c86 180 struct irq_common_data *common;
ff7dcd44 181 struct irq_chip *chip;
08a543ad 182 struct irq_domain *domain;
f8264e34
JL
183#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
184 struct irq_data *parent_data;
185#endif
ff7dcd44 186 void *chip_data;
ff7dcd44
TG
187};
188
f230b6d5 189/*
0d0b4c86 190 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 191 *
876dbd4c 192 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 193 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
08d85f3e 194 * IRQD_ACTIVATED - Interrupt has already been activated
a005677b
TG
195 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
196 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 197 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 198 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
199 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
200 * from suspend
e1ef8241
TG
201 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
202 * context
32f4125e
TG
203 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
204 * IRQD_IRQ_MASKED - Masked state of the interrupt
205 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 206 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 207 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 208 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
1bb04016 209 * IRQD_IRQ_STARTED - Startup state of the interrupt
f230b6d5
TG
210 */
211enum {
876dbd4c 212 IRQD_TRIGGER_MASK = 0xf,
a005677b 213 IRQD_SETAFFINITY_PENDING = (1 << 8),
08d85f3e 214 IRQD_ACTIVATED = (1 << 9),
a005677b
TG
215 IRQD_NO_BALANCING = (1 << 10),
216 IRQD_PER_CPU = (1 << 11),
2bdd1055 217 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 218 IRQD_LEVEL = (1 << 13),
7f94226f 219 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 220 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 221 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
222 IRQD_IRQ_MASKED = (1 << 17),
223 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 224 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 225 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 226 IRQD_AFFINITY_MANAGED = (1 << 21),
201d7f47 227 IRQD_IRQ_STARTED = (1 << 22),
f230b6d5
TG
228};
229
b354286e 230#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 231
f230b6d5
TG
232static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
233{
0d0b4c86 234 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
235}
236
a005677b
TG
237static inline bool irqd_is_per_cpu(struct irq_data *d)
238{
0d0b4c86 239 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
240}
241
242static inline bool irqd_can_balance(struct irq_data *d)
243{
0d0b4c86 244 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
245}
246
2bdd1055
TG
247static inline bool irqd_affinity_was_set(struct irq_data *d)
248{
0d0b4c86 249 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
250}
251
ee38c04b
TG
252static inline void irqd_mark_affinity_was_set(struct irq_data *d)
253{
0d0b4c86 254 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
255}
256
876dbd4c
TG
257static inline u32 irqd_get_trigger_type(struct irq_data *d)
258{
0d0b4c86 259 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
260}
261
262/*
263 * Must only be called inside irq_chip.irq_set_type() functions.
264 */
265static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
266{
0d0b4c86
JL
267 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
268 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
876dbd4c
TG
269}
270
271static inline bool irqd_is_level_type(struct irq_data *d)
272{
0d0b4c86 273 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
274}
275
7f94226f
TG
276static inline bool irqd_is_wakeup_set(struct irq_data *d)
277{
0d0b4c86 278 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
279}
280
e1ef8241
TG
281static inline bool irqd_can_move_in_process_context(struct irq_data *d)
282{
0d0b4c86 283 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
284}
285
801a0e9a
TG
286static inline bool irqd_irq_disabled(struct irq_data *d)
287{
0d0b4c86 288 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
289}
290
32f4125e
TG
291static inline bool irqd_irq_masked(struct irq_data *d)
292{
0d0b4c86 293 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
294}
295
296static inline bool irqd_irq_inprogress(struct irq_data *d)
297{
0d0b4c86 298 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
299}
300
b76f1674
TG
301static inline bool irqd_is_wakeup_armed(struct irq_data *d)
302{
0d0b4c86 303 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
304}
305
fc569712
TG
306static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
307{
308 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
309}
310
311static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
312{
313 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
314}
315
316static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
317{
318 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
319}
b76f1674 320
9c255583
TG
321static inline bool irqd_affinity_is_managed(struct irq_data *d)
322{
323 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
324}
325
08d85f3e
MZ
326static inline bool irqd_is_activated(struct irq_data *d)
327{
328 return __irqd_to_state(d) & IRQD_ACTIVATED;
329}
330
331static inline void irqd_set_activated(struct irq_data *d)
332{
333 __irqd_to_state(d) |= IRQD_ACTIVATED;
334}
335
336static inline void irqd_clr_activated(struct irq_data *d)
337{
338 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
339}
340
201d7f47
TG
341static inline bool irqd_is_started(struct irq_data *d)
342{
343 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
344}
345
b354286e
BF
346#undef __irqd_to_state
347
a699e4e4
GL
348static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
349{
350 return d->hwirq;
351}
352
8fee5c36 353/**
6a6de9ef 354 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36 355 *
be45beb2 356 * @parent_device: pointer to parent device for irqchip
8fee5c36 357 * @name: name for /proc/interrupts
f8822657
TG
358 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
359 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
360 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
361 * @irq_disable: disable the interrupt
362 * @irq_ack: start of a new interrupt
363 * @irq_mask: mask an interrupt source
364 * @irq_mask_ack: ack and mask an interrupt source
365 * @irq_unmask: unmask an interrupt source
366 * @irq_eoi: end of interrupt
367 * @irq_set_affinity: set the CPU affinity on SMP machines
368 * @irq_retrigger: resend an IRQ to the CPU
369 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
370 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
371 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
372 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
373 * @irq_cpu_online: configure an interrupt source for a secondary CPU
374 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
375 * @irq_suspend: function called from core code on suspend once per
376 * chip, when one or more interrupts are installed
377 * @irq_resume: function called from core code on resume once per chip,
378 * when one ore more interrupts are installed
cfefd21e 379 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 380 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 381 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
382 * @irq_request_resources: optional to request resources before calling
383 * any other callback related to this irq
384 * @irq_release_resources: optional to release resources acquired with
385 * irq_request_resources
515085ef 386 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 387 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
388 * @irq_get_irqchip_state: return the internal state of an interrupt
389 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 390 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
391 * @ipi_send_single: send a single IPI to destination cpus
392 * @ipi_send_mask: send an IPI to destination cpus in cpumask
2bff17ad 393 * @flags: chip specific flags
1da177e4 394 */
6a6de9ef 395struct irq_chip {
be45beb2 396 struct device *parent_device;
6a6de9ef 397 const char *name;
f8822657
TG
398 unsigned int (*irq_startup)(struct irq_data *data);
399 void (*irq_shutdown)(struct irq_data *data);
400 void (*irq_enable)(struct irq_data *data);
401 void (*irq_disable)(struct irq_data *data);
402
403 void (*irq_ack)(struct irq_data *data);
404 void (*irq_mask)(struct irq_data *data);
405 void (*irq_mask_ack)(struct irq_data *data);
406 void (*irq_unmask)(struct irq_data *data);
407 void (*irq_eoi)(struct irq_data *data);
408
409 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
410 int (*irq_retrigger)(struct irq_data *data);
411 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
412 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
413
414 void (*irq_bus_lock)(struct irq_data *data);
415 void (*irq_bus_sync_unlock)(struct irq_data *data);
416
0fdb4b25
DD
417 void (*irq_cpu_online)(struct irq_data *data);
418 void (*irq_cpu_offline)(struct irq_data *data);
419
cfefd21e
TG
420 void (*irq_suspend)(struct irq_data *data);
421 void (*irq_resume)(struct irq_data *data);
422 void (*irq_pm_shutdown)(struct irq_data *data);
423
d0051816
TG
424 void (*irq_calc_mask)(struct irq_data *data);
425
ab7798ff 426 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
427 int (*irq_request_resources)(struct irq_data *data);
428 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 429
515085ef 430 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 431 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 432
1b7047ed
MZ
433 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
434 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
435
0a4377de
JL
436 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
437
34dc1ae1
QY
438 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
439 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
440
2bff17ad 441 unsigned long flags;
1da177e4
LT
442};
443
d4d5e089
TG
444/*
445 * irq_chip specific flags
446 *
77694b40
TG
447 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
448 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 449 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
450 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
451 * when irq enabled
60f96b41 452 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 453 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 454 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
455 */
456enum {
457 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 458 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 459 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 460 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 461 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 462 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 463 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
464};
465
e144710b 466#include <linux/irqdesc.h>
0b8f1efa 467
34ffdb72
IM
468/*
469 * Pick up the arch-dependent methods:
470 */
471#include <asm/hw_irq.h>
1da177e4 472
b683de2b
TG
473#ifndef NR_IRQS_LEGACY
474# define NR_IRQS_LEGACY 0
475#endif
476
1318a481
TG
477#ifndef ARCH_IRQ_INIT_FLAGS
478# define ARCH_IRQ_INIT_FLAGS 0
479#endif
480
c1594b77 481#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 482
e144710b 483struct irqaction;
06fcb0c6 484extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 485extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
486extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
487extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 488
0fdb4b25
DD
489extern void irq_cpu_online(void);
490extern void irq_cpu_offline(void);
01f8fa4f
TG
491extern int irq_set_affinity_locked(struct irq_data *data,
492 const struct cpumask *cpumask, bool force);
0a4377de 493extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 494
f1e0bb0a
YY
495extern void irq_migrate_all_off_this_cpu(void);
496
3a3856d0 497#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
498void irq_move_irq(struct irq_data *data);
499void irq_move_masked_irq(struct irq_data *data);
f0383c24 500void irq_force_complete_move(struct irq_desc *desc);
e144710b 501#else
a439520f
TG
502static inline void irq_move_irq(struct irq_data *data) { }
503static inline void irq_move_masked_irq(struct irq_data *data) { }
f0383c24 504static inline void irq_force_complete_move(struct irq_desc *desc) { }
e144710b 505#endif
54d5d424 506
1da177e4 507extern int no_irq_affinity;
1da177e4 508
293a7a0a
TG
509#ifdef CONFIG_HARDIRQS_SW_RESEND
510int irq_set_parent(int irq, int parent_irq);
511#else
512static inline int irq_set_parent(int irq, int parent_irq)
513{
514 return 0;
515}
516#endif
517
6a6de9ef
TG
518/*
519 * Built-in IRQ handlers for various IRQ types,
bebd04cc 520 * callable via desc->handle_irq()
6a6de9ef 521 */
bd0b9ac4
TG
522extern void handle_level_irq(struct irq_desc *desc);
523extern void handle_fasteoi_irq(struct irq_desc *desc);
524extern void handle_edge_irq(struct irq_desc *desc);
525extern void handle_edge_eoi_irq(struct irq_desc *desc);
526extern void handle_simple_irq(struct irq_desc *desc);
edd14cfe 527extern void handle_untracked_irq(struct irq_desc *desc);
bd0b9ac4
TG
528extern void handle_percpu_irq(struct irq_desc *desc);
529extern void handle_percpu_devid_irq(struct irq_desc *desc);
530extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 531extern void handle_nested_irq(unsigned int irq);
6a6de9ef 532
515085ef 533extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
be45beb2
JH
534extern int irq_chip_pm_get(struct irq_data *data);
535extern int irq_chip_pm_put(struct irq_data *data);
85f08c17 536#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
3cfeffc2
SA
537extern void irq_chip_enable_parent(struct irq_data *data);
538extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
539extern void irq_chip_ack_parent(struct irq_data *data);
540extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
541extern void irq_chip_mask_parent(struct irq_data *data);
542extern void irq_chip_unmask_parent(struct irq_data *data);
543extern void irq_chip_eoi_parent(struct irq_data *data);
544extern int irq_chip_set_affinity_parent(struct irq_data *data,
545 const struct cpumask *dest,
546 bool force);
08b55e2a 547extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
548extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
549 void *vcpu_info);
b7560de1 550extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
551#endif
552
6a6de9ef 553/* Handling of unhandled and spurious interrupts: */
0dcdbc97 554extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 555
a4633adc 556
6a6de9ef
TG
557/* Enable/disable irq debugging output: */
558extern int noirqdebug_setup(char *str);
559
560/* Checks whether the interrupt can be requested by request_irq(): */
561extern int can_request_irq(unsigned int irq, unsigned long irqflags);
562
f8b5473f 563/* Dummy irq-chip implementations: */
6a6de9ef 564extern struct irq_chip no_irq_chip;
f8b5473f 565extern struct irq_chip dummy_irq_chip;
6a6de9ef 566
145fc655 567extern void
3836ca08 568irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
569 irq_flow_handler_t handle, const char *name);
570
3836ca08
TG
571static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
572 irq_flow_handler_t handle)
573{
574 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
575}
576
31d9d9b6 577extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
578extern int irq_set_percpu_devid_partition(unsigned int irq,
579 const struct cpumask *affinity);
580extern int irq_get_percpu_devid_partition(unsigned int irq,
581 struct cpumask *affinity);
31d9d9b6 582
6a6de9ef 583extern void
3836ca08 584__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 585 const char *name);
1da177e4 586
6a6de9ef 587static inline void
3836ca08 588irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 589{
3836ca08 590 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
591}
592
593/*
594 * Set a highlevel chained flow handler for a given IRQ.
595 * (a chained handler is automatically enabled and set to
7f1b1244 596 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
597 */
598static inline void
3836ca08 599irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 600{
3836ca08 601 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
602}
603
3b0f95be
RK
604/*
605 * Set a highlevel chained flow handler and its data for a given IRQ.
606 * (a chained handler is automatically enabled and set to
607 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
608 */
609void
610irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
611 void *data);
612
44247184
TG
613void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
614
615static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
616{
617 irq_modify_status(irq, 0, set);
618}
619
620static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
621{
622 irq_modify_status(irq, clr, 0);
623}
624
a0cd9ca2 625static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
626{
627 irq_modify_status(irq, 0, IRQ_NOPROBE);
628}
629
a0cd9ca2 630static inline void irq_set_probe(unsigned int irq)
44247184
TG
631{
632 irq_modify_status(irq, IRQ_NOPROBE, 0);
633}
46f4f8f6 634
7f1b1244
PM
635static inline void irq_set_nothread(unsigned int irq)
636{
637 irq_modify_status(irq, 0, IRQ_NOTHREAD);
638}
639
640static inline void irq_set_thread(unsigned int irq)
641{
642 irq_modify_status(irq, IRQ_NOTHREAD, 0);
643}
644
6f91a52d
TG
645static inline void irq_set_nested_thread(unsigned int irq, bool nest)
646{
647 if (nest)
648 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
649 else
650 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
651}
652
31d9d9b6
MZ
653static inline void irq_set_percpu_devid_flags(unsigned int irq)
654{
655 irq_set_status_flags(irq,
656 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
657 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
658}
659
3a16d713 660/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
661extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
662extern int irq_set_handler_data(unsigned int irq, void *data);
663extern int irq_set_chip_data(unsigned int irq, void *data);
664extern int irq_set_irq_type(unsigned int irq, unsigned int type);
665extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
666extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
667 struct msi_desc *entry);
f303a6dd 668extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 669
a0cd9ca2 670static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
671{
672 struct irq_data *d = irq_get_irq_data(irq);
673 return d ? d->chip : NULL;
674}
675
676static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
677{
678 return d->chip;
679}
680
a0cd9ca2 681static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
682{
683 struct irq_data *d = irq_get_irq_data(irq);
684 return d ? d->chip_data : NULL;
685}
686
687static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
688{
689 return d->chip_data;
690}
691
a0cd9ca2 692static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
693{
694 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 695 return d ? d->common->handler_data : NULL;
f303a6dd
TG
696}
697
a0cd9ca2 698static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 699{
af7080e0 700 return d->common->handler_data;
f303a6dd
TG
701}
702
a0cd9ca2 703static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
704{
705 struct irq_data *d = irq_get_irq_data(irq);
b237721c 706 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
707}
708
c391f262 709static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 710{
b237721c 711 return d->common->msi_desc;
f303a6dd
TG
712}
713
1f6236bf
JMC
714static inline u32 irq_get_trigger_type(unsigned int irq)
715{
716 struct irq_data *d = irq_get_irq_data(irq);
717 return d ? irqd_get_trigger_type(d) : 0;
718}
719
449e9cae 720static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 721{
449e9cae 722#ifdef CONFIG_NUMA
6783011b 723 return d->node;
449e9cae
JL
724#else
725 return 0;
726#endif
727}
728
729static inline int irq_data_get_node(struct irq_data *d)
730{
731 return irq_common_data_get_node(d->common);
6783011b
JL
732}
733
c64301a2
JL
734static inline struct cpumask *irq_get_affinity_mask(int irq)
735{
736 struct irq_data *d = irq_get_irq_data(irq);
737
9df872fa 738 return d ? d->common->affinity : NULL;
c64301a2
JL
739}
740
741static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
742{
9df872fa 743 return d->common->affinity;
c64301a2
JL
744}
745
0d3f5425
TG
746#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
747static inline
748struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
749{
750 return d->common->effective_affinity;
751}
752static inline void irq_data_update_effective_affinity(struct irq_data *d,
753 const struct cpumask *m)
754{
755 cpumask_copy(d->common->effective_affinity, m);
756}
757#else
758static inline void irq_data_update_effective_affinity(struct irq_data *d,
759 const struct cpumask *m)
760{
761}
762static inline
763struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
764{
765 return d->common->affinity;
766}
767#endif
768
62a08ae2
TG
769unsigned int arch_dynirq_lower_bound(unsigned int from);
770
b6873807 771int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
06ee6d57 772 struct module *owner, const struct cpumask *affinity);
b6873807 773
2b5e7730
BG
774int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
775 unsigned int cnt, int node, struct module *owner,
776 const struct cpumask *affinity);
777
ec53cf23
PG
778/* use macros to avoid needing export.h for THIS_MODULE */
779#define irq_alloc_descs(irq, from, cnt, node) \
06ee6d57 780 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
b6873807 781
ec53cf23
PG
782#define irq_alloc_desc(node) \
783 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 784
ec53cf23
PG
785#define irq_alloc_desc_at(at, node) \
786 irq_alloc_descs(at, at, 1, node)
1f5a5b87 787
ec53cf23
PG
788#define irq_alloc_desc_from(from, node) \
789 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 790
51906e77
AG
791#define irq_alloc_descs_from(from, cnt, node) \
792 irq_alloc_descs(-1, from, cnt, node)
793
2b5e7730
BG
794#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
795 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
796
797#define devm_irq_alloc_desc(dev, node) \
798 devm_irq_alloc_descs(dev, -1, 0, 1, node)
799
800#define devm_irq_alloc_desc_at(dev, at, node) \
801 devm_irq_alloc_descs(dev, at, at, 1, node)
802
803#define devm_irq_alloc_desc_from(dev, from, node) \
804 devm_irq_alloc_descs(dev, -1, from, 1, node)
805
806#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
807 devm_irq_alloc_descs(dev, -1, from, cnt, node)
808
ec53cf23 809void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
810static inline void irq_free_desc(unsigned int irq)
811{
812 irq_free_descs(irq, 1);
813}
814
7b6ef126
TG
815#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
816unsigned int irq_alloc_hwirqs(int cnt, int node);
817static inline unsigned int irq_alloc_hwirq(int node)
818{
819 return irq_alloc_hwirqs(1, node);
820}
821void irq_free_hwirqs(unsigned int from, int cnt);
822static inline void irq_free_hwirq(unsigned int irq)
823{
824 return irq_free_hwirqs(irq, 1);
825}
826int arch_setup_hwirq(unsigned int irq, int node);
827void arch_teardown_hwirq(unsigned int irq);
828#endif
829
c940e01c
TG
830#ifdef CONFIG_GENERIC_IRQ_LEGACY
831void irq_init_desc(unsigned int irq);
832#endif
833
7d828062
TG
834/**
835 * struct irq_chip_regs - register offsets for struct irq_gci
836 * @enable: Enable register offset to reg_base
837 * @disable: Disable register offset to reg_base
838 * @mask: Mask register offset to reg_base
839 * @ack: Ack register offset to reg_base
840 * @eoi: Eoi register offset to reg_base
841 * @type: Type configuration register offset to reg_base
842 * @polarity: Polarity configuration register offset to reg_base
843 */
844struct irq_chip_regs {
845 unsigned long enable;
846 unsigned long disable;
847 unsigned long mask;
848 unsigned long ack;
849 unsigned long eoi;
850 unsigned long type;
851 unsigned long polarity;
852};
853
854/**
855 * struct irq_chip_type - Generic interrupt chip instance for a flow type
856 * @chip: The real interrupt chip which provides the callbacks
857 * @regs: Register offsets for this chip
858 * @handler: Flow handler associated with this chip
859 * @type: Chip can handle these flow types
899f0e66
GF
860 * @mask_cache_priv: Cached mask register private to the chip type
861 * @mask_cache: Pointer to cached mask register
7d828062
TG
862 *
863 * A irq_generic_chip can have several instances of irq_chip_type when
864 * it requires different functions and register offsets for different
865 * flow types.
866 */
867struct irq_chip_type {
868 struct irq_chip chip;
869 struct irq_chip_regs regs;
870 irq_flow_handler_t handler;
871 u32 type;
899f0e66
GF
872 u32 mask_cache_priv;
873 u32 *mask_cache;
7d828062
TG
874};
875
876/**
877 * struct irq_chip_generic - Generic irq chip data structure
878 * @lock: Lock to protect register and cache data access
879 * @reg_base: Register base address (virtual)
2b280376
KC
880 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
881 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
882 * @suspend: Function called from core code on suspend once per
883 * chip; can be useful instead of irq_chip::suspend to
884 * handle chip details even when no interrupts are in use
885 * @resume: Function called from core code on resume once per chip;
886 * can be useful instead of irq_chip::suspend to handle
887 * chip details even when no interrupts are in use
7d828062
TG
888 * @irq_base: Interrupt base nr for this chip
889 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 890 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
891 * @type_cache: Cached type register
892 * @polarity_cache: Cached polarity register
893 * @wake_enabled: Interrupt can wakeup from suspend
894 * @wake_active: Interrupt is marked as an wakeup from suspend source
895 * @num_ct: Number of available irq_chip_type instances (usually 1)
896 * @private: Private data for non generic chip callbacks
088f40b7 897 * @installed: bitfield to denote installed interrupts
e8bd834f 898 * @unused: bitfield to denote unused interrupts
088f40b7 899 * @domain: irq domain pointer
cfefd21e 900 * @list: List head for keeping track of instances
7d828062
TG
901 * @chip_types: Array of interrupt irq_chip_types
902 *
903 * Note, that irq_chip_generic can have multiple irq_chip_type
904 * implementations which can be associated to a particular irq line of
905 * an irq_chip_generic instance. That allows to share and protect
906 * state in an irq_chip_generic instance when we need to implement
907 * different flow mechanisms (level/edge) for it.
908 */
909struct irq_chip_generic {
910 raw_spinlock_t lock;
911 void __iomem *reg_base;
2b280376
KC
912 u32 (*reg_readl)(void __iomem *addr);
913 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
914 void (*suspend)(struct irq_chip_generic *gc);
915 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
916 unsigned int irq_base;
917 unsigned int irq_cnt;
918 u32 mask_cache;
919 u32 type_cache;
920 u32 polarity_cache;
921 u32 wake_enabled;
922 u32 wake_active;
923 unsigned int num_ct;
924 void *private;
088f40b7 925 unsigned long installed;
e8bd834f 926 unsigned long unused;
088f40b7 927 struct irq_domain *domain;
cfefd21e 928 struct list_head list;
7d828062
TG
929 struct irq_chip_type chip_types[0];
930};
931
932/**
933 * enum irq_gc_flags - Initialization flags for generic irq chips
934 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
935 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
936 * irq chips which need to call irq_set_wake() on
937 * the parent irq. Usually GPIO implementations
af80b0fe 938 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 939 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 940 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
941 */
942enum irq_gc_flags {
943 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
944 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 945 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 946 IRQ_GC_NO_MASK = 1 << 3,
b7905595 947 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
948};
949
088f40b7
TG
950/*
951 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
952 * @irqs_per_chip: Number of interrupts per chip
953 * @num_chips: Number of chips
954 * @irq_flags_to_set: IRQ* flags to set on irq setup
955 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
956 * @gc_flags: Generic chip specific setup flags
957 * @gc: Array of pointers to generic interrupt chips
958 */
959struct irq_domain_chip_generic {
960 unsigned int irqs_per_chip;
961 unsigned int num_chips;
962 unsigned int irq_flags_to_clear;
963 unsigned int irq_flags_to_set;
964 enum irq_gc_flags gc_flags;
965 struct irq_chip_generic *gc[0];
966};
967
7d828062
TG
968/* Generic chip callback functions */
969void irq_gc_noop(struct irq_data *d);
970void irq_gc_mask_disable_reg(struct irq_data *d);
971void irq_gc_mask_set_bit(struct irq_data *d);
972void irq_gc_mask_clr_bit(struct irq_data *d);
973void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
974void irq_gc_ack_set_bit(struct irq_data *d);
975void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
976void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
977void irq_gc_eoi(struct irq_data *d);
978int irq_gc_set_wake(struct irq_data *d, unsigned int on);
979
980/* Setup functions for irq_chip_generic */
a5152c8a
BB
981int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
982 irq_hw_number_t hw_irq);
7d828062
TG
983struct irq_chip_generic *
984irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
985 void __iomem *reg_base, irq_flow_handler_t handler);
986void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
987 enum irq_gc_flags flags, unsigned int clr,
988 unsigned int set);
989int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
990void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
991 unsigned int clr, unsigned int set);
7d828062 992
1c3e3630
BG
993struct irq_chip_generic *
994devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
995 unsigned int irq_base, void __iomem *reg_base,
996 irq_flow_handler_t handler);
30fd8fc5
BG
997int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
998 u32 msk, enum irq_gc_flags flags,
999 unsigned int clr, unsigned int set);
1c3e3630 1000
088f40b7 1001struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
088f40b7 1002
f88eecfe
SF
1003int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1004 int num_ct, const char *name,
1005 irq_flow_handler_t handler,
1006 unsigned int clr, unsigned int set,
1007 enum irq_gc_flags flags);
1008
1009#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1010 handler, clr, set, flags) \
1011({ \
1012 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1013 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1014 handler, clr, set, flags); \
1015})
088f40b7 1016
707188f5
BG
1017static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1018{
1019 kfree(gc);
1020}
1021
32bb6cbb
BG
1022static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1023 u32 msk, unsigned int clr,
1024 unsigned int set)
1025{
1026 irq_remove_generic_chip(gc, msk, clr, set);
1027 irq_free_generic_chip(gc);
1028}
1029
7d828062
TG
1030static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1031{
1032 return container_of(d->chip, struct irq_chip_type, chip);
1033}
1034
1035#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1036
1037#ifdef CONFIG_SMP
1038static inline void irq_gc_lock(struct irq_chip_generic *gc)
1039{
1040 raw_spin_lock(&gc->lock);
1041}
1042
1043static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1044{
1045 raw_spin_unlock(&gc->lock);
1046}
1047#else
1048static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1049static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1050#endif
1051
ebf9ff75
BB
1052/*
1053 * The irqsave variants are for usage in non interrupt code. Do not use
1054 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1055 */
1056#define irq_gc_lock_irqsave(gc, flags) \
1057 raw_spin_lock_irqsave(&(gc)->lock, flags)
1058
1059#define irq_gc_unlock_irqrestore(gc, flags) \
1060 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1061
332fd7c4
KC
1062static inline void irq_reg_writel(struct irq_chip_generic *gc,
1063 u32 val, int reg_offset)
1064{
2b280376
KC
1065 if (gc->reg_writel)
1066 gc->reg_writel(val, gc->reg_base + reg_offset);
1067 else
1068 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
1069}
1070
1071static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1072 int reg_offset)
1073{
2b280376
KC
1074 if (gc->reg_readl)
1075 return gc->reg_readl(gc->reg_base + reg_offset);
1076 else
1077 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
1078}
1079
d17bf24e
QY
1080/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1081#define INVALID_HWIRQ (~0UL)
f9bce791 1082irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
1083int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1084int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1085int ipi_send_single(unsigned int virq, unsigned int cpu);
1086int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 1087
06fcb0c6 1088#endif /* _LINUX_IRQ_H */