]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/irq.h
genirq/msi: Handle reactivation only on success
[mirror_ubuntu-bionic-kernel.git] / include / linux / irq.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
06fcb0c6
IM
2#ifndef _LINUX_IRQ_H
3#define _LINUX_IRQ_H
1da177e4
LT
4
5/*
6 * Please do not include this file in generic code. There is currently
7 * no requirement for any architecture to implement anything held
8 * within this file.
9 *
10 * Thanks. --rmk
11 */
12
23f9b317 13#include <linux/smp.h>
1da177e4
LT
14#include <linux/linkage.h>
15#include <linux/cache.h>
16#include <linux/spinlock.h>
17#include <linux/cpumask.h>
503e5763 18#include <linux/gfp.h>
75ffc007 19#include <linux/irqhandler.h>
908dcecd 20#include <linux/irqreturn.h>
dd3a1db9 21#include <linux/irqnr.h>
77904fd6 22#include <linux/errno.h>
503e5763 23#include <linux/topology.h>
3aa551c9 24#include <linux/wait.h>
332fd7c4 25#include <linux/io.h>
707188f5 26#include <linux/slab.h>
1da177e4
LT
27
28#include <asm/irq.h>
29#include <asm/ptrace.h>
7d12e780 30#include <asm/irq_regs.h>
1da177e4 31
ab7798ff 32struct seq_file;
ec53cf23 33struct module;
515085ef 34struct msi_msg;
1b7047ed 35enum irqchip_irq_state;
57a58a94 36
1da177e4
LT
37/*
38 * IRQ line status.
6e213616 39 *
5d4d8fc9
TG
40 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
41 *
42 * IRQ_TYPE_NONE - default, unspecified type
43 * IRQ_TYPE_EDGE_RISING - rising edge triggered
44 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
45 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
46 * IRQ_TYPE_LEVEL_HIGH - high level triggered
47 * IRQ_TYPE_LEVEL_LOW - low level triggered
48 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
49 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
50 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
51 * to setup the HW to a sane default (used
52 * by irqdomain map() callbacks to synchronize
53 * the HW state and SW flags for a newly
54 * allocated descriptor).
55 *
5d4d8fc9
TG
56 * IRQ_TYPE_PROBE - Special flag for probing in progress
57 *
58 * Bits which can be modified via irq_set/clear/modify_status_flags()
59 * IRQ_LEVEL - Interrupt is level type. Will be also
60 * updated in the code when the above trigger
0911f124 61 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
62 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
63 * it from affinity setting
64 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
65 * IRQ_NOREQUEST - Interrupt cannot be requested via
66 * request_irq()
7f1b1244 67 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
68 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
69 * request/setup_irq()
70 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
71 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 72 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 73 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
74 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
75 * it from the spurious interrupt detection
76 * mechanism and from core side polling.
e9849777 77 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
1da177e4 78 */
5d4d8fc9
TG
79enum {
80 IRQ_TYPE_NONE = 0x00000000,
81 IRQ_TYPE_EDGE_RISING = 0x00000001,
82 IRQ_TYPE_EDGE_FALLING = 0x00000002,
83 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
84 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
85 IRQ_TYPE_LEVEL_LOW = 0x00000008,
86 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
87 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 88 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
89
90 IRQ_TYPE_PROBE = 0x00000010,
91
92 IRQ_LEVEL = (1 << 8),
93 IRQ_PER_CPU = (1 << 9),
94 IRQ_NOPROBE = (1 << 10),
95 IRQ_NOREQUEST = (1 << 11),
96 IRQ_NOAUTOEN = (1 << 12),
97 IRQ_NO_BALANCING = (1 << 13),
98 IRQ_MOVE_PCNTXT = (1 << 14),
99 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 100 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 101 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 102 IRQ_IS_POLLED = (1 << 18),
e9849777 103 IRQ_DISABLE_UNLAZY = (1 << 19),
5d4d8fc9 104};
950f4427 105
44247184
TG
106#define IRQF_MODIFY_MASK \
107 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 108 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 109 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
e9849777 110 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
44247184 111
8f53f924
TG
112#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
113
3b8249e7
TG
114/*
115 * Return value for chip->irq_set_affinity()
116 *
9df872fa
JL
117 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
118 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
119 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
120 * support stacked irqchips, which indicates skipping
121 * all descendent irqchips.
3b8249e7
TG
122 */
123enum {
124 IRQ_SET_MASK_OK = 0,
125 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 126 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
127};
128
5b912c10 129struct msi_desc;
08a543ad 130struct irq_domain;
6a6de9ef 131
ff7dcd44 132/**
0d0b4c86
JL
133 * struct irq_common_data - per irq data shared by all irqchips
134 * @state_use_accessors: status information for irq chip functions.
135 * Use accessor functions to deal with it
449e9cae 136 * @node: node index useful for balancing
af7080e0 137 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
138 * @affinity: IRQ affinity on SMP. If this is an IPI
139 * related irq, then this is the mask of the
140 * CPUs to which an IPI can be sent.
0d3f5425
TG
141 * @effective_affinity: The effective IRQ affinity on SMP as some irq
142 * chips do not allow multi CPU destinations.
143 * A subset of @affinity.
b237721c 144 * @msi_desc: MSI descriptor
f256c9a0 145 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
146 */
147struct irq_common_data {
b354286e 148 unsigned int __private state_use_accessors;
449e9cae
JL
149#ifdef CONFIG_NUMA
150 unsigned int node;
151#endif
af7080e0 152 void *handler_data;
b237721c 153 struct msi_desc *msi_desc;
9df872fa 154 cpumask_var_t affinity;
0d3f5425
TG
155#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
156 cpumask_var_t effective_affinity;
157#endif
f256c9a0
QY
158#ifdef CONFIG_GENERIC_IRQ_IPI
159 unsigned int ipi_offset;
160#endif
0d0b4c86
JL
161};
162
163/**
164 * struct irq_data - per irq chip data passed down to chip functions
966dc736 165 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 166 * @irq: interrupt number
08a543ad 167 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 168 * @common: point to data shared by all irqchips
ff7dcd44 169 * @chip: low level interrupt hardware access
08a543ad
GL
170 * @domain: Interrupt translation domain; responsible for mapping
171 * between hwirq number and linux irq number.
f8264e34
JL
172 * @parent_data: pointer to parent struct irq_data to support hierarchy
173 * irq_domain
ff7dcd44
TG
174 * @chip_data: platform-specific per-chip private data for the chip
175 * methods, to allow shared chip implementations
ff7dcd44
TG
176 */
177struct irq_data {
966dc736 178 u32 mask;
ff7dcd44 179 unsigned int irq;
08a543ad 180 unsigned long hwirq;
0d0b4c86 181 struct irq_common_data *common;
ff7dcd44 182 struct irq_chip *chip;
08a543ad 183 struct irq_domain *domain;
f8264e34
JL
184#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
185 struct irq_data *parent_data;
186#endif
ff7dcd44 187 void *chip_data;
ff7dcd44
TG
188};
189
f230b6d5 190/*
0d0b4c86 191 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 192 *
876dbd4c 193 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 194 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
08d85f3e 195 * IRQD_ACTIVATED - Interrupt has already been activated
a005677b
TG
196 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
197 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 198 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 199 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
200 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
201 * from suspend
e1ef8241
TG
202 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
203 * context
32f4125e
TG
204 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
205 * IRQD_IRQ_MASKED - Masked state of the interrupt
206 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 207 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 208 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 209 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
1bb04016 210 * IRQD_IRQ_STARTED - Startup state of the interrupt
54fdf6a0
TG
211 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
212 * mask. Applies only to affinity managed irqs.
d52dd441 213 * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
4f8413a3 214 * IRQD_DEFAULT_TRIGGER_SET - Expected trigger already been set
f230b6d5
TG
215 */
216enum {
876dbd4c 217 IRQD_TRIGGER_MASK = 0xf,
a005677b 218 IRQD_SETAFFINITY_PENDING = (1 << 8),
08d85f3e 219 IRQD_ACTIVATED = (1 << 9),
a005677b
TG
220 IRQD_NO_BALANCING = (1 << 10),
221 IRQD_PER_CPU = (1 << 11),
2bdd1055 222 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 223 IRQD_LEVEL = (1 << 13),
7f94226f 224 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 225 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 226 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
227 IRQD_IRQ_MASKED = (1 << 17),
228 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 229 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 230 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 231 IRQD_AFFINITY_MANAGED = (1 << 21),
201d7f47 232 IRQD_IRQ_STARTED = (1 << 22),
54fdf6a0 233 IRQD_MANAGED_SHUTDOWN = (1 << 23),
d52dd441 234 IRQD_SINGLE_TARGET = (1 << 24),
4f8413a3 235 IRQD_DEFAULT_TRIGGER_SET = (1 << 25),
f230b6d5
TG
236};
237
b354286e 238#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 239
f230b6d5
TG
240static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
241{
0d0b4c86 242 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
243}
244
a005677b
TG
245static inline bool irqd_is_per_cpu(struct irq_data *d)
246{
0d0b4c86 247 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
248}
249
250static inline bool irqd_can_balance(struct irq_data *d)
251{
0d0b4c86 252 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
253}
254
2bdd1055
TG
255static inline bool irqd_affinity_was_set(struct irq_data *d)
256{
0d0b4c86 257 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
258}
259
ee38c04b
TG
260static inline void irqd_mark_affinity_was_set(struct irq_data *d)
261{
0d0b4c86 262 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
263}
264
4f8413a3
MZ
265static inline bool irqd_trigger_type_was_set(struct irq_data *d)
266{
267 return __irqd_to_state(d) & IRQD_DEFAULT_TRIGGER_SET;
268}
269
876dbd4c
TG
270static inline u32 irqd_get_trigger_type(struct irq_data *d)
271{
0d0b4c86 272 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
273}
274
275/*
4f8413a3
MZ
276 * Must only be called inside irq_chip.irq_set_type() functions or
277 * from the DT/ACPI setup code.
876dbd4c
TG
278 */
279static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
280{
0d0b4c86
JL
281 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
282 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
4f8413a3 283 __irqd_to_state(d) |= IRQD_DEFAULT_TRIGGER_SET;
876dbd4c
TG
284}
285
286static inline bool irqd_is_level_type(struct irq_data *d)
287{
0d0b4c86 288 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
289}
290
d52dd441
TG
291/*
292 * Must only be called of irqchip.irq_set_affinity() or low level
293 * hieararchy domain allocation functions.
294 */
295static inline void irqd_set_single_target(struct irq_data *d)
296{
297 __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
298}
299
300static inline bool irqd_is_single_target(struct irq_data *d)
301{
302 return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
303}
304
7f94226f
TG
305static inline bool irqd_is_wakeup_set(struct irq_data *d)
306{
0d0b4c86 307 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
308}
309
e1ef8241
TG
310static inline bool irqd_can_move_in_process_context(struct irq_data *d)
311{
0d0b4c86 312 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
313}
314
801a0e9a
TG
315static inline bool irqd_irq_disabled(struct irq_data *d)
316{
0d0b4c86 317 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
318}
319
32f4125e
TG
320static inline bool irqd_irq_masked(struct irq_data *d)
321{
0d0b4c86 322 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
323}
324
325static inline bool irqd_irq_inprogress(struct irq_data *d)
326{
0d0b4c86 327 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
328}
329
b76f1674
TG
330static inline bool irqd_is_wakeup_armed(struct irq_data *d)
331{
0d0b4c86 332 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
333}
334
fc569712
TG
335static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
336{
337 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
338}
339
340static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
341{
342 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
343}
344
345static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
346{
347 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
348}
b76f1674 349
9c255583
TG
350static inline bool irqd_affinity_is_managed(struct irq_data *d)
351{
352 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
353}
354
08d85f3e
MZ
355static inline bool irqd_is_activated(struct irq_data *d)
356{
357 return __irqd_to_state(d) & IRQD_ACTIVATED;
358}
359
360static inline void irqd_set_activated(struct irq_data *d)
361{
362 __irqd_to_state(d) |= IRQD_ACTIVATED;
363}
364
365static inline void irqd_clr_activated(struct irq_data *d)
366{
367 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
368}
369
201d7f47
TG
370static inline bool irqd_is_started(struct irq_data *d)
371{
372 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
373}
374
761ea388 375static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
54fdf6a0
TG
376{
377 return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
378}
379
b354286e
BF
380#undef __irqd_to_state
381
a699e4e4
GL
382static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
383{
384 return d->hwirq;
385}
386
8fee5c36 387/**
6a6de9ef 388 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36 389 *
be45beb2 390 * @parent_device: pointer to parent device for irqchip
8fee5c36 391 * @name: name for /proc/interrupts
f8822657
TG
392 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
393 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
394 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
395 * @irq_disable: disable the interrupt
396 * @irq_ack: start of a new interrupt
397 * @irq_mask: mask an interrupt source
398 * @irq_mask_ack: ack and mask an interrupt source
399 * @irq_unmask: unmask an interrupt source
400 * @irq_eoi: end of interrupt
83979133
TG
401 * @irq_set_affinity: Set the CPU affinity on SMP machines. If the force
402 * argument is true, it tells the driver to
403 * unconditionally apply the affinity setting. Sanity
404 * checks against the supplied affinity mask are not
405 * required. This is used for CPU hotplug where the
406 * target CPU is not yet set in the cpu_online_mask.
f8822657
TG
407 * @irq_retrigger: resend an IRQ to the CPU
408 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
409 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
410 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
411 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
412 * @irq_cpu_online: configure an interrupt source for a secondary CPU
413 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
414 * @irq_suspend: function called from core code on suspend once per
415 * chip, when one or more interrupts are installed
416 * @irq_resume: function called from core code on resume once per chip,
417 * when one ore more interrupts are installed
cfefd21e 418 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 419 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 420 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
421 * @irq_request_resources: optional to request resources before calling
422 * any other callback related to this irq
423 * @irq_release_resources: optional to release resources acquired with
424 * irq_request_resources
515085ef 425 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 426 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
427 * @irq_get_irqchip_state: return the internal state of an interrupt
428 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 429 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
430 * @ipi_send_single: send a single IPI to destination cpus
431 * @ipi_send_mask: send an IPI to destination cpus in cpumask
2bff17ad 432 * @flags: chip specific flags
1da177e4 433 */
6a6de9ef 434struct irq_chip {
be45beb2 435 struct device *parent_device;
6a6de9ef 436 const char *name;
f8822657
TG
437 unsigned int (*irq_startup)(struct irq_data *data);
438 void (*irq_shutdown)(struct irq_data *data);
439 void (*irq_enable)(struct irq_data *data);
440 void (*irq_disable)(struct irq_data *data);
441
442 void (*irq_ack)(struct irq_data *data);
443 void (*irq_mask)(struct irq_data *data);
444 void (*irq_mask_ack)(struct irq_data *data);
445 void (*irq_unmask)(struct irq_data *data);
446 void (*irq_eoi)(struct irq_data *data);
447
448 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
449 int (*irq_retrigger)(struct irq_data *data);
450 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
451 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
452
453 void (*irq_bus_lock)(struct irq_data *data);
454 void (*irq_bus_sync_unlock)(struct irq_data *data);
455
0fdb4b25
DD
456 void (*irq_cpu_online)(struct irq_data *data);
457 void (*irq_cpu_offline)(struct irq_data *data);
458
cfefd21e
TG
459 void (*irq_suspend)(struct irq_data *data);
460 void (*irq_resume)(struct irq_data *data);
461 void (*irq_pm_shutdown)(struct irq_data *data);
462
d0051816
TG
463 void (*irq_calc_mask)(struct irq_data *data);
464
ab7798ff 465 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
466 int (*irq_request_resources)(struct irq_data *data);
467 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 468
515085ef 469 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 470 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 471
1b7047ed
MZ
472 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
473 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
474
0a4377de
JL
475 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
476
34dc1ae1
QY
477 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
478 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
479
2bff17ad 480 unsigned long flags;
1da177e4
LT
481};
482
d4d5e089
TG
483/*
484 * irq_chip specific flags
485 *
77694b40
TG
486 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
487 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 488 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
489 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
490 * when irq enabled
60f96b41 491 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 492 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 493 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
494 */
495enum {
496 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 497 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 498 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 499 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 500 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 501 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 502 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
503};
504
e144710b 505#include <linux/irqdesc.h>
0b8f1efa 506
34ffdb72
IM
507/*
508 * Pick up the arch-dependent methods:
509 */
510#include <asm/hw_irq.h>
1da177e4 511
b683de2b
TG
512#ifndef NR_IRQS_LEGACY
513# define NR_IRQS_LEGACY 0
514#endif
515
1318a481
TG
516#ifndef ARCH_IRQ_INIT_FLAGS
517# define ARCH_IRQ_INIT_FLAGS 0
518#endif
519
c1594b77 520#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 521
e144710b 522struct irqaction;
06fcb0c6 523extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 524extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
525extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
526extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 527
0fdb4b25
DD
528extern void irq_cpu_online(void);
529extern void irq_cpu_offline(void);
01f8fa4f
TG
530extern int irq_set_affinity_locked(struct irq_data *data,
531 const struct cpumask *cpumask, bool force);
0a4377de 532extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 533
c5cb83bb 534#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
f1e0bb0a 535extern void irq_migrate_all_off_this_cpu(void);
c5cb83bb
TG
536extern int irq_affinity_online_cpu(unsigned int cpu);
537#else
538# define irq_affinity_online_cpu NULL
539#endif
f1e0bb0a 540
3a3856d0 541#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
542void irq_move_irq(struct irq_data *data);
543void irq_move_masked_irq(struct irq_data *data);
f0383c24 544void irq_force_complete_move(struct irq_desc *desc);
e144710b 545#else
a439520f
TG
546static inline void irq_move_irq(struct irq_data *data) { }
547static inline void irq_move_masked_irq(struct irq_data *data) { }
f0383c24 548static inline void irq_force_complete_move(struct irq_desc *desc) { }
e144710b 549#endif
54d5d424 550
1da177e4 551extern int no_irq_affinity;
1da177e4 552
293a7a0a
TG
553#ifdef CONFIG_HARDIRQS_SW_RESEND
554int irq_set_parent(int irq, int parent_irq);
555#else
556static inline int irq_set_parent(int irq, int parent_irq)
557{
558 return 0;
559}
560#endif
561
6a6de9ef
TG
562/*
563 * Built-in IRQ handlers for various IRQ types,
bebd04cc 564 * callable via desc->handle_irq()
6a6de9ef 565 */
bd0b9ac4
TG
566extern void handle_level_irq(struct irq_desc *desc);
567extern void handle_fasteoi_irq(struct irq_desc *desc);
568extern void handle_edge_irq(struct irq_desc *desc);
569extern void handle_edge_eoi_irq(struct irq_desc *desc);
570extern void handle_simple_irq(struct irq_desc *desc);
edd14cfe 571extern void handle_untracked_irq(struct irq_desc *desc);
bd0b9ac4
TG
572extern void handle_percpu_irq(struct irq_desc *desc);
573extern void handle_percpu_devid_irq(struct irq_desc *desc);
574extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 575extern void handle_nested_irq(unsigned int irq);
6a6de9ef 576
515085ef 577extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
be45beb2
JH
578extern int irq_chip_pm_get(struct irq_data *data);
579extern int irq_chip_pm_put(struct irq_data *data);
85f08c17 580#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
7703b08c
DD
581extern void handle_fasteoi_ack_irq(struct irq_desc *desc);
582extern void handle_fasteoi_mask_irq(struct irq_desc *desc);
3cfeffc2
SA
583extern void irq_chip_enable_parent(struct irq_data *data);
584extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
585extern void irq_chip_ack_parent(struct irq_data *data);
586extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
587extern void irq_chip_mask_parent(struct irq_data *data);
588extern void irq_chip_unmask_parent(struct irq_data *data);
589extern void irq_chip_eoi_parent(struct irq_data *data);
590extern int irq_chip_set_affinity_parent(struct irq_data *data,
591 const struct cpumask *dest,
592 bool force);
08b55e2a 593extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
594extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
595 void *vcpu_info);
b7560de1 596extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
597#endif
598
6a6de9ef 599/* Handling of unhandled and spurious interrupts: */
0dcdbc97 600extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 601
a4633adc 602
6a6de9ef
TG
603/* Enable/disable irq debugging output: */
604extern int noirqdebug_setup(char *str);
605
606/* Checks whether the interrupt can be requested by request_irq(): */
607extern int can_request_irq(unsigned int irq, unsigned long irqflags);
608
f8b5473f 609/* Dummy irq-chip implementations: */
6a6de9ef 610extern struct irq_chip no_irq_chip;
f8b5473f 611extern struct irq_chip dummy_irq_chip;
6a6de9ef 612
145fc655 613extern void
3836ca08 614irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
615 irq_flow_handler_t handle, const char *name);
616
3836ca08
TG
617static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
618 irq_flow_handler_t handle)
619{
620 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
621}
622
31d9d9b6 623extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
624extern int irq_set_percpu_devid_partition(unsigned int irq,
625 const struct cpumask *affinity);
626extern int irq_get_percpu_devid_partition(unsigned int irq,
627 struct cpumask *affinity);
31d9d9b6 628
6a6de9ef 629extern void
3836ca08 630__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 631 const char *name);
1da177e4 632
6a6de9ef 633static inline void
3836ca08 634irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 635{
3836ca08 636 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
637}
638
639/*
640 * Set a highlevel chained flow handler for a given IRQ.
641 * (a chained handler is automatically enabled and set to
7f1b1244 642 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
643 */
644static inline void
3836ca08 645irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 646{
3836ca08 647 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
648}
649
3b0f95be
RK
650/*
651 * Set a highlevel chained flow handler and its data for a given IRQ.
652 * (a chained handler is automatically enabled and set to
653 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
654 */
655void
656irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
657 void *data);
658
44247184
TG
659void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
660
661static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
662{
663 irq_modify_status(irq, 0, set);
664}
665
666static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
667{
668 irq_modify_status(irq, clr, 0);
669}
670
a0cd9ca2 671static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
672{
673 irq_modify_status(irq, 0, IRQ_NOPROBE);
674}
675
a0cd9ca2 676static inline void irq_set_probe(unsigned int irq)
44247184
TG
677{
678 irq_modify_status(irq, IRQ_NOPROBE, 0);
679}
46f4f8f6 680
7f1b1244
PM
681static inline void irq_set_nothread(unsigned int irq)
682{
683 irq_modify_status(irq, 0, IRQ_NOTHREAD);
684}
685
686static inline void irq_set_thread(unsigned int irq)
687{
688 irq_modify_status(irq, IRQ_NOTHREAD, 0);
689}
690
6f91a52d
TG
691static inline void irq_set_nested_thread(unsigned int irq, bool nest)
692{
693 if (nest)
694 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
695 else
696 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
697}
698
31d9d9b6
MZ
699static inline void irq_set_percpu_devid_flags(unsigned int irq)
700{
701 irq_set_status_flags(irq,
702 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
703 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
704}
705
3a16d713 706/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
707extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
708extern int irq_set_handler_data(unsigned int irq, void *data);
709extern int irq_set_chip_data(unsigned int irq, void *data);
710extern int irq_set_irq_type(unsigned int irq, unsigned int type);
711extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
712extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
713 struct msi_desc *entry);
f303a6dd 714extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 715
a0cd9ca2 716static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
717{
718 struct irq_data *d = irq_get_irq_data(irq);
719 return d ? d->chip : NULL;
720}
721
722static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
723{
724 return d->chip;
725}
726
a0cd9ca2 727static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
728{
729 struct irq_data *d = irq_get_irq_data(irq);
730 return d ? d->chip_data : NULL;
731}
732
733static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
734{
735 return d->chip_data;
736}
737
a0cd9ca2 738static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
739{
740 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 741 return d ? d->common->handler_data : NULL;
f303a6dd
TG
742}
743
a0cd9ca2 744static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 745{
af7080e0 746 return d->common->handler_data;
f303a6dd
TG
747}
748
a0cd9ca2 749static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
750{
751 struct irq_data *d = irq_get_irq_data(irq);
b237721c 752 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
753}
754
c391f262 755static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 756{
b237721c 757 return d->common->msi_desc;
f303a6dd
TG
758}
759
1f6236bf
JMC
760static inline u32 irq_get_trigger_type(unsigned int irq)
761{
762 struct irq_data *d = irq_get_irq_data(irq);
763 return d ? irqd_get_trigger_type(d) : 0;
764}
765
449e9cae 766static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 767{
449e9cae 768#ifdef CONFIG_NUMA
6783011b 769 return d->node;
449e9cae
JL
770#else
771 return 0;
772#endif
773}
774
775static inline int irq_data_get_node(struct irq_data *d)
776{
777 return irq_common_data_get_node(d->common);
6783011b
JL
778}
779
c64301a2
JL
780static inline struct cpumask *irq_get_affinity_mask(int irq)
781{
782 struct irq_data *d = irq_get_irq_data(irq);
783
9df872fa 784 return d ? d->common->affinity : NULL;
c64301a2
JL
785}
786
787static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
788{
9df872fa 789 return d->common->affinity;
c64301a2
JL
790}
791
0d3f5425
TG
792#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
793static inline
794struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
795{
0551968a 796 return d->common->effective_affinity;
0d3f5425
TG
797}
798static inline void irq_data_update_effective_affinity(struct irq_data *d,
799 const struct cpumask *m)
800{
801 cpumask_copy(d->common->effective_affinity, m);
802}
803#else
804static inline void irq_data_update_effective_affinity(struct irq_data *d,
805 const struct cpumask *m)
806{
807}
808static inline
809struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
810{
811 return d->common->affinity;
812}
813#endif
814
62a08ae2
TG
815unsigned int arch_dynirq_lower_bound(unsigned int from);
816
b6873807 817int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
06ee6d57 818 struct module *owner, const struct cpumask *affinity);
b6873807 819
2b5e7730
BG
820int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
821 unsigned int cnt, int node, struct module *owner,
822 const struct cpumask *affinity);
823
ec53cf23
PG
824/* use macros to avoid needing export.h for THIS_MODULE */
825#define irq_alloc_descs(irq, from, cnt, node) \
06ee6d57 826 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
b6873807 827
ec53cf23
PG
828#define irq_alloc_desc(node) \
829 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 830
ec53cf23
PG
831#define irq_alloc_desc_at(at, node) \
832 irq_alloc_descs(at, at, 1, node)
1f5a5b87 833
ec53cf23
PG
834#define irq_alloc_desc_from(from, node) \
835 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 836
51906e77
AG
837#define irq_alloc_descs_from(from, cnt, node) \
838 irq_alloc_descs(-1, from, cnt, node)
839
2b5e7730
BG
840#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
841 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
842
843#define devm_irq_alloc_desc(dev, node) \
844 devm_irq_alloc_descs(dev, -1, 0, 1, node)
845
846#define devm_irq_alloc_desc_at(dev, at, node) \
847 devm_irq_alloc_descs(dev, at, at, 1, node)
848
849#define devm_irq_alloc_desc_from(dev, from, node) \
850 devm_irq_alloc_descs(dev, -1, from, 1, node)
851
852#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
853 devm_irq_alloc_descs(dev, -1, from, cnt, node)
854
ec53cf23 855void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
856static inline void irq_free_desc(unsigned int irq)
857{
858 irq_free_descs(irq, 1);
859}
860
7b6ef126
TG
861#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
862unsigned int irq_alloc_hwirqs(int cnt, int node);
863static inline unsigned int irq_alloc_hwirq(int node)
864{
865 return irq_alloc_hwirqs(1, node);
866}
867void irq_free_hwirqs(unsigned int from, int cnt);
868static inline void irq_free_hwirq(unsigned int irq)
869{
870 return irq_free_hwirqs(irq, 1);
871}
872int arch_setup_hwirq(unsigned int irq, int node);
873void arch_teardown_hwirq(unsigned int irq);
874#endif
875
c940e01c
TG
876#ifdef CONFIG_GENERIC_IRQ_LEGACY
877void irq_init_desc(unsigned int irq);
878#endif
879
7d828062
TG
880/**
881 * struct irq_chip_regs - register offsets for struct irq_gci
882 * @enable: Enable register offset to reg_base
883 * @disable: Disable register offset to reg_base
884 * @mask: Mask register offset to reg_base
885 * @ack: Ack register offset to reg_base
886 * @eoi: Eoi register offset to reg_base
887 * @type: Type configuration register offset to reg_base
888 * @polarity: Polarity configuration register offset to reg_base
889 */
890struct irq_chip_regs {
891 unsigned long enable;
892 unsigned long disable;
893 unsigned long mask;
894 unsigned long ack;
895 unsigned long eoi;
896 unsigned long type;
897 unsigned long polarity;
898};
899
900/**
901 * struct irq_chip_type - Generic interrupt chip instance for a flow type
902 * @chip: The real interrupt chip which provides the callbacks
903 * @regs: Register offsets for this chip
904 * @handler: Flow handler associated with this chip
905 * @type: Chip can handle these flow types
899f0e66
GF
906 * @mask_cache_priv: Cached mask register private to the chip type
907 * @mask_cache: Pointer to cached mask register
7d828062
TG
908 *
909 * A irq_generic_chip can have several instances of irq_chip_type when
910 * it requires different functions and register offsets for different
911 * flow types.
912 */
913struct irq_chip_type {
914 struct irq_chip chip;
915 struct irq_chip_regs regs;
916 irq_flow_handler_t handler;
917 u32 type;
899f0e66
GF
918 u32 mask_cache_priv;
919 u32 *mask_cache;
7d828062
TG
920};
921
922/**
923 * struct irq_chip_generic - Generic irq chip data structure
924 * @lock: Lock to protect register and cache data access
925 * @reg_base: Register base address (virtual)
2b280376
KC
926 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
927 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
928 * @suspend: Function called from core code on suspend once per
929 * chip; can be useful instead of irq_chip::suspend to
930 * handle chip details even when no interrupts are in use
931 * @resume: Function called from core code on resume once per chip;
932 * can be useful instead of irq_chip::suspend to handle
933 * chip details even when no interrupts are in use
7d828062
TG
934 * @irq_base: Interrupt base nr for this chip
935 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 936 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
937 * @type_cache: Cached type register
938 * @polarity_cache: Cached polarity register
939 * @wake_enabled: Interrupt can wakeup from suspend
940 * @wake_active: Interrupt is marked as an wakeup from suspend source
941 * @num_ct: Number of available irq_chip_type instances (usually 1)
942 * @private: Private data for non generic chip callbacks
088f40b7 943 * @installed: bitfield to denote installed interrupts
e8bd834f 944 * @unused: bitfield to denote unused interrupts
088f40b7 945 * @domain: irq domain pointer
cfefd21e 946 * @list: List head for keeping track of instances
7d828062
TG
947 * @chip_types: Array of interrupt irq_chip_types
948 *
949 * Note, that irq_chip_generic can have multiple irq_chip_type
950 * implementations which can be associated to a particular irq line of
951 * an irq_chip_generic instance. That allows to share and protect
952 * state in an irq_chip_generic instance when we need to implement
953 * different flow mechanisms (level/edge) for it.
954 */
955struct irq_chip_generic {
956 raw_spinlock_t lock;
957 void __iomem *reg_base;
2b280376
KC
958 u32 (*reg_readl)(void __iomem *addr);
959 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
960 void (*suspend)(struct irq_chip_generic *gc);
961 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
962 unsigned int irq_base;
963 unsigned int irq_cnt;
964 u32 mask_cache;
965 u32 type_cache;
966 u32 polarity_cache;
967 u32 wake_enabled;
968 u32 wake_active;
969 unsigned int num_ct;
970 void *private;
088f40b7 971 unsigned long installed;
e8bd834f 972 unsigned long unused;
088f40b7 973 struct irq_domain *domain;
cfefd21e 974 struct list_head list;
7d828062
TG
975 struct irq_chip_type chip_types[0];
976};
977
978/**
979 * enum irq_gc_flags - Initialization flags for generic irq chips
980 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
981 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
982 * irq chips which need to call irq_set_wake() on
983 * the parent irq. Usually GPIO implementations
af80b0fe 984 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 985 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 986 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
987 */
988enum irq_gc_flags {
989 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
990 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 991 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 992 IRQ_GC_NO_MASK = 1 << 3,
b7905595 993 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
994};
995
088f40b7
TG
996/*
997 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
998 * @irqs_per_chip: Number of interrupts per chip
999 * @num_chips: Number of chips
1000 * @irq_flags_to_set: IRQ* flags to set on irq setup
1001 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
1002 * @gc_flags: Generic chip specific setup flags
1003 * @gc: Array of pointers to generic interrupt chips
1004 */
1005struct irq_domain_chip_generic {
1006 unsigned int irqs_per_chip;
1007 unsigned int num_chips;
1008 unsigned int irq_flags_to_clear;
1009 unsigned int irq_flags_to_set;
1010 enum irq_gc_flags gc_flags;
1011 struct irq_chip_generic *gc[0];
1012};
1013
7d828062
TG
1014/* Generic chip callback functions */
1015void irq_gc_noop(struct irq_data *d);
1016void irq_gc_mask_disable_reg(struct irq_data *d);
1017void irq_gc_mask_set_bit(struct irq_data *d);
1018void irq_gc_mask_clr_bit(struct irq_data *d);
1019void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
1020void irq_gc_ack_set_bit(struct irq_data *d);
1021void irq_gc_ack_clr_bit(struct irq_data *d);
20608924 1022void irq_gc_mask_disable_and_ack_set(struct irq_data *d);
7d828062
TG
1023void irq_gc_eoi(struct irq_data *d);
1024int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1025
1026/* Setup functions for irq_chip_generic */
a5152c8a
BB
1027int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1028 irq_hw_number_t hw_irq);
7d828062
TG
1029struct irq_chip_generic *
1030irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1031 void __iomem *reg_base, irq_flow_handler_t handler);
1032void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1033 enum irq_gc_flags flags, unsigned int clr,
1034 unsigned int set);
1035int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
1036void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1037 unsigned int clr, unsigned int set);
7d828062 1038
1c3e3630
BG
1039struct irq_chip_generic *
1040devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1041 unsigned int irq_base, void __iomem *reg_base,
1042 irq_flow_handler_t handler);
30fd8fc5
BG
1043int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1044 u32 msk, enum irq_gc_flags flags,
1045 unsigned int clr, unsigned int set);
1c3e3630 1046
088f40b7 1047struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
088f40b7 1048
f88eecfe
SF
1049int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1050 int num_ct, const char *name,
1051 irq_flow_handler_t handler,
1052 unsigned int clr, unsigned int set,
1053 enum irq_gc_flags flags);
1054
1055#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1056 handler, clr, set, flags) \
1057({ \
1058 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1059 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1060 handler, clr, set, flags); \
1061})
088f40b7 1062
707188f5
BG
1063static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1064{
1065 kfree(gc);
1066}
1067
32bb6cbb
BG
1068static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1069 u32 msk, unsigned int clr,
1070 unsigned int set)
1071{
1072 irq_remove_generic_chip(gc, msk, clr, set);
1073 irq_free_generic_chip(gc);
1074}
1075
7d828062
TG
1076static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1077{
1078 return container_of(d->chip, struct irq_chip_type, chip);
1079}
1080
1081#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1082
1083#ifdef CONFIG_SMP
1084static inline void irq_gc_lock(struct irq_chip_generic *gc)
1085{
1086 raw_spin_lock(&gc->lock);
1087}
1088
1089static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1090{
1091 raw_spin_unlock(&gc->lock);
1092}
1093#else
1094static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1095static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1096#endif
1097
ebf9ff75
BB
1098/*
1099 * The irqsave variants are for usage in non interrupt code. Do not use
1100 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1101 */
1102#define irq_gc_lock_irqsave(gc, flags) \
1103 raw_spin_lock_irqsave(&(gc)->lock, flags)
1104
1105#define irq_gc_unlock_irqrestore(gc, flags) \
1106 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1107
332fd7c4
KC
1108static inline void irq_reg_writel(struct irq_chip_generic *gc,
1109 u32 val, int reg_offset)
1110{
2b280376
KC
1111 if (gc->reg_writel)
1112 gc->reg_writel(val, gc->reg_base + reg_offset);
1113 else
1114 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
1115}
1116
1117static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1118 int reg_offset)
1119{
2b280376
KC
1120 if (gc->reg_readl)
1121 return gc->reg_readl(gc->reg_base + reg_offset);
1122 else
1123 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
1124}
1125
2f75d9e1
TG
1126struct irq_matrix;
1127struct irq_matrix *irq_alloc_matrix(unsigned int matrix_bits,
1128 unsigned int alloc_start,
1129 unsigned int alloc_end);
1130void irq_matrix_online(struct irq_matrix *m);
1131void irq_matrix_offline(struct irq_matrix *m);
1132void irq_matrix_assign_system(struct irq_matrix *m, unsigned int bit, bool replace);
1133int irq_matrix_reserve_managed(struct irq_matrix *m, const struct cpumask *msk);
1134void irq_matrix_remove_managed(struct irq_matrix *m, const struct cpumask *msk);
1135int irq_matrix_alloc_managed(struct irq_matrix *m, unsigned int cpu);
1136void irq_matrix_reserve(struct irq_matrix *m);
1137void irq_matrix_remove_reserved(struct irq_matrix *m);
1138int irq_matrix_alloc(struct irq_matrix *m, const struct cpumask *msk,
1139 bool reserved, unsigned int *mapped_cpu);
1140void irq_matrix_free(struct irq_matrix *m, unsigned int cpu,
1141 unsigned int bit, bool managed);
1142void irq_matrix_assign(struct irq_matrix *m, unsigned int bit);
1143unsigned int irq_matrix_available(struct irq_matrix *m, bool cpudown);
1144unsigned int irq_matrix_allocated(struct irq_matrix *m);
1145unsigned int irq_matrix_reserved(struct irq_matrix *m);
1146void irq_matrix_debug_show(struct seq_file *sf, struct irq_matrix *m, int ind);
1147
d17bf24e
QY
1148/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1149#define INVALID_HWIRQ (~0UL)
f9bce791 1150irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
1151int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1152int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1153int ipi_send_single(unsigned int virq, unsigned int cpu);
1154int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 1155
06fcb0c6 1156#endif /* _LINUX_IRQ_H */