]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/irq.h
linux/interrupt.h: fix new kernel-doc warnings
[mirror_ubuntu-bionic-kernel.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
908dcecd 18#include <linux/irqreturn.h>
dd3a1db9 19#include <linux/irqnr.h>
77904fd6 20#include <linux/errno.h>
503e5763 21#include <linux/topology.h>
3aa551c9 22#include <linux/wait.h>
1da177e4
LT
23
24#include <asm/irq.h>
25#include <asm/ptrace.h>
7d12e780 26#include <asm/irq_regs.h>
1da177e4 27
ab7798ff 28struct seq_file;
ec53cf23 29struct module;
57a58a94 30struct irq_desc;
78129576 31struct irq_data;
ec701584 32typedef void (*irq_flow_handler_t)(unsigned int irq,
7d12e780 33 struct irq_desc *desc);
78129576 34typedef void (*irq_preflow_handler_t)(struct irq_data *data);
57a58a94 35
1da177e4
LT
36/*
37 * IRQ line status.
6e213616 38 *
5d4d8fc9
TG
39 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
40 *
41 * IRQ_TYPE_NONE - default, unspecified type
42 * IRQ_TYPE_EDGE_RISING - rising edge triggered
43 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
44 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
45 * IRQ_TYPE_LEVEL_HIGH - high level triggered
46 * IRQ_TYPE_LEVEL_LOW - low level triggered
47 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
48 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
49 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
50 * to setup the HW to a sane default (used
51 * by irqdomain map() callbacks to synchronize
52 * the HW state and SW flags for a newly
53 * allocated descriptor).
54 *
5d4d8fc9
TG
55 * IRQ_TYPE_PROBE - Special flag for probing in progress
56 *
57 * Bits which can be modified via irq_set/clear/modify_status_flags()
58 * IRQ_LEVEL - Interrupt is level type. Will be also
59 * updated in the code when the above trigger
0911f124 60 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
61 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
62 * it from affinity setting
63 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
64 * IRQ_NOREQUEST - Interrupt cannot be requested via
65 * request_irq()
7f1b1244 66 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
67 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
68 * request/setup_irq()
69 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
70 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
71 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
31d9d9b6 72 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
73 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
74 * it from the spurious interrupt detection
75 * mechanism and from core side polling.
1da177e4 76 */
5d4d8fc9
TG
77enum {
78 IRQ_TYPE_NONE = 0x00000000,
79 IRQ_TYPE_EDGE_RISING = 0x00000001,
80 IRQ_TYPE_EDGE_FALLING = 0x00000002,
81 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
83 IRQ_TYPE_LEVEL_LOW = 0x00000008,
84 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 86 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
87
88 IRQ_TYPE_PROBE = 0x00000010,
89
90 IRQ_LEVEL = (1 << 8),
91 IRQ_PER_CPU = (1 << 9),
92 IRQ_NOPROBE = (1 << 10),
93 IRQ_NOREQUEST = (1 << 11),
94 IRQ_NOAUTOEN = (1 << 12),
95 IRQ_NO_BALANCING = (1 << 13),
96 IRQ_MOVE_PCNTXT = (1 << 14),
97 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 98 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 99 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 100 IRQ_IS_POLLED = (1 << 18),
5d4d8fc9 101};
950f4427 102
44247184
TG
103#define IRQF_MODIFY_MASK \
104 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 105 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd
TG
106 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
107 IRQ_IS_POLLED)
44247184 108
8f53f924
TG
109#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
110
3b8249e7
TG
111/*
112 * Return value for chip->irq_set_affinity()
113 *
114 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
115 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
116 */
117enum {
118 IRQ_SET_MASK_OK = 0,
119 IRQ_SET_MASK_OK_NOCOPY,
120};
121
5b912c10 122struct msi_desc;
08a543ad 123struct irq_domain;
6a6de9ef 124
ff7dcd44
TG
125/**
126 * struct irq_data - per irq and irq chip data passed down to chip functions
966dc736 127 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 128 * @irq: interrupt number
08a543ad 129 * @hwirq: hardware interrupt number, local to the interrupt domain
ff7dcd44 130 * @node: node index useful for balancing
30398bf6 131 * @state_use_accessors: status information for irq chip functions.
91c49917 132 * Use accessor functions to deal with it
ff7dcd44 133 * @chip: low level interrupt hardware access
08a543ad
GL
134 * @domain: Interrupt translation domain; responsible for mapping
135 * between hwirq number and linux irq number.
ff7dcd44
TG
136 * @handler_data: per-IRQ data for the irq_chip methods
137 * @chip_data: platform-specific per-chip private data for the chip
138 * methods, to allow shared chip implementations
139 * @msi_desc: MSI descriptor
140 * @affinity: IRQ affinity on SMP
ff7dcd44
TG
141 *
142 * The fields here need to overlay the ones in irq_desc until we
143 * cleaned up the direct references and switched everything over to
144 * irq_data.
145 */
146struct irq_data {
966dc736 147 u32 mask;
ff7dcd44 148 unsigned int irq;
08a543ad 149 unsigned long hwirq;
ff7dcd44 150 unsigned int node;
91c49917 151 unsigned int state_use_accessors;
ff7dcd44 152 struct irq_chip *chip;
08a543ad 153 struct irq_domain *domain;
ff7dcd44
TG
154 void *handler_data;
155 void *chip_data;
156 struct msi_desc *msi_desc;
ff7dcd44 157 cpumask_var_t affinity;
ff7dcd44
TG
158};
159
f230b6d5
TG
160/*
161 * Bit masks for irq_data.state
162 *
876dbd4c 163 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 164 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
165 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
166 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 167 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 168 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
169 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
170 * from suspend
e1ef8241
TG
171 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
172 * context
32f4125e
TG
173 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
174 * IRQD_IRQ_MASKED - Masked state of the interrupt
175 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
f230b6d5
TG
176 */
177enum {
876dbd4c 178 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
179 IRQD_SETAFFINITY_PENDING = (1 << 8),
180 IRQD_NO_BALANCING = (1 << 10),
181 IRQD_PER_CPU = (1 << 11),
2bdd1055 182 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 183 IRQD_LEVEL = (1 << 13),
7f94226f 184 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 185 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 186 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
187 IRQD_IRQ_MASKED = (1 << 17),
188 IRQD_IRQ_INPROGRESS = (1 << 18),
f230b6d5
TG
189};
190
191static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
192{
193 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
194}
195
a005677b
TG
196static inline bool irqd_is_per_cpu(struct irq_data *d)
197{
198 return d->state_use_accessors & IRQD_PER_CPU;
199}
200
201static inline bool irqd_can_balance(struct irq_data *d)
202{
203 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
204}
205
2bdd1055
TG
206static inline bool irqd_affinity_was_set(struct irq_data *d)
207{
208 return d->state_use_accessors & IRQD_AFFINITY_SET;
209}
210
ee38c04b
TG
211static inline void irqd_mark_affinity_was_set(struct irq_data *d)
212{
213 d->state_use_accessors |= IRQD_AFFINITY_SET;
214}
215
876dbd4c
TG
216static inline u32 irqd_get_trigger_type(struct irq_data *d)
217{
218 return d->state_use_accessors & IRQD_TRIGGER_MASK;
219}
220
221/*
222 * Must only be called inside irq_chip.irq_set_type() functions.
223 */
224static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
225{
226 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
227 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
228}
229
230static inline bool irqd_is_level_type(struct irq_data *d)
231{
232 return d->state_use_accessors & IRQD_LEVEL;
233}
234
7f94226f
TG
235static inline bool irqd_is_wakeup_set(struct irq_data *d)
236{
237 return d->state_use_accessors & IRQD_WAKEUP_STATE;
238}
239
e1ef8241
TG
240static inline bool irqd_can_move_in_process_context(struct irq_data *d)
241{
242 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
243}
244
801a0e9a
TG
245static inline bool irqd_irq_disabled(struct irq_data *d)
246{
247 return d->state_use_accessors & IRQD_IRQ_DISABLED;
248}
249
32f4125e
TG
250static inline bool irqd_irq_masked(struct irq_data *d)
251{
252 return d->state_use_accessors & IRQD_IRQ_MASKED;
253}
254
255static inline bool irqd_irq_inprogress(struct irq_data *d)
256{
257 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
258}
259
9cff60df
TG
260/*
261 * Functions for chained handlers which can be enabled/disabled by the
262 * standard disable_irq/enable_irq calls. Must be called with
263 * irq_desc->lock held.
264 */
265static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
266{
267 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
268}
269
270static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
271{
272 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
273}
274
a699e4e4
GL
275static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
276{
277 return d->hwirq;
278}
279
8fee5c36 280/**
6a6de9ef 281 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
282 *
283 * @name: name for /proc/interrupts
f8822657
TG
284 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
285 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
286 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
287 * @irq_disable: disable the interrupt
288 * @irq_ack: start of a new interrupt
289 * @irq_mask: mask an interrupt source
290 * @irq_mask_ack: ack and mask an interrupt source
291 * @irq_unmask: unmask an interrupt source
292 * @irq_eoi: end of interrupt
293 * @irq_set_affinity: set the CPU affinity on SMP machines
294 * @irq_retrigger: resend an IRQ to the CPU
295 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
296 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
297 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
298 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
299 * @irq_cpu_online: configure an interrupt source for a secondary CPU
300 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
cfefd21e
TG
301 * @irq_suspend: function called from core code on suspend once per chip
302 * @irq_resume: function called from core code on resume once per chip
303 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 304 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 305 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
306 * @irq_request_resources: optional to request resources before calling
307 * any other callback related to this irq
308 * @irq_release_resources: optional to release resources acquired with
309 * irq_request_resources
2bff17ad 310 * @flags: chip specific flags
1da177e4 311 */
6a6de9ef
TG
312struct irq_chip {
313 const char *name;
f8822657
TG
314 unsigned int (*irq_startup)(struct irq_data *data);
315 void (*irq_shutdown)(struct irq_data *data);
316 void (*irq_enable)(struct irq_data *data);
317 void (*irq_disable)(struct irq_data *data);
318
319 void (*irq_ack)(struct irq_data *data);
320 void (*irq_mask)(struct irq_data *data);
321 void (*irq_mask_ack)(struct irq_data *data);
322 void (*irq_unmask)(struct irq_data *data);
323 void (*irq_eoi)(struct irq_data *data);
324
325 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
326 int (*irq_retrigger)(struct irq_data *data);
327 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
328 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
329
330 void (*irq_bus_lock)(struct irq_data *data);
331 void (*irq_bus_sync_unlock)(struct irq_data *data);
332
0fdb4b25
DD
333 void (*irq_cpu_online)(struct irq_data *data);
334 void (*irq_cpu_offline)(struct irq_data *data);
335
cfefd21e
TG
336 void (*irq_suspend)(struct irq_data *data);
337 void (*irq_resume)(struct irq_data *data);
338 void (*irq_pm_shutdown)(struct irq_data *data);
339
d0051816
TG
340 void (*irq_calc_mask)(struct irq_data *data);
341
ab7798ff 342 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
343 int (*irq_request_resources)(struct irq_data *data);
344 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 345
2bff17ad 346 unsigned long flags;
1da177e4
LT
347};
348
d4d5e089
TG
349/*
350 * irq_chip specific flags
351 *
77694b40
TG
352 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
353 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 354 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
355 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
356 * when irq enabled
60f96b41 357 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 358 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 359 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
360 */
361enum {
362 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 363 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 364 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 365 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 366 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 367 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 368 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
369};
370
e144710b
TG
371/* This include will go away once we isolated irq_desc usage to core code */
372#include <linux/irqdesc.h>
0b8f1efa 373
34ffdb72
IM
374/*
375 * Pick up the arch-dependent methods:
376 */
377#include <asm/hw_irq.h>
1da177e4 378
b683de2b
TG
379#ifndef NR_IRQS_LEGACY
380# define NR_IRQS_LEGACY 0
381#endif
382
1318a481
TG
383#ifndef ARCH_IRQ_INIT_FLAGS
384# define ARCH_IRQ_INIT_FLAGS 0
385#endif
386
c1594b77 387#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 388
e144710b 389struct irqaction;
06fcb0c6 390extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 391extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
392extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
393extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 394
0fdb4b25
DD
395extern void irq_cpu_online(void);
396extern void irq_cpu_offline(void);
01f8fa4f
TG
397extern int irq_set_affinity_locked(struct irq_data *data,
398 const struct cpumask *cpumask, bool force);
0fdb4b25 399
3a3856d0 400#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
401void irq_move_irq(struct irq_data *data);
402void irq_move_masked_irq(struct irq_data *data);
e144710b 403#else
a439520f
TG
404static inline void irq_move_irq(struct irq_data *data) { }
405static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 406#endif
54d5d424 407
1da177e4 408extern int no_irq_affinity;
1da177e4 409
293a7a0a
TG
410#ifdef CONFIG_HARDIRQS_SW_RESEND
411int irq_set_parent(int irq, int parent_irq);
412#else
413static inline int irq_set_parent(int irq, int parent_irq)
414{
415 return 0;
416}
417#endif
418
6a6de9ef
TG
419/*
420 * Built-in IRQ handlers for various IRQ types,
bebd04cc 421 * callable via desc->handle_irq()
6a6de9ef 422 */
ec701584
HH
423extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
424extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
425extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
0521c8fb 426extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
ec701584
HH
427extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
428extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
31d9d9b6 429extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
ec701584 430extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
31b47cf7 431extern void handle_nested_irq(unsigned int irq);
6a6de9ef 432
6a6de9ef 433/* Handling of unhandled and spurious interrupts: */
34ffdb72 434extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
bedd30d9 435 irqreturn_t action_ret);
1da177e4 436
a4633adc 437
6a6de9ef
TG
438/* Enable/disable irq debugging output: */
439extern int noirqdebug_setup(char *str);
440
441/* Checks whether the interrupt can be requested by request_irq(): */
442extern int can_request_irq(unsigned int irq, unsigned long irqflags);
443
f8b5473f 444/* Dummy irq-chip implementations: */
6a6de9ef 445extern struct irq_chip no_irq_chip;
f8b5473f 446extern struct irq_chip dummy_irq_chip;
6a6de9ef 447
145fc655 448extern void
3836ca08 449irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
450 irq_flow_handler_t handle, const char *name);
451
3836ca08
TG
452static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
453 irq_flow_handler_t handle)
454{
455 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
456}
457
31d9d9b6
MZ
458extern int irq_set_percpu_devid(unsigned int irq);
459
6a6de9ef 460extern void
3836ca08 461__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 462 const char *name);
1da177e4 463
6a6de9ef 464static inline void
3836ca08 465irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 466{
3836ca08 467 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
468}
469
470/*
471 * Set a highlevel chained flow handler for a given IRQ.
472 * (a chained handler is automatically enabled and set to
7f1b1244 473 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
474 */
475static inline void
3836ca08 476irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 477{
3836ca08 478 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
479}
480
44247184
TG
481void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
482
483static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
484{
485 irq_modify_status(irq, 0, set);
486}
487
488static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
489{
490 irq_modify_status(irq, clr, 0);
491}
492
a0cd9ca2 493static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
494{
495 irq_modify_status(irq, 0, IRQ_NOPROBE);
496}
497
a0cd9ca2 498static inline void irq_set_probe(unsigned int irq)
44247184
TG
499{
500 irq_modify_status(irq, IRQ_NOPROBE, 0);
501}
46f4f8f6 502
7f1b1244
PM
503static inline void irq_set_nothread(unsigned int irq)
504{
505 irq_modify_status(irq, 0, IRQ_NOTHREAD);
506}
507
508static inline void irq_set_thread(unsigned int irq)
509{
510 irq_modify_status(irq, IRQ_NOTHREAD, 0);
511}
512
6f91a52d
TG
513static inline void irq_set_nested_thread(unsigned int irq, bool nest)
514{
515 if (nest)
516 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
517 else
518 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
519}
520
31d9d9b6
MZ
521static inline void irq_set_percpu_devid_flags(unsigned int irq)
522{
523 irq_set_status_flags(irq,
524 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
525 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
526}
527
3a16d713 528/* Handle dynamic irq creation and destruction */
d047f53a 529extern unsigned int create_irq_nr(unsigned int irq_want, int node);
5afba62c
JR
530extern unsigned int __create_irqs(unsigned int from, unsigned int count,
531 int node);
3a16d713
EB
532extern int create_irq(void);
533extern void destroy_irq(unsigned int irq);
5afba62c 534extern void destroy_irqs(unsigned int irq, unsigned int count);
3a16d713 535
b7b29338
TG
536/*
537 * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
538 * irq_free_desc instead.
539 */
3a16d713 540extern void dynamic_irq_cleanup(unsigned int irq);
b7b29338
TG
541static inline void dynamic_irq_init(unsigned int irq)
542{
543 dynamic_irq_cleanup(irq);
544}
dd87eb3a 545
3a16d713 546/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
547extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
548extern int irq_set_handler_data(unsigned int irq, void *data);
549extern int irq_set_chip_data(unsigned int irq, void *data);
550extern int irq_set_irq_type(unsigned int irq, unsigned int type);
551extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
552extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
553 struct msi_desc *entry);
f303a6dd 554extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 555
a0cd9ca2 556static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
557{
558 struct irq_data *d = irq_get_irq_data(irq);
559 return d ? d->chip : NULL;
560}
561
562static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
563{
564 return d->chip;
565}
566
a0cd9ca2 567static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
568{
569 struct irq_data *d = irq_get_irq_data(irq);
570 return d ? d->chip_data : NULL;
571}
572
573static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
574{
575 return d->chip_data;
576}
577
a0cd9ca2 578static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
579{
580 struct irq_data *d = irq_get_irq_data(irq);
581 return d ? d->handler_data : NULL;
582}
583
a0cd9ca2 584static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd
TG
585{
586 return d->handler_data;
587}
588
a0cd9ca2 589static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
590{
591 struct irq_data *d = irq_get_irq_data(irq);
592 return d ? d->msi_desc : NULL;
593}
594
595static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
596{
597 return d->msi_desc;
598}
599
1f6236bf
JMC
600static inline u32 irq_get_trigger_type(unsigned int irq)
601{
602 struct irq_data *d = irq_get_irq_data(irq);
603 return d ? irqd_get_trigger_type(d) : 0;
604}
605
b6873807
SAS
606int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
607 struct module *owner);
608
ec53cf23
PG
609/* use macros to avoid needing export.h for THIS_MODULE */
610#define irq_alloc_descs(irq, from, cnt, node) \
611 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
b6873807 612
ec53cf23
PG
613#define irq_alloc_desc(node) \
614 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 615
ec53cf23
PG
616#define irq_alloc_desc_at(at, node) \
617 irq_alloc_descs(at, at, 1, node)
1f5a5b87 618
ec53cf23
PG
619#define irq_alloc_desc_from(from, node) \
620 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 621
51906e77
AG
622#define irq_alloc_descs_from(from, cnt, node) \
623 irq_alloc_descs(-1, from, cnt, node)
624
ec53cf23
PG
625void irq_free_descs(unsigned int irq, unsigned int cnt);
626int irq_reserve_irqs(unsigned int from, unsigned int cnt);
1f5a5b87
TG
627
628static inline void irq_free_desc(unsigned int irq)
629{
630 irq_free_descs(irq, 1);
631}
632
639bd12f
PM
633static inline int irq_reserve_irq(unsigned int irq)
634{
635 return irq_reserve_irqs(irq, 1);
636}
637
7d828062
TG
638#ifndef irq_reg_writel
639# define irq_reg_writel(val, addr) writel(val, addr)
640#endif
641#ifndef irq_reg_readl
642# define irq_reg_readl(addr) readl(addr)
643#endif
644
645/**
646 * struct irq_chip_regs - register offsets for struct irq_gci
647 * @enable: Enable register offset to reg_base
648 * @disable: Disable register offset to reg_base
649 * @mask: Mask register offset to reg_base
650 * @ack: Ack register offset to reg_base
651 * @eoi: Eoi register offset to reg_base
652 * @type: Type configuration register offset to reg_base
653 * @polarity: Polarity configuration register offset to reg_base
654 */
655struct irq_chip_regs {
656 unsigned long enable;
657 unsigned long disable;
658 unsigned long mask;
659 unsigned long ack;
660 unsigned long eoi;
661 unsigned long type;
662 unsigned long polarity;
663};
664
665/**
666 * struct irq_chip_type - Generic interrupt chip instance for a flow type
667 * @chip: The real interrupt chip which provides the callbacks
668 * @regs: Register offsets for this chip
669 * @handler: Flow handler associated with this chip
670 * @type: Chip can handle these flow types
899f0e66
GF
671 * @mask_cache_priv: Cached mask register private to the chip type
672 * @mask_cache: Pointer to cached mask register
7d828062
TG
673 *
674 * A irq_generic_chip can have several instances of irq_chip_type when
675 * it requires different functions and register offsets for different
676 * flow types.
677 */
678struct irq_chip_type {
679 struct irq_chip chip;
680 struct irq_chip_regs regs;
681 irq_flow_handler_t handler;
682 u32 type;
899f0e66
GF
683 u32 mask_cache_priv;
684 u32 *mask_cache;
7d828062
TG
685};
686
687/**
688 * struct irq_chip_generic - Generic irq chip data structure
689 * @lock: Lock to protect register and cache data access
690 * @reg_base: Register base address (virtual)
691 * @irq_base: Interrupt base nr for this chip
692 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 693 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
694 * @type_cache: Cached type register
695 * @polarity_cache: Cached polarity register
696 * @wake_enabled: Interrupt can wakeup from suspend
697 * @wake_active: Interrupt is marked as an wakeup from suspend source
698 * @num_ct: Number of available irq_chip_type instances (usually 1)
699 * @private: Private data for non generic chip callbacks
088f40b7 700 * @installed: bitfield to denote installed interrupts
e8bd834f 701 * @unused: bitfield to denote unused interrupts
088f40b7 702 * @domain: irq domain pointer
cfefd21e 703 * @list: List head for keeping track of instances
7d828062
TG
704 * @chip_types: Array of interrupt irq_chip_types
705 *
706 * Note, that irq_chip_generic can have multiple irq_chip_type
707 * implementations which can be associated to a particular irq line of
708 * an irq_chip_generic instance. That allows to share and protect
709 * state in an irq_chip_generic instance when we need to implement
710 * different flow mechanisms (level/edge) for it.
711 */
712struct irq_chip_generic {
713 raw_spinlock_t lock;
714 void __iomem *reg_base;
715 unsigned int irq_base;
716 unsigned int irq_cnt;
717 u32 mask_cache;
718 u32 type_cache;
719 u32 polarity_cache;
720 u32 wake_enabled;
721 u32 wake_active;
722 unsigned int num_ct;
723 void *private;
088f40b7 724 unsigned long installed;
e8bd834f 725 unsigned long unused;
088f40b7 726 struct irq_domain *domain;
cfefd21e 727 struct list_head list;
7d828062
TG
728 struct irq_chip_type chip_types[0];
729};
730
731/**
732 * enum irq_gc_flags - Initialization flags for generic irq chips
733 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
734 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
735 * irq chips which need to call irq_set_wake() on
736 * the parent irq. Usually GPIO implementations
af80b0fe 737 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 738 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
7d828062
TG
739 */
740enum irq_gc_flags {
741 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
742 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 743 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 744 IRQ_GC_NO_MASK = 1 << 3,
7d828062
TG
745};
746
088f40b7
TG
747/*
748 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
749 * @irqs_per_chip: Number of interrupts per chip
750 * @num_chips: Number of chips
751 * @irq_flags_to_set: IRQ* flags to set on irq setup
752 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
753 * @gc_flags: Generic chip specific setup flags
754 * @gc: Array of pointers to generic interrupt chips
755 */
756struct irq_domain_chip_generic {
757 unsigned int irqs_per_chip;
758 unsigned int num_chips;
759 unsigned int irq_flags_to_clear;
760 unsigned int irq_flags_to_set;
761 enum irq_gc_flags gc_flags;
762 struct irq_chip_generic *gc[0];
763};
764
7d828062
TG
765/* Generic chip callback functions */
766void irq_gc_noop(struct irq_data *d);
767void irq_gc_mask_disable_reg(struct irq_data *d);
768void irq_gc_mask_set_bit(struct irq_data *d);
769void irq_gc_mask_clr_bit(struct irq_data *d);
770void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
771void irq_gc_ack_set_bit(struct irq_data *d);
772void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
773void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
774void irq_gc_eoi(struct irq_data *d);
775int irq_gc_set_wake(struct irq_data *d, unsigned int on);
776
777/* Setup functions for irq_chip_generic */
778struct irq_chip_generic *
779irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
780 void __iomem *reg_base, irq_flow_handler_t handler);
781void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
782 enum irq_gc_flags flags, unsigned int clr,
783 unsigned int set);
784int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
785void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
786 unsigned int clr, unsigned int set);
7d828062 787
088f40b7
TG
788struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
789int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
790 int num_ct, const char *name,
791 irq_flow_handler_t handler,
792 unsigned int clr, unsigned int set,
793 enum irq_gc_flags flags);
794
795
7d828062
TG
796static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
797{
798 return container_of(d->chip, struct irq_chip_type, chip);
799}
800
801#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
802
803#ifdef CONFIG_SMP
804static inline void irq_gc_lock(struct irq_chip_generic *gc)
805{
806 raw_spin_lock(&gc->lock);
807}
808
809static inline void irq_gc_unlock(struct irq_chip_generic *gc)
810{
811 raw_spin_unlock(&gc->lock);
812}
813#else
814static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
815static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
816#endif
817
06fcb0c6 818#endif /* _LINUX_IRQ_H */