]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/irq.h
Merge tag 'gic-4.4' of git://git.kernel.org/pub/scm/linux/kernel/git/maz/arm-platform...
[mirror_ubuntu-artful-kernel.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
75ffc007 18#include <linux/irqhandler.h>
908dcecd 19#include <linux/irqreturn.h>
dd3a1db9 20#include <linux/irqnr.h>
77904fd6 21#include <linux/errno.h>
503e5763 22#include <linux/topology.h>
3aa551c9 23#include <linux/wait.h>
332fd7c4 24#include <linux/io.h>
1da177e4
LT
25
26#include <asm/irq.h>
27#include <asm/ptrace.h>
7d12e780 28#include <asm/irq_regs.h>
1da177e4 29
ab7798ff 30struct seq_file;
ec53cf23 31struct module;
515085ef 32struct msi_msg;
1b7047ed 33enum irqchip_irq_state;
57a58a94 34
1da177e4
LT
35/*
36 * IRQ line status.
6e213616 37 *
5d4d8fc9
TG
38 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
39 *
40 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
48 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
5d4d8fc9
TG
54 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
0911f124 59 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
60 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
7f1b1244 65 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
66 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 70 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 71 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
72 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
1da177e4 75 */
5d4d8fc9
TG
76enum {
77 IRQ_TYPE_NONE = 0x00000000,
78 IRQ_TYPE_EDGE_RISING = 0x00000001,
79 IRQ_TYPE_EDGE_FALLING = 0x00000002,
80 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
81 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
82 IRQ_TYPE_LEVEL_LOW = 0x00000008,
83 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
84 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 85 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
86
87 IRQ_TYPE_PROBE = 0x00000010,
88
89 IRQ_LEVEL = (1 << 8),
90 IRQ_PER_CPU = (1 << 9),
91 IRQ_NOPROBE = (1 << 10),
92 IRQ_NOREQUEST = (1 << 11),
93 IRQ_NOAUTOEN = (1 << 12),
94 IRQ_NO_BALANCING = (1 << 13),
95 IRQ_MOVE_PCNTXT = (1 << 14),
96 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 97 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 98 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 99 IRQ_IS_POLLED = (1 << 18),
5d4d8fc9 100};
950f4427 101
44247184
TG
102#define IRQF_MODIFY_MASK \
103 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 104 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd
TG
105 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
106 IRQ_IS_POLLED)
44247184 107
8f53f924
TG
108#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
109
3b8249e7
TG
110/*
111 * Return value for chip->irq_set_affinity()
112 *
9df872fa
JL
113 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
114 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
115 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
116 * support stacked irqchips, which indicates skipping
117 * all descendent irqchips.
3b8249e7
TG
118 */
119enum {
120 IRQ_SET_MASK_OK = 0,
121 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 122 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
123};
124
5b912c10 125struct msi_desc;
08a543ad 126struct irq_domain;
6a6de9ef 127
ff7dcd44 128/**
0d0b4c86
JL
129 * struct irq_common_data - per irq data shared by all irqchips
130 * @state_use_accessors: status information for irq chip functions.
131 * Use accessor functions to deal with it
449e9cae 132 * @node: node index useful for balancing
af7080e0 133 * @handler_data: per-IRQ data for the irq_chip methods
9df872fa 134 * @affinity: IRQ affinity on SMP
b237721c 135 * @msi_desc: MSI descriptor
0d0b4c86
JL
136 */
137struct irq_common_data {
138 unsigned int state_use_accessors;
449e9cae
JL
139#ifdef CONFIG_NUMA
140 unsigned int node;
141#endif
af7080e0 142 void *handler_data;
b237721c 143 struct msi_desc *msi_desc;
9df872fa 144 cpumask_var_t affinity;
0d0b4c86
JL
145};
146
147/**
148 * struct irq_data - per irq chip data passed down to chip functions
966dc736 149 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 150 * @irq: interrupt number
08a543ad 151 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 152 * @common: point to data shared by all irqchips
ff7dcd44 153 * @chip: low level interrupt hardware access
08a543ad
GL
154 * @domain: Interrupt translation domain; responsible for mapping
155 * between hwirq number and linux irq number.
f8264e34
JL
156 * @parent_data: pointer to parent struct irq_data to support hierarchy
157 * irq_domain
ff7dcd44
TG
158 * @chip_data: platform-specific per-chip private data for the chip
159 * methods, to allow shared chip implementations
ff7dcd44
TG
160 */
161struct irq_data {
966dc736 162 u32 mask;
ff7dcd44 163 unsigned int irq;
08a543ad 164 unsigned long hwirq;
0d0b4c86 165 struct irq_common_data *common;
ff7dcd44 166 struct irq_chip *chip;
08a543ad 167 struct irq_domain *domain;
f8264e34
JL
168#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
169 struct irq_data *parent_data;
170#endif
ff7dcd44 171 void *chip_data;
ff7dcd44
TG
172};
173
f230b6d5 174/*
0d0b4c86 175 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 176 *
876dbd4c 177 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 178 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
179 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
180 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 181 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 182 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
183 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
184 * from suspend
e1ef8241
TG
185 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
186 * context
32f4125e
TG
187 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
188 * IRQD_IRQ_MASKED - Masked state of the interrupt
189 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 190 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 191 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
f230b6d5
TG
192 */
193enum {
876dbd4c 194 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
195 IRQD_SETAFFINITY_PENDING = (1 << 8),
196 IRQD_NO_BALANCING = (1 << 10),
197 IRQD_PER_CPU = (1 << 11),
2bdd1055 198 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 199 IRQD_LEVEL = (1 << 13),
7f94226f 200 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 201 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 202 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
203 IRQD_IRQ_MASKED = (1 << 17),
204 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 205 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 206 IRQD_FORWARDED_TO_VCPU = (1 << 20),
f230b6d5
TG
207};
208
0d0b4c86
JL
209#define __irqd_to_state(d) ((d)->common->state_use_accessors)
210
f230b6d5
TG
211static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
212{
0d0b4c86 213 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
214}
215
a005677b
TG
216static inline bool irqd_is_per_cpu(struct irq_data *d)
217{
0d0b4c86 218 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
219}
220
221static inline bool irqd_can_balance(struct irq_data *d)
222{
0d0b4c86 223 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
224}
225
2bdd1055
TG
226static inline bool irqd_affinity_was_set(struct irq_data *d)
227{
0d0b4c86 228 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
229}
230
ee38c04b
TG
231static inline void irqd_mark_affinity_was_set(struct irq_data *d)
232{
0d0b4c86 233 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
234}
235
876dbd4c
TG
236static inline u32 irqd_get_trigger_type(struct irq_data *d)
237{
0d0b4c86 238 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
239}
240
241/*
242 * Must only be called inside irq_chip.irq_set_type() functions.
243 */
244static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
245{
0d0b4c86
JL
246 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
247 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
876dbd4c
TG
248}
249
250static inline bool irqd_is_level_type(struct irq_data *d)
251{
0d0b4c86 252 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
253}
254
7f94226f
TG
255static inline bool irqd_is_wakeup_set(struct irq_data *d)
256{
0d0b4c86 257 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
258}
259
e1ef8241
TG
260static inline bool irqd_can_move_in_process_context(struct irq_data *d)
261{
0d0b4c86 262 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
263}
264
801a0e9a
TG
265static inline bool irqd_irq_disabled(struct irq_data *d)
266{
0d0b4c86 267 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
268}
269
32f4125e
TG
270static inline bool irqd_irq_masked(struct irq_data *d)
271{
0d0b4c86 272 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
273}
274
275static inline bool irqd_irq_inprogress(struct irq_data *d)
276{
0d0b4c86 277 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
278}
279
b76f1674
TG
280static inline bool irqd_is_wakeup_armed(struct irq_data *d)
281{
0d0b4c86 282 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
283}
284
fc569712
TG
285static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
286{
287 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
288}
289
290static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
291{
292 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
293}
294
295static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
296{
297 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
298}
b76f1674 299
a699e4e4
GL
300static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
301{
302 return d->hwirq;
303}
304
8fee5c36 305/**
6a6de9ef 306 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
307 *
308 * @name: name for /proc/interrupts
f8822657
TG
309 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
310 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
311 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
312 * @irq_disable: disable the interrupt
313 * @irq_ack: start of a new interrupt
314 * @irq_mask: mask an interrupt source
315 * @irq_mask_ack: ack and mask an interrupt source
316 * @irq_unmask: unmask an interrupt source
317 * @irq_eoi: end of interrupt
318 * @irq_set_affinity: set the CPU affinity on SMP machines
319 * @irq_retrigger: resend an IRQ to the CPU
320 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
321 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
322 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
323 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
324 * @irq_cpu_online: configure an interrupt source for a secondary CPU
325 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
326 * @irq_suspend: function called from core code on suspend once per
327 * chip, when one or more interrupts are installed
328 * @irq_resume: function called from core code on resume once per chip,
329 * when one ore more interrupts are installed
cfefd21e 330 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 331 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 332 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
333 * @irq_request_resources: optional to request resources before calling
334 * any other callback related to this irq
335 * @irq_release_resources: optional to release resources acquired with
336 * irq_request_resources
515085ef 337 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 338 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
339 * @irq_get_irqchip_state: return the internal state of an interrupt
340 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 341 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
2bff17ad 342 * @flags: chip specific flags
1da177e4 343 */
6a6de9ef
TG
344struct irq_chip {
345 const char *name;
f8822657
TG
346 unsigned int (*irq_startup)(struct irq_data *data);
347 void (*irq_shutdown)(struct irq_data *data);
348 void (*irq_enable)(struct irq_data *data);
349 void (*irq_disable)(struct irq_data *data);
350
351 void (*irq_ack)(struct irq_data *data);
352 void (*irq_mask)(struct irq_data *data);
353 void (*irq_mask_ack)(struct irq_data *data);
354 void (*irq_unmask)(struct irq_data *data);
355 void (*irq_eoi)(struct irq_data *data);
356
357 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
358 int (*irq_retrigger)(struct irq_data *data);
359 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
360 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
361
362 void (*irq_bus_lock)(struct irq_data *data);
363 void (*irq_bus_sync_unlock)(struct irq_data *data);
364
0fdb4b25
DD
365 void (*irq_cpu_online)(struct irq_data *data);
366 void (*irq_cpu_offline)(struct irq_data *data);
367
cfefd21e
TG
368 void (*irq_suspend)(struct irq_data *data);
369 void (*irq_resume)(struct irq_data *data);
370 void (*irq_pm_shutdown)(struct irq_data *data);
371
d0051816
TG
372 void (*irq_calc_mask)(struct irq_data *data);
373
ab7798ff 374 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
375 int (*irq_request_resources)(struct irq_data *data);
376 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 377
515085ef 378 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 379 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 380
1b7047ed
MZ
381 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
382 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
383
0a4377de
JL
384 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
385
2bff17ad 386 unsigned long flags;
1da177e4
LT
387};
388
d4d5e089
TG
389/*
390 * irq_chip specific flags
391 *
77694b40
TG
392 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
393 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 394 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
395 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
396 * when irq enabled
60f96b41 397 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 398 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 399 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
400 */
401enum {
402 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 403 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 404 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 405 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 406 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 407 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 408 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
409};
410
e144710b 411#include <linux/irqdesc.h>
0b8f1efa 412
34ffdb72
IM
413/*
414 * Pick up the arch-dependent methods:
415 */
416#include <asm/hw_irq.h>
1da177e4 417
b683de2b
TG
418#ifndef NR_IRQS_LEGACY
419# define NR_IRQS_LEGACY 0
420#endif
421
1318a481
TG
422#ifndef ARCH_IRQ_INIT_FLAGS
423# define ARCH_IRQ_INIT_FLAGS 0
424#endif
425
c1594b77 426#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 427
e144710b 428struct irqaction;
06fcb0c6 429extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 430extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
431extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
432extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 433
0fdb4b25
DD
434extern void irq_cpu_online(void);
435extern void irq_cpu_offline(void);
01f8fa4f
TG
436extern int irq_set_affinity_locked(struct irq_data *data,
437 const struct cpumask *cpumask, bool force);
0a4377de 438extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 439
f1e0bb0a
YY
440extern void irq_migrate_all_off_this_cpu(void);
441
3a3856d0 442#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
443void irq_move_irq(struct irq_data *data);
444void irq_move_masked_irq(struct irq_data *data);
e144710b 445#else
a439520f
TG
446static inline void irq_move_irq(struct irq_data *data) { }
447static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 448#endif
54d5d424 449
1da177e4 450extern int no_irq_affinity;
1da177e4 451
293a7a0a
TG
452#ifdef CONFIG_HARDIRQS_SW_RESEND
453int irq_set_parent(int irq, int parent_irq);
454#else
455static inline int irq_set_parent(int irq, int parent_irq)
456{
457 return 0;
458}
459#endif
460
6a6de9ef
TG
461/*
462 * Built-in IRQ handlers for various IRQ types,
bebd04cc 463 * callable via desc->handle_irq()
6a6de9ef 464 */
bd0b9ac4
TG
465extern void handle_level_irq(struct irq_desc *desc);
466extern void handle_fasteoi_irq(struct irq_desc *desc);
467extern void handle_edge_irq(struct irq_desc *desc);
468extern void handle_edge_eoi_irq(struct irq_desc *desc);
469extern void handle_simple_irq(struct irq_desc *desc);
470extern void handle_percpu_irq(struct irq_desc *desc);
471extern void handle_percpu_devid_irq(struct irq_desc *desc);
472extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 473extern void handle_nested_irq(unsigned int irq);
6a6de9ef 474
515085ef 475extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
85f08c17 476#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
3cfeffc2
SA
477extern void irq_chip_enable_parent(struct irq_data *data);
478extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
479extern void irq_chip_ack_parent(struct irq_data *data);
480extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
481extern void irq_chip_mask_parent(struct irq_data *data);
482extern void irq_chip_unmask_parent(struct irq_data *data);
483extern void irq_chip_eoi_parent(struct irq_data *data);
484extern int irq_chip_set_affinity_parent(struct irq_data *data,
485 const struct cpumask *dest,
486 bool force);
08b55e2a 487extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
488extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
489 void *vcpu_info);
b7560de1 490extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
491#endif
492
6a6de9ef 493/* Handling of unhandled and spurious interrupts: */
0dcdbc97 494extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 495
a4633adc 496
6a6de9ef
TG
497/* Enable/disable irq debugging output: */
498extern int noirqdebug_setup(char *str);
499
500/* Checks whether the interrupt can be requested by request_irq(): */
501extern int can_request_irq(unsigned int irq, unsigned long irqflags);
502
f8b5473f 503/* Dummy irq-chip implementations: */
6a6de9ef 504extern struct irq_chip no_irq_chip;
f8b5473f 505extern struct irq_chip dummy_irq_chip;
6a6de9ef 506
145fc655 507extern void
3836ca08 508irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
509 irq_flow_handler_t handle, const char *name);
510
3836ca08
TG
511static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
512 irq_flow_handler_t handle)
513{
514 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
515}
516
31d9d9b6
MZ
517extern int irq_set_percpu_devid(unsigned int irq);
518
6a6de9ef 519extern void
3836ca08 520__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 521 const char *name);
1da177e4 522
6a6de9ef 523static inline void
3836ca08 524irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 525{
3836ca08 526 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
527}
528
529/*
530 * Set a highlevel chained flow handler for a given IRQ.
531 * (a chained handler is automatically enabled and set to
7f1b1244 532 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
533 */
534static inline void
3836ca08 535irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 536{
3836ca08 537 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
538}
539
3b0f95be
RK
540/*
541 * Set a highlevel chained flow handler and its data for a given IRQ.
542 * (a chained handler is automatically enabled and set to
543 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
544 */
545void
546irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
547 void *data);
548
44247184
TG
549void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
550
551static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
552{
553 irq_modify_status(irq, 0, set);
554}
555
556static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
557{
558 irq_modify_status(irq, clr, 0);
559}
560
a0cd9ca2 561static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
562{
563 irq_modify_status(irq, 0, IRQ_NOPROBE);
564}
565
a0cd9ca2 566static inline void irq_set_probe(unsigned int irq)
44247184
TG
567{
568 irq_modify_status(irq, IRQ_NOPROBE, 0);
569}
46f4f8f6 570
7f1b1244
PM
571static inline void irq_set_nothread(unsigned int irq)
572{
573 irq_modify_status(irq, 0, IRQ_NOTHREAD);
574}
575
576static inline void irq_set_thread(unsigned int irq)
577{
578 irq_modify_status(irq, IRQ_NOTHREAD, 0);
579}
580
6f91a52d
TG
581static inline void irq_set_nested_thread(unsigned int irq, bool nest)
582{
583 if (nest)
584 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
585 else
586 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
587}
588
31d9d9b6
MZ
589static inline void irq_set_percpu_devid_flags(unsigned int irq)
590{
591 irq_set_status_flags(irq,
592 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
593 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
594}
595
3a16d713 596/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
597extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
598extern int irq_set_handler_data(unsigned int irq, void *data);
599extern int irq_set_chip_data(unsigned int irq, void *data);
600extern int irq_set_irq_type(unsigned int irq, unsigned int type);
601extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
602extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
603 struct msi_desc *entry);
f303a6dd 604extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 605
a0cd9ca2 606static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
607{
608 struct irq_data *d = irq_get_irq_data(irq);
609 return d ? d->chip : NULL;
610}
611
612static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
613{
614 return d->chip;
615}
616
a0cd9ca2 617static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
618{
619 struct irq_data *d = irq_get_irq_data(irq);
620 return d ? d->chip_data : NULL;
621}
622
623static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
624{
625 return d->chip_data;
626}
627
a0cd9ca2 628static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
629{
630 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 631 return d ? d->common->handler_data : NULL;
f303a6dd
TG
632}
633
a0cd9ca2 634static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 635{
af7080e0 636 return d->common->handler_data;
f303a6dd
TG
637}
638
a0cd9ca2 639static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
640{
641 struct irq_data *d = irq_get_irq_data(irq);
b237721c 642 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
643}
644
c391f262 645static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 646{
b237721c 647 return d->common->msi_desc;
f303a6dd
TG
648}
649
1f6236bf
JMC
650static inline u32 irq_get_trigger_type(unsigned int irq)
651{
652 struct irq_data *d = irq_get_irq_data(irq);
653 return d ? irqd_get_trigger_type(d) : 0;
654}
655
449e9cae 656static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 657{
449e9cae 658#ifdef CONFIG_NUMA
6783011b 659 return d->node;
449e9cae
JL
660#else
661 return 0;
662#endif
663}
664
665static inline int irq_data_get_node(struct irq_data *d)
666{
667 return irq_common_data_get_node(d->common);
6783011b
JL
668}
669
c64301a2
JL
670static inline struct cpumask *irq_get_affinity_mask(int irq)
671{
672 struct irq_data *d = irq_get_irq_data(irq);
673
9df872fa 674 return d ? d->common->affinity : NULL;
c64301a2
JL
675}
676
677static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
678{
9df872fa 679 return d->common->affinity;
c64301a2
JL
680}
681
62a08ae2
TG
682unsigned int arch_dynirq_lower_bound(unsigned int from);
683
b6873807
SAS
684int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
685 struct module *owner);
686
ec53cf23
PG
687/* use macros to avoid needing export.h for THIS_MODULE */
688#define irq_alloc_descs(irq, from, cnt, node) \
689 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
b6873807 690
ec53cf23
PG
691#define irq_alloc_desc(node) \
692 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 693
ec53cf23
PG
694#define irq_alloc_desc_at(at, node) \
695 irq_alloc_descs(at, at, 1, node)
1f5a5b87 696
ec53cf23
PG
697#define irq_alloc_desc_from(from, node) \
698 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 699
51906e77
AG
700#define irq_alloc_descs_from(from, cnt, node) \
701 irq_alloc_descs(-1, from, cnt, node)
702
ec53cf23 703void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
704static inline void irq_free_desc(unsigned int irq)
705{
706 irq_free_descs(irq, 1);
707}
708
7b6ef126
TG
709#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
710unsigned int irq_alloc_hwirqs(int cnt, int node);
711static inline unsigned int irq_alloc_hwirq(int node)
712{
713 return irq_alloc_hwirqs(1, node);
714}
715void irq_free_hwirqs(unsigned int from, int cnt);
716static inline void irq_free_hwirq(unsigned int irq)
717{
718 return irq_free_hwirqs(irq, 1);
719}
720int arch_setup_hwirq(unsigned int irq, int node);
721void arch_teardown_hwirq(unsigned int irq);
722#endif
723
c940e01c
TG
724#ifdef CONFIG_GENERIC_IRQ_LEGACY
725void irq_init_desc(unsigned int irq);
726#endif
727
7d828062
TG
728/**
729 * struct irq_chip_regs - register offsets for struct irq_gci
730 * @enable: Enable register offset to reg_base
731 * @disable: Disable register offset to reg_base
732 * @mask: Mask register offset to reg_base
733 * @ack: Ack register offset to reg_base
734 * @eoi: Eoi register offset to reg_base
735 * @type: Type configuration register offset to reg_base
736 * @polarity: Polarity configuration register offset to reg_base
737 */
738struct irq_chip_regs {
739 unsigned long enable;
740 unsigned long disable;
741 unsigned long mask;
742 unsigned long ack;
743 unsigned long eoi;
744 unsigned long type;
745 unsigned long polarity;
746};
747
748/**
749 * struct irq_chip_type - Generic interrupt chip instance for a flow type
750 * @chip: The real interrupt chip which provides the callbacks
751 * @regs: Register offsets for this chip
752 * @handler: Flow handler associated with this chip
753 * @type: Chip can handle these flow types
899f0e66
GF
754 * @mask_cache_priv: Cached mask register private to the chip type
755 * @mask_cache: Pointer to cached mask register
7d828062
TG
756 *
757 * A irq_generic_chip can have several instances of irq_chip_type when
758 * it requires different functions and register offsets for different
759 * flow types.
760 */
761struct irq_chip_type {
762 struct irq_chip chip;
763 struct irq_chip_regs regs;
764 irq_flow_handler_t handler;
765 u32 type;
899f0e66
GF
766 u32 mask_cache_priv;
767 u32 *mask_cache;
7d828062
TG
768};
769
770/**
771 * struct irq_chip_generic - Generic irq chip data structure
772 * @lock: Lock to protect register and cache data access
773 * @reg_base: Register base address (virtual)
2b280376
KC
774 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
775 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
776 * @suspend: Function called from core code on suspend once per
777 * chip; can be useful instead of irq_chip::suspend to
778 * handle chip details even when no interrupts are in use
779 * @resume: Function called from core code on resume once per chip;
780 * can be useful instead of irq_chip::suspend to handle
781 * chip details even when no interrupts are in use
7d828062
TG
782 * @irq_base: Interrupt base nr for this chip
783 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 784 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
785 * @type_cache: Cached type register
786 * @polarity_cache: Cached polarity register
787 * @wake_enabled: Interrupt can wakeup from suspend
788 * @wake_active: Interrupt is marked as an wakeup from suspend source
789 * @num_ct: Number of available irq_chip_type instances (usually 1)
790 * @private: Private data for non generic chip callbacks
088f40b7 791 * @installed: bitfield to denote installed interrupts
e8bd834f 792 * @unused: bitfield to denote unused interrupts
088f40b7 793 * @domain: irq domain pointer
cfefd21e 794 * @list: List head for keeping track of instances
7d828062
TG
795 * @chip_types: Array of interrupt irq_chip_types
796 *
797 * Note, that irq_chip_generic can have multiple irq_chip_type
798 * implementations which can be associated to a particular irq line of
799 * an irq_chip_generic instance. That allows to share and protect
800 * state in an irq_chip_generic instance when we need to implement
801 * different flow mechanisms (level/edge) for it.
802 */
803struct irq_chip_generic {
804 raw_spinlock_t lock;
805 void __iomem *reg_base;
2b280376
KC
806 u32 (*reg_readl)(void __iomem *addr);
807 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
808 void (*suspend)(struct irq_chip_generic *gc);
809 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
810 unsigned int irq_base;
811 unsigned int irq_cnt;
812 u32 mask_cache;
813 u32 type_cache;
814 u32 polarity_cache;
815 u32 wake_enabled;
816 u32 wake_active;
817 unsigned int num_ct;
818 void *private;
088f40b7 819 unsigned long installed;
e8bd834f 820 unsigned long unused;
088f40b7 821 struct irq_domain *domain;
cfefd21e 822 struct list_head list;
7d828062
TG
823 struct irq_chip_type chip_types[0];
824};
825
826/**
827 * enum irq_gc_flags - Initialization flags for generic irq chips
828 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
829 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
830 * irq chips which need to call irq_set_wake() on
831 * the parent irq. Usually GPIO implementations
af80b0fe 832 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 833 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 834 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
835 */
836enum irq_gc_flags {
837 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
838 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 839 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 840 IRQ_GC_NO_MASK = 1 << 3,
b7905595 841 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
842};
843
088f40b7
TG
844/*
845 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
846 * @irqs_per_chip: Number of interrupts per chip
847 * @num_chips: Number of chips
848 * @irq_flags_to_set: IRQ* flags to set on irq setup
849 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
850 * @gc_flags: Generic chip specific setup flags
851 * @gc: Array of pointers to generic interrupt chips
852 */
853struct irq_domain_chip_generic {
854 unsigned int irqs_per_chip;
855 unsigned int num_chips;
856 unsigned int irq_flags_to_clear;
857 unsigned int irq_flags_to_set;
858 enum irq_gc_flags gc_flags;
859 struct irq_chip_generic *gc[0];
860};
861
7d828062
TG
862/* Generic chip callback functions */
863void irq_gc_noop(struct irq_data *d);
864void irq_gc_mask_disable_reg(struct irq_data *d);
865void irq_gc_mask_set_bit(struct irq_data *d);
866void irq_gc_mask_clr_bit(struct irq_data *d);
867void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
868void irq_gc_ack_set_bit(struct irq_data *d);
869void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
870void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
871void irq_gc_eoi(struct irq_data *d);
872int irq_gc_set_wake(struct irq_data *d, unsigned int on);
873
874/* Setup functions for irq_chip_generic */
a5152c8a
BB
875int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
876 irq_hw_number_t hw_irq);
7d828062
TG
877struct irq_chip_generic *
878irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
879 void __iomem *reg_base, irq_flow_handler_t handler);
880void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
881 enum irq_gc_flags flags, unsigned int clr,
882 unsigned int set);
883int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
884void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
885 unsigned int clr, unsigned int set);
7d828062 886
088f40b7
TG
887struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
888int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
889 int num_ct, const char *name,
890 irq_flow_handler_t handler,
891 unsigned int clr, unsigned int set,
892 enum irq_gc_flags flags);
893
894
7d828062
TG
895static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
896{
897 return container_of(d->chip, struct irq_chip_type, chip);
898}
899
900#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
901
902#ifdef CONFIG_SMP
903static inline void irq_gc_lock(struct irq_chip_generic *gc)
904{
905 raw_spin_lock(&gc->lock);
906}
907
908static inline void irq_gc_unlock(struct irq_chip_generic *gc)
909{
910 raw_spin_unlock(&gc->lock);
911}
912#else
913static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
914static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
915#endif
916
332fd7c4
KC
917static inline void irq_reg_writel(struct irq_chip_generic *gc,
918 u32 val, int reg_offset)
919{
2b280376
KC
920 if (gc->reg_writel)
921 gc->reg_writel(val, gc->reg_base + reg_offset);
922 else
923 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
924}
925
926static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
927 int reg_offset)
928{
2b280376
KC
929 if (gc->reg_readl)
930 return gc->reg_readl(gc->reg_base + reg_offset);
931 else
932 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
933}
934
06fcb0c6 935#endif /* _LINUX_IRQ_H */