]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - include/linux/mlx4/cmd.h
Merge branch 'stable-3.18' of git://git.infradead.org/users/pcmoore/audit
[mirror_ubuntu-zesty-kernel.git] / include / linux / mlx4 / cmd.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2006 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_CMD_H
34#define MLX4_CMD_H
35
36#include <linux/dma-mapping.h>
2cccb9e4 37#include <linux/if_link.h>
225c7b1f
RD
38
39enum {
40 /* initialization and general commands */
41 MLX4_CMD_SYS_EN = 0x1,
42 MLX4_CMD_SYS_DIS = 0x2,
43 MLX4_CMD_MAP_FA = 0xfff,
44 MLX4_CMD_UNMAP_FA = 0xffe,
45 MLX4_CMD_RUN_FW = 0xff6,
46 MLX4_CMD_MOD_STAT_CFG = 0x34,
47 MLX4_CMD_QUERY_DEV_CAP = 0x3,
48 MLX4_CMD_QUERY_FW = 0x4,
49 MLX4_CMD_ENABLE_LAM = 0xff8,
50 MLX4_CMD_DISABLE_LAM = 0xff7,
51 MLX4_CMD_QUERY_DDR = 0x5,
52 MLX4_CMD_QUERY_ADAPTER = 0x6,
53 MLX4_CMD_INIT_HCA = 0x7,
54 MLX4_CMD_CLOSE_HCA = 0x8,
55 MLX4_CMD_INIT_PORT = 0x9,
56 MLX4_CMD_CLOSE_PORT = 0xa,
57 MLX4_CMD_QUERY_HCA = 0xb,
5ae2a7a8 58 MLX4_CMD_QUERY_PORT = 0x43,
27bf91d6 59 MLX4_CMD_SENSE_PORT = 0x4d,
e7c1c2c4 60 MLX4_CMD_HW_HEALTH_CHECK = 0x50,
225c7b1f 61 MLX4_CMD_SET_PORT = 0xc,
d0d68b86 62 MLX4_CMD_SET_NODE = 0x5a,
623ed84b 63 MLX4_CMD_QUERY_FUNC = 0x56,
225c7b1f
RD
64 MLX4_CMD_ACCESS_DDR = 0x2e,
65 MLX4_CMD_MAP_ICM = 0xffa,
66 MLX4_CMD_UNMAP_ICM = 0xff9,
67 MLX4_CMD_MAP_ICM_AUX = 0xffc,
68 MLX4_CMD_UNMAP_ICM_AUX = 0xffb,
69 MLX4_CMD_SET_ICM_SIZE = 0xffd,
623ed84b
JM
70 /*master notify fw on finish for slave's flr*/
71 MLX4_CMD_INFORM_FLR_DONE = 0x5b,
fe6f700d 72 MLX4_CMD_GET_OP_REQ = 0x59,
225c7b1f
RD
73
74 /* TPT commands */
75 MLX4_CMD_SW2HW_MPT = 0xd,
76 MLX4_CMD_QUERY_MPT = 0xe,
77 MLX4_CMD_HW2SW_MPT = 0xf,
78 MLX4_CMD_READ_MTT = 0x10,
79 MLX4_CMD_WRITE_MTT = 0x11,
80 MLX4_CMD_SYNC_TPT = 0x2f,
81
82 /* EQ commands */
83 MLX4_CMD_MAP_EQ = 0x12,
84 MLX4_CMD_SW2HW_EQ = 0x13,
85 MLX4_CMD_HW2SW_EQ = 0x14,
86 MLX4_CMD_QUERY_EQ = 0x15,
87
88 /* CQ commands */
89 MLX4_CMD_SW2HW_CQ = 0x16,
90 MLX4_CMD_HW2SW_CQ = 0x17,
91 MLX4_CMD_QUERY_CQ = 0x18,
3fdcb97f 92 MLX4_CMD_MODIFY_CQ = 0x2c,
225c7b1f
RD
93
94 /* SRQ commands */
95 MLX4_CMD_SW2HW_SRQ = 0x35,
96 MLX4_CMD_HW2SW_SRQ = 0x36,
97 MLX4_CMD_QUERY_SRQ = 0x37,
98 MLX4_CMD_ARM_SRQ = 0x40,
99
100 /* QP/EE commands */
101 MLX4_CMD_RST2INIT_QP = 0x19,
102 MLX4_CMD_INIT2RTR_QP = 0x1a,
103 MLX4_CMD_RTR2RTS_QP = 0x1b,
104 MLX4_CMD_RTS2RTS_QP = 0x1c,
105 MLX4_CMD_SQERR2RTS_QP = 0x1d,
106 MLX4_CMD_2ERR_QP = 0x1e,
107 MLX4_CMD_RTS2SQD_QP = 0x1f,
108 MLX4_CMD_SQD2SQD_QP = 0x38,
109 MLX4_CMD_SQD2RTS_QP = 0x20,
110 MLX4_CMD_2RST_QP = 0x21,
111 MLX4_CMD_QUERY_QP = 0x22,
112 MLX4_CMD_INIT2INIT_QP = 0x2d,
113 MLX4_CMD_SUSPEND_QP = 0x32,
114 MLX4_CMD_UNSUSPEND_QP = 0x33,
b01978ca 115 MLX4_CMD_UPDATE_QP = 0x61,
225c7b1f
RD
116 /* special QP and management commands */
117 MLX4_CMD_CONF_SPECIAL_QP = 0x23,
118 MLX4_CMD_MAD_IFC = 0x24,
114840c3 119 MLX4_CMD_MAD_DEMUX = 0x203,
225c7b1f
RD
120
121 /* multicast commands */
122 MLX4_CMD_READ_MCG = 0x25,
123 MLX4_CMD_WRITE_MCG = 0x26,
124 MLX4_CMD_MGID_HASH = 0x27,
125
126 /* miscellaneous commands */
127 MLX4_CMD_DIAG_RPRT = 0x30,
128 MLX4_CMD_NOP = 0x31,
d18f141a 129 MLX4_CMD_CONFIG_DEV = 0x3a,
623ed84b
JM
130 MLX4_CMD_ACCESS_MEM = 0x2e,
131 MLX4_CMD_SET_VEP = 0x52,
132
133 /* Ethernet specific commands */
134 MLX4_CMD_SET_VLAN_FLTR = 0x47,
135 MLX4_CMD_SET_MCAST_FLTR = 0x48,
136 MLX4_CMD_DUMP_ETH_STATS = 0x49,
137
138 /* Communication channel commands */
139 MLX4_CMD_ARM_COMM_CHANNEL = 0x57,
140 MLX4_CMD_GEN_EQE = 0x58,
141
142 /* virtual commands */
143 MLX4_CMD_ALLOC_RES = 0xf00,
144 MLX4_CMD_FREE_RES = 0xf01,
145 MLX4_CMD_MCAST_ATTACH = 0xf05,
146 MLX4_CMD_UCAST_ATTACH = 0xf06,
147 MLX4_CMD_PROMISC = 0xf08,
148 MLX4_CMD_QUERY_FUNC_CAP = 0xf0a,
149 MLX4_CMD_QP_ATTACH = 0xf0b,
225c7b1f
RD
150
151 /* debug commands */
152 MLX4_CMD_QUERY_DEBUG_MSG = 0x2a,
153 MLX4_CMD_SET_DEBUG_MSG = 0x2b,
f2a3f6a3
OG
154
155 /* statistics commands */
156 MLX4_CMD_QUERY_IF_STAT = 0X54,
623ed84b 157 MLX4_CMD_SET_IF_STAT = 0X55,
e5395e92 158
8fcfb4db
HHZ
159 /* register/delete flow steering network rules */
160 MLX4_QP_FLOW_STEERING_ATTACH = 0x65,
161 MLX4_QP_FLOW_STEERING_DETACH = 0x66,
4de65803 162 MLX4_FLOW_STEERING_IB_UC_QP_RANGE = 0x64,
225c7b1f
RD
163};
164
165enum {
166 MLX4_CMD_TIME_CLASS_A = 10000,
167 MLX4_CMD_TIME_CLASS_B = 10000,
168 MLX4_CMD_TIME_CLASS_C = 10000,
169};
170
171enum {
623ed84b
JM
172 MLX4_MAILBOX_SIZE = 4096,
173 MLX4_ACCESS_MEM_ALIGN = 256,
225c7b1f
RD
174};
175
2a2336f8
YP
176enum {
177 /* set port opcode modifiers */
178 MLX4_SET_PORT_GENERAL = 0x0,
179 MLX4_SET_PORT_RQP_CALC = 0x1,
180 MLX4_SET_PORT_MAC_TABLE = 0x2,
181 MLX4_SET_PORT_VLAN_TABLE = 0x3,
182 MLX4_SET_PORT_PRIO_MAP = 0x4,
96dfa684 183 MLX4_SET_PORT_GID_TABLE = 0x5,
5930e8d0
OG
184 MLX4_SET_PORT_PRIO2TC = 0x8,
185 MLX4_SET_PORT_SCHEDULER = 0x9,
7ffdf726 186 MLX4_SET_PORT_VXLAN = 0xB
2a2336f8
YP
187};
188
114840c3
JM
189enum {
190 MLX4_CMD_MAD_DEMUX_CONFIG = 0,
191 MLX4_CMD_MAD_DEMUX_QUERY_STATE = 1,
192 MLX4_CMD_MAD_DEMUX_QUERY_RESTR = 2, /* Query mad demux restrictions */
193};
194
f9baff50
JM
195enum {
196 MLX4_CMD_WRAPPED,
197 MLX4_CMD_NATIVE
198};
199
225c7b1f
RD
200struct mlx4_dev;
201
202struct mlx4_cmd_mailbox {
203 void *buf;
204 dma_addr_t dma;
205};
206
207int __mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
208 int out_is_imm, u32 in_modifier, u8 op_modifier,
f9baff50 209 u16 op, unsigned long timeout, int native);
225c7b1f
RD
210
211/* Invoke a command with no output parameter */
212static inline int mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u32 in_modifier,
f9baff50
JM
213 u8 op_modifier, u16 op, unsigned long timeout,
214 int native)
225c7b1f
RD
215{
216 return __mlx4_cmd(dev, in_param, NULL, 0, in_modifier,
f9baff50 217 op_modifier, op, timeout, native);
225c7b1f
RD
218}
219
220/* Invoke a command with an output mailbox */
221static inline int mlx4_cmd_box(struct mlx4_dev *dev, u64 in_param, u64 out_param,
222 u32 in_modifier, u8 op_modifier, u16 op,
f9baff50 223 unsigned long timeout, int native)
225c7b1f
RD
224{
225 return __mlx4_cmd(dev, in_param, &out_param, 0, in_modifier,
f9baff50 226 op_modifier, op, timeout, native);
225c7b1f
RD
227}
228
229/*
230 * Invoke a command with an immediate output parameter (and copy the
231 * output into the caller's out_param pointer after the command
232 * executes).
233 */
234static inline int mlx4_cmd_imm(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
235 u32 in_modifier, u8 op_modifier, u16 op,
f9baff50 236 unsigned long timeout, int native)
225c7b1f
RD
237{
238 return __mlx4_cmd(dev, in_param, out_param, 1, in_modifier,
f9baff50 239 op_modifier, op, timeout, native);
225c7b1f
RD
240}
241
242struct mlx4_cmd_mailbox *mlx4_alloc_cmd_mailbox(struct mlx4_dev *dev);
243void mlx4_free_cmd_mailbox(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox);
244
623ed84b 245u32 mlx4_comm_get_version(void);
8f7ba3ca 246int mlx4_set_vf_mac(struct mlx4_dev *dev, int port, int vf, u64 mac);
3f7fb021 247int mlx4_set_vf_vlan(struct mlx4_dev *dev, int port, int vf, u16 vlan, u8 qos);
e6b6a231 248int mlx4_set_vf_spoofchk(struct mlx4_dev *dev, int port, int vf, bool setting);
2cccb9e4 249int mlx4_get_vf_config(struct mlx4_dev *dev, int port, int vf, struct ifla_vf_info *ivf);
948e306d 250int mlx4_set_vf_link_state(struct mlx4_dev *dev, int port, int vf, int link_state);
5ea8bbfc
JM
251/*
252 * mlx4_get_slave_default_vlan -
253 * return true if VST ( default vlan)
254 * if VST, will return vlan & qos (if not NULL)
255 */
256bool mlx4_get_slave_default_vlan(struct mlx4_dev *dev, int port, int slave,
257 u16 *vlan, u8 *qos);
623ed84b 258
ab9c17a0
JM
259#define MLX4_COMM_GET_IF_REV(cmd_chan_ver) (u8)((cmd_chan_ver) >> 8)
260
225c7b1f 261#endif /* MLX4_CMD_H */