]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/mlx4/device.h
net/mlx4_core: Add port attribute when tracking counters
[mirror_ubuntu-bionic-kernel.git] / include / linux / mlx4 / device.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
574e2af7 36#include <linux/if_ether.h>
225c7b1f
RD
37#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
d9236c3f 40#include <linux/cpu_rmap.h>
48ea526a 41#include <linux/crash_dump.h>
225c7b1f 42
60063497 43#include <linux/atomic.h>
225c7b1f 44
74d23cc7 45#include <linux/timecounter.h>
ec693d47 46
0b7ca5a9
YP
47#define MAX_MSIX_P_PORT 17
48#define MAX_MSIX 64
0b7ca5a9 49#define MIN_MSIX_P_PORT 5
c66fa19c
MB
50#define MLX4_IS_LEGACY_EQ_MODE(dev_cap) ((dev_cap).num_comp_vectors < \
51 (dev_cap).num_ports * MIN_MSIX_P_PORT)
0b7ca5a9 52
523ece88
EE
53#define MLX4_MAX_100M_UNITS_VAL 255 /*
54 * work around: can't set values
55 * greater then this value when
56 * using 100 Mbps units.
57 */
58#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
59#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
60#define MLX4_RATELIMIT_DEFAULT 0x00ff
61
6ee51a4e 62#define MLX4_ROCE_MAX_GIDS 128
b6ffaeff 63#define MLX4_ROCE_PF_GIDS 16
6ee51a4e 64
225c7b1f
RD
65enum {
66 MLX4_FLAG_MSI_X = 1 << 0,
5ae2a7a8 67 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
623ed84b
JM
68 MLX4_FLAG_MASTER = 1 << 2,
69 MLX4_FLAG_SLAVE = 1 << 3,
70 MLX4_FLAG_SRIOV = 1 << 4,
acddd5dd 71 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
53f33ae2 72 MLX4_FLAG_BONDED = 1 << 7
225c7b1f
RD
73};
74
efcd235d
JM
75enum {
76 MLX4_PORT_CAP_IS_SM = 1 << 1,
77 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
78};
79
225c7b1f 80enum {
fc06573d
JM
81 MLX4_MAX_PORTS = 2,
82 MLX4_MAX_PORT_PKEYS = 128
225c7b1f
RD
83};
84
396f2feb
JM
85/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
86 * These qkeys must not be allowed for general use. This is a 64k range,
87 * and to test for violation, we use the mask (protect against future chg).
88 */
89#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
90#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
91
cd9281d8
JM
92enum {
93 MLX4_BOARD_ID_LEN = 64
94};
95
623ed84b
JM
96enum {
97 MLX4_MAX_NUM_PF = 16,
de966c59 98 MLX4_MAX_NUM_VF = 126,
1ab95d37 99 MLX4_MAX_NUM_VF_P_PORT = 64,
5a2e87b1 100 MLX4_MFUNC_MAX = 128,
3fc929e2 101 MLX4_MAX_EQ_NUM = 1024,
623ed84b
JM
102 MLX4_MFUNC_EQ_NUM = 4,
103 MLX4_MFUNC_MAX_EQES = 8,
104 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
105};
106
0ff1fb65
HHZ
107/* Driver supports 3 diffrent device methods to manage traffic steering:
108 * -device managed - High level API for ib and eth flow steering. FW is
109 * managing flow steering tables.
c96d97f4
HHZ
110 * - B0 steering mode - Common low level API for ib and (if supported) eth.
111 * - A0 steering mode - Limited low level API for eth. In case of IB,
112 * B0 mode is in use.
113 */
114enum {
115 MLX4_STEERING_MODE_A0,
0ff1fb65
HHZ
116 MLX4_STEERING_MODE_B0,
117 MLX4_STEERING_MODE_DEVICE_MANAGED
c96d97f4
HHZ
118};
119
7d077cd3
MB
120enum {
121 MLX4_STEERING_DMFS_A0_DEFAULT,
122 MLX4_STEERING_DMFS_A0_DYNAMIC,
123 MLX4_STEERING_DMFS_A0_STATIC,
124 MLX4_STEERING_DMFS_A0_DISABLE,
125 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
126};
127
c96d97f4
HHZ
128static inline const char *mlx4_steering_mode_str(int steering_mode)
129{
130 switch (steering_mode) {
131 case MLX4_STEERING_MODE_A0:
132 return "A0 steering";
133
134 case MLX4_STEERING_MODE_B0:
135 return "B0 steering";
0ff1fb65
HHZ
136
137 case MLX4_STEERING_MODE_DEVICE_MANAGED:
138 return "Device managed flow steering";
139
c96d97f4
HHZ
140 default:
141 return "Unrecognize steering mode";
142 }
143}
144
7ffdf726
OG
145enum {
146 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
147 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
148};
149
225c7b1f 150enum {
52eafc68
OG
151 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
152 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
153 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
012a8ff5 154 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
52eafc68
OG
155 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
156 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
157 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
158 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
159 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
160 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
161 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
162 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
163 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
164 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
165 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
166 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
ccf86321
OG
167 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
168 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
f3a9d1f2 169 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
559a9f1d
OD
170 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
171 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
ccf86321
OG
172 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
173 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
f2a3f6a3 174 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
58a60168 175 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
802f42a8 176 MLX4_DEV_CAP_FLAG_RSS_IP_FRAG = 1LL << 52,
540b3a39 177 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
00f5ce99
JM
178 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
179 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
08ff3235
OG
180 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
181 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
225c7b1f
RD
182};
183
b3416f44
SP
184enum {
185 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
186 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
0ff1fb65 187 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
955154fa 188 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
5930e8d0 189 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
3f7fb021 190 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
e6b6a231 191 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
b01978ca 192 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
4de65803 193 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
4ba9920e
LT
194 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
195 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
114840c3 196 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
77507aa2 197 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
adbc7ac5 198 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
a53e3e8c 199 MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
d475c95b 200 MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
7ae0e400 201 MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
de966c59 202 MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
7d077cd3 203 MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
be6a6b43 204 MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19,
59e14e32 205 MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT = 1LL << 20,
d237baa1
SM
206 MLX4_DEV_CAP_FLAG2_PORT_REMAP = 1LL << 21,
207 MLX4_DEV_CAP_FLAG2_QCN = 1LL << 22,
0b131561 208 MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT = 1LL << 23,
d019fcb2
IS
209 MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN = 1LL << 24,
210 MLX4_DEV_CAP_FLAG2_QOS_VPP = 1LL << 25,
3742cc65 211 MLX4_DEV_CAP_FLAG2_ETS_CFG = 1LL << 26,
51af33cf 212 MLX4_DEV_CAP_FLAG2_PORT_BEACON = 1LL << 27,
78500b8c 213 MLX4_DEV_CAP_FLAG2_IGNORE_FCS = 1LL << 28,
b3416f44
SP
214};
215
ddae0349 216enum {
d57febe1
MB
217 MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
218 MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
ddae0349
EE
219};
220
55ad3592
YH
221enum {
222 MLX4_VF_CAP_FLAG_RESET = 1 << 0
223};
224
ddae0349
EE
225/* bit enums for an 8-bit flags field indicating special use
226 * QPs which require special handling in qp_reserve_range.
227 * Currently, this only includes QPs used by the ETH interface,
228 * where we expect to use blueflame. These QPs must not have
229 * bits 6 and 7 set in their qp number.
230 *
231 * This enum may use only bits 0..7.
232 */
233enum {
d57febe1 234 MLX4_RESERVE_A0_QP = 1 << 6,
ddae0349
EE
235 MLX4_RESERVE_ETH_BF_QP = 1 << 7,
236};
237
08ff3235
OG
238enum {
239 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
77507aa2
IS
240 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
241 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
242 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
08ff3235
OG
243};
244
245enum {
77507aa2 246 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
08ff3235
OG
247};
248
249enum {
77507aa2 250 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
7d077cd3
MB
251 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
252 MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
08ff3235
OG
253};
254
255
97285b78
MA
256#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
257
95d04f07 258enum {
804d6a89 259 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
95d04f07
RD
260 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
261 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
262 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
263 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
264 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
59e14e32 265 MLX4_BMME_FLAG_PORT_REMAP = 1 << 24,
09e05c3f 266 MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
95d04f07
RD
267};
268
59e14e32
MS
269enum {
270 MLX4_FLAG_PORT_REMAP = MLX4_BMME_FLAG_PORT_REMAP
271};
272
225c7b1f
RD
273enum mlx4_event {
274 MLX4_EVENT_TYPE_COMP = 0x00,
275 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
276 MLX4_EVENT_TYPE_COMM_EST = 0x02,
277 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
278 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
279 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
280 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
281 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
282 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
283 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
284 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
285 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
286 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
287 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
288 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
289 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
290 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
623ed84b
JM
291 MLX4_EVENT_TYPE_CMD = 0x0a,
292 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
293 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
fe6f700d 294 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
5984be90 295 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
623ed84b 296 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
00f5ce99 297 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
be6a6b43 298 MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT = 0x3e,
623ed84b 299 MLX4_EVENT_TYPE_NONE = 0xff,
225c7b1f
RD
300};
301
302enum {
303 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
304 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
305};
306
be6a6b43
JM
307enum {
308 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE = 1,
309 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE = 2,
310};
311
5984be90
JM
312enum {
313 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
314};
315
993c401e
JM
316enum slave_port_state {
317 SLAVE_PORT_DOWN = 0,
318 SLAVE_PENDING_UP,
319 SLAVE_PORT_UP,
320};
321
322enum slave_port_gen_event {
323 SLAVE_PORT_GEN_EVENT_DOWN = 0,
324 SLAVE_PORT_GEN_EVENT_UP,
325 SLAVE_PORT_GEN_EVENT_NONE,
326};
327
328enum slave_port_state_event {
329 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
330 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
331 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
332 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
333};
334
225c7b1f
RD
335enum {
336 MLX4_PERM_LOCAL_READ = 1 << 10,
337 MLX4_PERM_LOCAL_WRITE = 1 << 11,
338 MLX4_PERM_REMOTE_READ = 1 << 12,
339 MLX4_PERM_REMOTE_WRITE = 1 << 13,
804d6a89
SM
340 MLX4_PERM_ATOMIC = 1 << 14,
341 MLX4_PERM_BIND_MW = 1 << 15,
e630664c 342 MLX4_PERM_MASK = 0xFC00
225c7b1f
RD
343};
344
345enum {
346 MLX4_OPCODE_NOP = 0x00,
347 MLX4_OPCODE_SEND_INVAL = 0x01,
348 MLX4_OPCODE_RDMA_WRITE = 0x08,
349 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
350 MLX4_OPCODE_SEND = 0x0a,
351 MLX4_OPCODE_SEND_IMM = 0x0b,
352 MLX4_OPCODE_LSO = 0x0e,
353 MLX4_OPCODE_RDMA_READ = 0x10,
354 MLX4_OPCODE_ATOMIC_CS = 0x11,
355 MLX4_OPCODE_ATOMIC_FA = 0x12,
6fa8f719
VS
356 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
357 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
225c7b1f
RD
358 MLX4_OPCODE_BIND_MW = 0x18,
359 MLX4_OPCODE_FMR = 0x19,
360 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
361 MLX4_OPCODE_CONFIG_CMD = 0x1f,
362
363 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
364 MLX4_RECV_OPCODE_SEND = 0x01,
365 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
366 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
367
368 MLX4_CQE_OPCODE_ERROR = 0x1e,
369 MLX4_CQE_OPCODE_RESIZE = 0x16,
370};
371
372enum {
373 MLX4_STAT_RATE_OFFSET = 5
374};
375
da995a8a 376enum mlx4_protocol {
0345584e
YP
377 MLX4_PROT_IB_IPV6 = 0,
378 MLX4_PROT_ETH,
379 MLX4_PROT_IB_IPV4,
380 MLX4_PROT_FCOE
da995a8a
AS
381};
382
29bdc883
VS
383enum {
384 MLX4_MTT_FLAG_PRESENT = 1
385};
386
93fc9e1b
YP
387enum mlx4_qp_region {
388 MLX4_QP_REGION_FW = 0,
d57febe1
MB
389 MLX4_QP_REGION_RSS_RAW_ETH,
390 MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
93fc9e1b
YP
391 MLX4_QP_REGION_ETH_ADDR,
392 MLX4_QP_REGION_FC_ADDR,
393 MLX4_QP_REGION_FC_EXCH,
394 MLX4_NUM_QP_REGION
395};
396
7ff93f8b 397enum mlx4_port_type {
623ed84b 398 MLX4_PORT_TYPE_NONE = 0,
27bf91d6
YP
399 MLX4_PORT_TYPE_IB = 1,
400 MLX4_PORT_TYPE_ETH = 2,
401 MLX4_PORT_TYPE_AUTO = 3
7ff93f8b
YP
402};
403
2a2336f8
YP
404enum mlx4_special_vlan_idx {
405 MLX4_NO_VLAN_IDX = 0,
406 MLX4_VLAN_MISS_IDX,
407 MLX4_VLAN_REGULAR
408};
409
0345584e
YP
410enum mlx4_steer_type {
411 MLX4_MC_STEER = 0,
412 MLX4_UC_STEER,
413 MLX4_NUM_STEERS
414};
415
93fc9e1b
YP
416enum {
417 MLX4_NUM_FEXCH = 64 * 1024,
418};
419
5a0fd094
EC
420enum {
421 MLX4_MAX_FAST_REG_PAGES = 511,
422};
423
00f5ce99
JM
424enum {
425 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
426 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
427 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
428};
429
430/* Port mgmt change event handling */
431enum {
432 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
433 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
434 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
435 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
436 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
437};
438
f6bc11e4
YH
439enum {
440 MLX4_DEVICE_STATE_UP = 1 << 0,
441 MLX4_DEVICE_STATE_INTERNAL_ERROR = 1 << 1,
442};
443
c69453e2
YH
444enum {
445 MLX4_INTERFACE_STATE_UP = 1 << 0,
446 MLX4_INTERFACE_STATE_DELETION = 1 << 1,
447};
448
00f5ce99
JM
449#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
450 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
451
32a173c7
SM
452enum mlx4_module_id {
453 MLX4_MODULE_ID_SFP = 0x3,
454 MLX4_MODULE_ID_QSFP = 0xC,
455 MLX4_MODULE_ID_QSFP_PLUS = 0xD,
456 MLX4_MODULE_ID_QSFP28 = 0x11,
457};
458
fc31e256
OG
459enum { /* rl */
460 MLX4_QP_RATE_LIMIT_NONE = 0,
461 MLX4_QP_RATE_LIMIT_KBS = 1,
462 MLX4_QP_RATE_LIMIT_MBS = 2,
463 MLX4_QP_RATE_LIMIT_GBS = 3
464};
465
466struct mlx4_rate_limit_caps {
467 u16 num_rates; /* Number of different rates */
468 u8 min_unit;
469 u16 min_val;
470 u8 max_unit;
471 u16 max_val;
472};
473
ea54b10c
JM
474static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
475{
476 return (major << 32) | (minor << 16) | subminor;
477}
478
3fc929e2 479struct mlx4_phys_caps {
6634961c
JM
480 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
481 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
3fc929e2 482 u32 num_phys_eqs;
47605df9
JM
483 u32 base_sqpn;
484 u32 base_proxy_sqpn;
485 u32 base_tunnel_sqpn;
3fc929e2
MA
486};
487
225c7b1f
RD
488struct mlx4_caps {
489 u64 fw_ver;
623ed84b 490 u32 function;
225c7b1f 491 int num_ports;
5ae2a7a8 492 int vl_cap[MLX4_MAX_PORTS + 1];
b79acb49 493 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
9a5aa622 494 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
b79acb49
YP
495 u64 def_mac[MLX4_MAX_PORTS + 1];
496 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
5ae2a7a8
RD
497 int gid_table_len[MLX4_MAX_PORTS + 1];
498 int pkey_table_len[MLX4_MAX_PORTS + 1];
7699517d
YP
499 int trans_type[MLX4_MAX_PORTS + 1];
500 int vendor_oui[MLX4_MAX_PORTS + 1];
501 int wavelength[MLX4_MAX_PORTS + 1];
502 u64 trans_code[MLX4_MAX_PORTS + 1];
225c7b1f
RD
503 int local_ca_ack_delay;
504 int num_uars;
f5311ac1 505 u32 uar_page_size;
225c7b1f
RD
506 int bf_reg_size;
507 int bf_regs_per_page;
508 int max_sq_sg;
509 int max_rq_sg;
510 int num_qps;
511 int max_wqes;
512 int max_sq_desc_sz;
513 int max_rq_desc_sz;
514 int max_qp_init_rdma;
515 int max_qp_dest_rdma;
99ec41d0 516 u32 *qp0_qkey;
47605df9
JM
517 u32 *qp0_proxy;
518 u32 *qp1_proxy;
519 u32 *qp0_tunnel;
520 u32 *qp1_tunnel;
225c7b1f
RD
521 int num_srqs;
522 int max_srq_wqes;
523 int max_srq_sge;
524 int reserved_srqs;
525 int num_cqs;
526 int max_cqes;
527 int reserved_cqs;
7ae0e400 528 int num_sys_eqs;
225c7b1f
RD
529 int num_eqs;
530 int reserved_eqs;
b8dd786f 531 int num_comp_vectors;
225c7b1f 532 int num_mpts;
a5bbe892 533 int max_fmr_maps;
2b8fb286 534 int num_mtts;
225c7b1f
RD
535 int fmr_reserved_mtts;
536 int reserved_mtts;
537 int reserved_mrws;
538 int reserved_uars;
539 int num_mgms;
540 int num_amgms;
541 int reserved_mcgs;
542 int num_qp_per_mgm;
c96d97f4 543 int steering_mode;
7d077cd3 544 int dmfs_high_steer_mode;
0ff1fb65 545 int fs_log_max_ucast_qp_range_size;
225c7b1f
RD
546 int num_pds;
547 int reserved_pds;
012a8ff5
SH
548 int max_xrcds;
549 int reserved_xrcds;
225c7b1f 550 int mtt_entry_sz;
149983af 551 u32 max_msg_sz;
225c7b1f 552 u32 page_size_cap;
52eafc68 553 u64 flags;
b3416f44 554 u64 flags2;
95d04f07
RD
555 u32 bmme_flags;
556 u32 reserved_lkey;
225c7b1f 557 u16 stat_rate_support;
5ae2a7a8 558 u8 port_width_cap[MLX4_MAX_PORTS + 1];
b832be1e 559 int max_gso_sz;
b3416f44 560 int max_rss_tbl_sz;
93fc9e1b
YP
561 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
562 int reserved_qps;
563 int reserved_qps_base[MLX4_NUM_QP_REGION];
564 int log_num_macs;
565 int log_num_vlans;
7ff93f8b
YP
566 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
567 u8 supported_type[MLX4_MAX_PORTS + 1];
8d0fc7b6
YP
568 u8 suggested_type[MLX4_MAX_PORTS + 1];
569 u8 default_sense[MLX4_MAX_PORTS + 1];
65dab25d 570 u32 port_mask[MLX4_MAX_PORTS + 1];
27bf91d6 571 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
f2a3f6a3 572 u32 max_counters;
096335b3 573 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
1ffeb2eb 574 u16 sqp_demux;
08ff3235
OG
575 u32 eqe_size;
576 u32 cqe_size;
577 u8 eqe_factor;
578 u32 userspace_caps; /* userspace must be aware of these */
579 u32 function_caps; /* VFs must be aware of these */
ddd8a6c1 580 u16 hca_core_clock;
8e1a28e8 581 u64 phys_port_id[MLX4_MAX_PORTS + 1];
7ffdf726 582 int tunnel_offload_mode;
f8c6455b 583 u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
ddae0349 584 u8 alloc_res_qp_mask;
7d077cd3
MB
585 u32 dmfs_high_rate_qpn_base;
586 u32 dmfs_high_rate_qpn_range;
55ad3592 587 u32 vf_caps;
fc31e256 588 struct mlx4_rate_limit_caps rl_caps;
225c7b1f
RD
589};
590
591struct mlx4_buf_list {
592 void *buf;
593 dma_addr_t map;
594};
595
596struct mlx4_buf {
b57aacfa
RD
597 struct mlx4_buf_list direct;
598 struct mlx4_buf_list *page_list;
225c7b1f
RD
599 int nbufs;
600 int npages;
601 int page_shift;
602};
603
604struct mlx4_mtt {
2b8fb286 605 u32 offset;
225c7b1f
RD
606 int order;
607 int page_shift;
608};
609
6296883c
YP
610enum {
611 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
612};
613
614struct mlx4_db_pgdir {
615 struct list_head list;
616 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
617 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
618 unsigned long *bits[2];
619 __be32 *db_page;
620 dma_addr_t db_dma;
621};
622
623struct mlx4_ib_user_db_page;
624
625struct mlx4_db {
626 __be32 *db;
627 union {
628 struct mlx4_db_pgdir *pgdir;
629 struct mlx4_ib_user_db_page *user_page;
630 } u;
631 dma_addr_t dma;
632 int index;
633 int order;
634};
635
38ae6a53
YP
636struct mlx4_hwq_resources {
637 struct mlx4_db db;
638 struct mlx4_mtt mtt;
639 struct mlx4_buf buf;
640};
641
225c7b1f
RD
642struct mlx4_mr {
643 struct mlx4_mtt mtt;
644 u64 iova;
645 u64 size;
646 u32 key;
647 u32 pd;
648 u32 access;
649 int enabled;
650};
651
804d6a89
SM
652enum mlx4_mw_type {
653 MLX4_MW_TYPE_1 = 1,
654 MLX4_MW_TYPE_2 = 2,
655};
656
657struct mlx4_mw {
658 u32 key;
659 u32 pd;
660 enum mlx4_mw_type type;
661 int enabled;
662};
663
8ad11fb6
JM
664struct mlx4_fmr {
665 struct mlx4_mr mr;
666 struct mlx4_mpt_entry *mpt;
667 __be64 *mtts;
668 dma_addr_t dma_handle;
669 int max_pages;
670 int max_maps;
671 int maps;
672 u8 page_shift;
673};
674
225c7b1f
RD
675struct mlx4_uar {
676 unsigned long pfn;
677 int index;
c1b43dca
EC
678 struct list_head bf_list;
679 unsigned free_bf_bmap;
680 void __iomem *map;
681 void __iomem *bf_map;
682};
683
684struct mlx4_bf {
7dfa4b41 685 unsigned int offset;
c1b43dca
EC
686 int buf_size;
687 struct mlx4_uar *uar;
688 void __iomem *reg;
225c7b1f
RD
689};
690
691struct mlx4_cq {
692 void (*comp) (struct mlx4_cq *);
693 void (*event) (struct mlx4_cq *, enum mlx4_event);
694
695 struct mlx4_uar *uar;
696
697 u32 cons_index;
698
2eacc23c 699 u16 irq;
225c7b1f
RD
700 __be32 *set_ci_db;
701 __be32 *arm_db;
702 int arm_sn;
703
704 int cqn;
b8dd786f 705 unsigned vector;
225c7b1f
RD
706
707 atomic_t refcount;
708 struct completion free;
3dca0f42
MB
709 struct {
710 struct list_head list;
711 void (*comp)(struct mlx4_cq *);
712 void *priv;
713 } tasklet_ctx;
35f05dab
YH
714 int reset_notify_added;
715 struct list_head reset_notify;
225c7b1f
RD
716};
717
718struct mlx4_qp {
719 void (*event) (struct mlx4_qp *, enum mlx4_event);
720
721 int qpn;
722
723 atomic_t refcount;
724 struct completion free;
725};
726
727struct mlx4_srq {
728 void (*event) (struct mlx4_srq *, enum mlx4_event);
729
730 int srqn;
731 int max;
732 int max_gs;
733 int wqe_shift;
734
735 atomic_t refcount;
736 struct completion free;
737};
738
739struct mlx4_av {
740 __be32 port_pd;
741 u8 reserved1;
742 u8 g_slid;
743 __be16 dlid;
744 u8 reserved2;
745 u8 gid_index;
746 u8 stat_rate;
747 u8 hop_limit;
748 __be32 sl_tclass_flowlabel;
749 u8 dgid[16];
750};
751
fa417f7b
EC
752struct mlx4_eth_av {
753 __be32 port_pd;
754 u8 reserved1;
755 u8 smac_idx;
756 u16 reserved2;
757 u8 reserved3;
758 u8 gid_index;
759 u8 stat_rate;
760 u8 hop_limit;
761 __be32 sl_tclass_flowlabel;
762 u8 dgid[16];
5ea8bbfc
JM
763 u8 s_mac[6];
764 u8 reserved4[2];
fa417f7b 765 __be16 vlan;
574e2af7 766 u8 mac[ETH_ALEN];
fa417f7b
EC
767};
768
769union mlx4_ext_av {
770 struct mlx4_av ib;
771 struct mlx4_eth_av eth;
772};
773
f2a3f6a3
OG
774struct mlx4_counter {
775 u8 reserved1[3];
776 u8 counter_mode;
777 __be32 num_ifc;
778 u32 reserved2[2];
779 __be64 rx_frames;
780 __be64 rx_bytes;
781 __be64 tx_frames;
782 __be64 tx_bytes;
783};
784
5a0d0a61
JM
785struct mlx4_quotas {
786 int qp;
787 int cq;
788 int srq;
789 int mpt;
790 int mtt;
791 int counter;
792 int xrcd;
793};
794
1ab95d37
MB
795struct mlx4_vf_dev {
796 u8 min_port;
797 u8 n_ports;
798};
799
872bf2fb 800struct mlx4_dev_persistent {
225c7b1f 801 struct pci_dev *pdev;
872bf2fb
YH
802 struct mlx4_dev *dev;
803 int nvfs[MLX4_MAX_PORTS + 1];
804 int num_vfs;
dd0eefe3
YH
805 enum mlx4_port_type curr_port_type[MLX4_MAX_PORTS + 1];
806 enum mlx4_port_type curr_port_poss_type[MLX4_MAX_PORTS + 1];
ad9a0bf0
YH
807 struct work_struct catas_work;
808 struct workqueue_struct *catas_wq;
f6bc11e4
YH
809 struct mutex device_state_mutex; /* protect HW state */
810 u8 state;
c69453e2
YH
811 struct mutex interface_state_mutex; /* protect SW state */
812 u8 interface_state;
872bf2fb
YH
813};
814
815struct mlx4_dev {
816 struct mlx4_dev_persistent *persist;
225c7b1f 817 unsigned long flags;
623ed84b 818 unsigned long num_slaves;
225c7b1f 819 struct mlx4_caps caps;
3fc929e2 820 struct mlx4_phys_caps phys_caps;
5a0d0a61 821 struct mlx4_quotas quotas;
225c7b1f 822 struct radix_tree_root qp_table_tree;
725c8999 823 u8 rev_id;
cd9281d8 824 char board_id[MLX4_BOARD_ID_LEN];
6e7136ed 825 int numa_node;
3c439b55 826 int oper_log_mgm_entry_size;
592e49dd
HHZ
827 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
828 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
1ab95d37 829 struct mlx4_vf_dev *dev_vfs;
225c7b1f
RD
830};
831
00f5ce99
JM
832struct mlx4_eqe {
833 u8 reserved1;
834 u8 type;
835 u8 reserved2;
836 u8 subtype;
837 union {
838 u32 raw[6];
839 struct {
840 __be32 cqn;
841 } __packed comp;
842 struct {
843 u16 reserved1;
844 __be16 token;
845 u32 reserved2;
846 u8 reserved3[3];
847 u8 status;
848 __be64 out_param;
849 } __packed cmd;
850 struct {
851 __be32 qpn;
852 } __packed qp;
853 struct {
854 __be32 srqn;
855 } __packed srq;
856 struct {
857 __be32 cqn;
858 u32 reserved1;
859 u8 reserved2[3];
860 u8 syndrome;
861 } __packed cq_err;
862 struct {
863 u32 reserved1[2];
864 __be32 port;
865 } __packed port_change;
866 struct {
867 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
868 u32 reserved;
869 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
870 } __packed comm_channel_arm;
871 struct {
872 u8 port;
873 u8 reserved[3];
874 __be64 mac;
875 } __packed mac_update;
876 struct {
877 __be32 slave_id;
878 } __packed flr_event;
879 struct {
880 __be16 current_temperature;
881 __be16 warning_threshold;
882 } __packed warming;
883 struct {
884 u8 reserved[3];
885 u8 port;
886 union {
887 struct {
888 __be16 mstr_sm_lid;
889 __be16 port_lid;
890 __be32 changed_attr;
891 u8 reserved[3];
892 u8 mstr_sm_sl;
893 __be64 gid_prefix;
894 } __packed port_info;
895 struct {
896 __be32 block_ptr;
897 __be32 tbl_entries_mask;
898 } __packed tbl_change_info;
899 } params;
900 } __packed port_mgmt_change;
be6a6b43
JM
901 struct {
902 u8 reserved[3];
903 u8 port;
904 u32 reserved1[5];
905 } __packed bad_cable;
00f5ce99
JM
906 } event;
907 u8 slave_id;
908 u8 reserved3[2];
909 u8 owner;
910} __packed;
911
225c7b1f
RD
912struct mlx4_init_port_param {
913 int set_guid0;
914 int set_node_guid;
915 int set_si_guid;
916 u16 mtu;
917 int port_width_cap;
918 u16 vl_cap;
919 u16 max_gid;
920 u16 max_pkey;
921 u64 guid0;
922 u64 node_guid;
923 u64 si_guid;
924};
925
32a173c7
SM
926#define MAD_IFC_DATA_SZ 192
927/* MAD IFC Mailbox */
928struct mlx4_mad_ifc {
929 u8 base_version;
930 u8 mgmt_class;
931 u8 class_version;
932 u8 method;
933 __be16 status;
934 __be16 class_specific;
935 __be64 tid;
936 __be16 attr_id;
937 __be16 resv;
938 __be32 attr_mod;
939 __be64 mkey;
940 __be16 dr_slid;
941 __be16 dr_dlid;
942 u8 reserved[28];
943 u8 data[MAD_IFC_DATA_SZ];
944} __packed;
945
7ff93f8b
YP
946#define mlx4_foreach_port(port, dev, type) \
947 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
65dab25d 948 if ((type) == (dev)->caps.port_mask[(port)])
7ff93f8b 949
026149cb
JM
950#define mlx4_foreach_non_ib_transport_port(port, dev) \
951 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
952 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
953
65dab25d
JM
954#define mlx4_foreach_ib_transport_port(port, dev) \
955 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
956 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
957 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
623ed84b 958
752a50ca 959#define MLX4_INVALID_SLAVE_ID 0xFF
47d8417f 960#define MLX4_SINK_COUNTER_INDEX(dev) (dev->caps.max_counters - 1)
752a50ca 961
00f5ce99
JM
962void handle_port_mgmt_change_event(struct work_struct *work);
963
2aca1172
JM
964static inline int mlx4_master_func_num(struct mlx4_dev *dev)
965{
966 return dev->caps.function;
967}
968
623ed84b
JM
969static inline int mlx4_is_master(struct mlx4_dev *dev)
970{
971 return dev->flags & MLX4_FLAG_MASTER;
972}
973
5a0d0a61
JM
974static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
975{
976 return dev->phys_caps.base_sqpn + 8 +
977 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
978}
979
623ed84b
JM
980static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
981{
47605df9 982 return (qpn < dev->phys_caps.base_sqpn + 8 +
d57febe1
MB
983 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
984 qpn >= dev->phys_caps.base_sqpn) ||
985 (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
e2c76824
JM
986}
987
988static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
989{
47605df9 990 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
e2c76824 991
47605df9 992 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
e2c76824
JM
993 return 1;
994
995 return 0;
623ed84b 996}
fa417f7b 997
623ed84b
JM
998static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
999{
1000 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
1001}
1002
1003static inline int mlx4_is_slave(struct mlx4_dev *dev)
1004{
1005 return dev->flags & MLX4_FLAG_SLAVE;
1006}
fa417f7b 1007
fccea643
IS
1008static inline int mlx4_is_eth(struct mlx4_dev *dev, int port)
1009{
1010 return dev->caps.port_type[port] == MLX4_PORT_TYPE_IB ? 0 : 1;
1011}
1012
225c7b1f 1013int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
40f2287b 1014 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 1015void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
1c69fc2a
RD
1016static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
1017{
313abe55 1018 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
b57aacfa 1019 return buf->direct.buf + offset;
1c69fc2a 1020 else
b57aacfa 1021 return buf->page_list[offset >> PAGE_SHIFT].buf +
1c69fc2a
RD
1022 (offset & (PAGE_SIZE - 1));
1023}
225c7b1f
RD
1024
1025int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
1026void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
012a8ff5
SH
1027int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1028void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
225c7b1f
RD
1029
1030int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
1031void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
163561a4 1032int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
c1b43dca 1033void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
225c7b1f
RD
1034
1035int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
1036 struct mlx4_mtt *mtt);
1037void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1038u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1039
1040int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
1041 int npages, int page_shift, struct mlx4_mr *mr);
61083720 1042int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
225c7b1f 1043int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
804d6a89
SM
1044int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
1045 struct mlx4_mw *mw);
1046void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
1047int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
225c7b1f
RD
1048int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1049 int start_index, int npages, u64 *page_list);
1050int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
40f2287b 1051 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 1052
40f2287b
JK
1053int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
1054 gfp_t gfp);
6296883c
YP
1055void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
1056
38ae6a53
YP
1057int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
1058 int size, int max_direct);
1059void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
1060 int size);
1061
225c7b1f 1062int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
e463c7b1 1063 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
ec693d47 1064 unsigned vector, int collapsed, int timestamp_en);
225c7b1f 1065void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
ddae0349
EE
1066int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1067 int *base, u8 flags);
a3cdcbfa
YP
1068void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1069
40f2287b
JK
1070int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
1071 gfp_t gfp);
225c7b1f
RD
1072void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
1073
18abd5ea
SH
1074int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
1075 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
225c7b1f
RD
1076void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
1077int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
65541cb7 1078int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
225c7b1f 1079
5ae2a7a8 1080int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
225c7b1f
RD
1081int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
1082
ffe455ad
EE
1083int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1084 int block_mcast_loopback, enum mlx4_protocol prot);
1085int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1086 enum mlx4_protocol prot);
521e575b 1087int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
1088 u8 port, int block_mcast_loopback,
1089 enum mlx4_protocol protocol, u64 *reg_id);
da995a8a 1090int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
1091 enum mlx4_protocol protocol, u64 reg_id);
1092
1093enum {
1094 MLX4_DOMAIN_UVERBS = 0x1000,
1095 MLX4_DOMAIN_ETHTOOL = 0x2000,
1096 MLX4_DOMAIN_RFS = 0x3000,
1097 MLX4_DOMAIN_NIC = 0x5000,
1098};
1099
1100enum mlx4_net_trans_rule_id {
1101 MLX4_NET_TRANS_RULE_ID_ETH = 0,
1102 MLX4_NET_TRANS_RULE_ID_IB,
1103 MLX4_NET_TRANS_RULE_ID_IPV6,
1104 MLX4_NET_TRANS_RULE_ID_IPV4,
1105 MLX4_NET_TRANS_RULE_ID_TCP,
1106 MLX4_NET_TRANS_RULE_ID_UDP,
7ffdf726 1107 MLX4_NET_TRANS_RULE_ID_VXLAN,
0ff1fb65
HHZ
1108 MLX4_NET_TRANS_RULE_NUM, /* should be last */
1109};
1110
a8edc3bf
HHZ
1111extern const u16 __sw_id_hw[];
1112
7fb40f87
HHZ
1113static inline int map_hw_to_sw_id(u16 header_id)
1114{
1115
1116 int i;
1117 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
1118 if (header_id == __sw_id_hw[i])
1119 return i;
1120 }
1121 return -EINVAL;
1122}
1123
0ff1fb65 1124enum mlx4_net_trans_promisc_mode {
f9162539
HHZ
1125 MLX4_FS_REGULAR = 1,
1126 MLX4_FS_ALL_DEFAULT,
1127 MLX4_FS_MC_DEFAULT,
1128 MLX4_FS_UC_SNIFFER,
1129 MLX4_FS_MC_SNIFFER,
c2c19dc3 1130 MLX4_FS_MODE_NUM, /* should be last */
0ff1fb65
HHZ
1131};
1132
1133struct mlx4_spec_eth {
574e2af7
JP
1134 u8 dst_mac[ETH_ALEN];
1135 u8 dst_mac_msk[ETH_ALEN];
1136 u8 src_mac[ETH_ALEN];
1137 u8 src_mac_msk[ETH_ALEN];
0ff1fb65
HHZ
1138 u8 ether_type_enable;
1139 __be16 ether_type;
1140 __be16 vlan_id_msk;
1141 __be16 vlan_id;
1142};
1143
1144struct mlx4_spec_tcp_udp {
1145 __be16 dst_port;
1146 __be16 dst_port_msk;
1147 __be16 src_port;
1148 __be16 src_port_msk;
1149};
1150
1151struct mlx4_spec_ipv4 {
1152 __be32 dst_ip;
1153 __be32 dst_ip_msk;
1154 __be32 src_ip;
1155 __be32 src_ip_msk;
1156};
1157
1158struct mlx4_spec_ib {
ba60a356 1159 __be32 l3_qpn;
0ff1fb65
HHZ
1160 __be32 qpn_msk;
1161 u8 dst_gid[16];
1162 u8 dst_gid_msk[16];
1163};
1164
7ffdf726
OG
1165struct mlx4_spec_vxlan {
1166 __be32 vni;
1167 __be32 vni_mask;
1168
1169};
1170
0ff1fb65
HHZ
1171struct mlx4_spec_list {
1172 struct list_head list;
1173 enum mlx4_net_trans_rule_id id;
1174 union {
1175 struct mlx4_spec_eth eth;
1176 struct mlx4_spec_ib ib;
1177 struct mlx4_spec_ipv4 ipv4;
1178 struct mlx4_spec_tcp_udp tcp_udp;
7ffdf726 1179 struct mlx4_spec_vxlan vxlan;
0ff1fb65
HHZ
1180 };
1181};
1182
1183enum mlx4_net_trans_hw_rule_queue {
1184 MLX4_NET_TRANS_Q_FIFO,
1185 MLX4_NET_TRANS_Q_LIFO,
1186};
1187
1188struct mlx4_net_trans_rule {
1189 struct list_head list;
1190 enum mlx4_net_trans_hw_rule_queue queue_mode;
1191 bool exclusive;
1192 bool allow_loopback;
1193 enum mlx4_net_trans_promisc_mode promisc_mode;
1194 u8 port;
1195 u16 priority;
1196 u32 qpn;
1197};
1198
3cd0e178 1199struct mlx4_net_trans_rule_hw_ctrl {
bcf37297
HHZ
1200 __be16 prio;
1201 u8 type;
1202 u8 flags;
3cd0e178
HHZ
1203 u8 rsvd1;
1204 u8 funcid;
1205 u8 vep;
1206 u8 port;
1207 __be32 qpn;
1208 __be32 rsvd2;
1209};
1210
1211struct mlx4_net_trans_rule_hw_ib {
1212 u8 size;
1213 u8 rsvd1;
1214 __be16 id;
1215 u32 rsvd2;
ba60a356 1216 __be32 l3_qpn;
3cd0e178
HHZ
1217 __be32 qpn_mask;
1218 u8 dst_gid[16];
1219 u8 dst_gid_msk[16];
1220} __packed;
1221
1222struct mlx4_net_trans_rule_hw_eth {
1223 u8 size;
1224 u8 rsvd;
1225 __be16 id;
1226 u8 rsvd1[6];
1227 u8 dst_mac[6];
1228 u16 rsvd2;
1229 u8 dst_mac_msk[6];
1230 u16 rsvd3;
1231 u8 src_mac[6];
1232 u16 rsvd4;
1233 u8 src_mac_msk[6];
1234 u8 rsvd5;
1235 u8 ether_type_enable;
1236 __be16 ether_type;
ba60a356
HHZ
1237 __be16 vlan_tag_msk;
1238 __be16 vlan_tag;
3cd0e178
HHZ
1239} __packed;
1240
1241struct mlx4_net_trans_rule_hw_tcp_udp {
1242 u8 size;
1243 u8 rsvd;
1244 __be16 id;
1245 __be16 rsvd1[3];
1246 __be16 dst_port;
1247 __be16 rsvd2;
1248 __be16 dst_port_msk;
1249 __be16 rsvd3;
1250 __be16 src_port;
1251 __be16 rsvd4;
1252 __be16 src_port_msk;
1253} __packed;
1254
1255struct mlx4_net_trans_rule_hw_ipv4 {
1256 u8 size;
1257 u8 rsvd;
1258 __be16 id;
1259 __be32 rsvd1;
1260 __be32 dst_ip;
1261 __be32 dst_ip_msk;
1262 __be32 src_ip;
1263 __be32 src_ip_msk;
1264} __packed;
1265
7ffdf726
OG
1266struct mlx4_net_trans_rule_hw_vxlan {
1267 u8 size;
1268 u8 rsvd;
1269 __be16 id;
1270 __be32 rsvd1;
1271 __be32 vni;
1272 __be32 vni_mask;
1273} __packed;
1274
3cd0e178
HHZ
1275struct _rule_hw {
1276 union {
1277 struct {
1278 u8 size;
1279 u8 rsvd;
1280 __be16 id;
1281 };
1282 struct mlx4_net_trans_rule_hw_eth eth;
1283 struct mlx4_net_trans_rule_hw_ib ib;
1284 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1285 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
7ffdf726 1286 struct mlx4_net_trans_rule_hw_vxlan vxlan;
3cd0e178
HHZ
1287 };
1288};
1289
7ffdf726
OG
1290enum {
1291 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1292 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1293 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1294 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1295 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1296};
1297
1298
592e49dd
HHZ
1299int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1300 enum mlx4_net_trans_promisc_mode mode);
1301int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1302 enum mlx4_net_trans_promisc_mode mode);
1679200f
YP
1303int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1304int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1305int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1306int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1307int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
1308
ffe455ad
EE
1309int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1310void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
16a10ffd
YB
1311int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1312int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
9a9a232a
YP
1313int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1314 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1315int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1316 u8 promisc);
51af33cf 1317int mlx4_SET_PORT_BEACON(struct mlx4_dev *dev, u8 port, u16 time);
78500b8c
MM
1318int mlx4_SET_PORT_fcs_check(struct mlx4_dev *dev, u8 port,
1319 u8 ignore_fcs_value);
1b136de1 1320int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
dd5f03be 1321int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
4c3eb3ca 1322int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
2a2336f8 1323int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
2009d005 1324void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
2a2336f8 1325
8ad11fb6
JM
1326int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1327 int npages, u64 iova, u32 *lkey, u32 *rkey);
1328int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1329 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1330int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1331void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1332 u32 *lkey, u32 *rkey);
1333int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1334int mlx4_SYNC_TPT(struct mlx4_dev *dev);
e7c1c2c4 1335int mlx4_test_interrupts(struct mlx4_dev *dev);
c66fa19c
MB
1336u32 mlx4_get_eqs_per_port(struct mlx4_dev *dev, u8 port);
1337bool mlx4_is_eq_vector_valid(struct mlx4_dev *dev, u8 port, int vector);
1338struct cpu_rmap *mlx4_get_cpu_rmap(struct mlx4_dev *dev, int port);
1339int mlx4_assign_eq(struct mlx4_dev *dev, u8 port, int *vector);
0b7ca5a9 1340void mlx4_release_eq(struct mlx4_dev *dev, int vec);
8ad11fb6 1341
c66fa19c 1342int mlx4_is_eq_shared(struct mlx4_dev *dev, int vector);
35f6f453
AV
1343int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1344
8e1a28e8 1345int mlx4_get_phys_port_id(struct mlx4_dev *dev);
14c07b13
YP
1346int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1347int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1348
f2a3f6a3
OG
1349int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1350void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1351
773af94e
YH
1352void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry,
1353 int port);
1354__be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port);
fb517a4f 1355void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port);
0ff1fb65
HHZ
1356int mlx4_flow_attach(struct mlx4_dev *dev,
1357 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1358int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
c2c19dc3
HHZ
1359int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1360 enum mlx4_net_trans_promisc_mode flow_type);
1361int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1362 enum mlx4_net_trans_rule_id id);
1363int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
0ff1fb65 1364
b95089d0
OG
1365int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1366 int port, int qpn, u16 prio, u64 *reg_id);
1367
54679e14
JM
1368void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1369 int i, int val);
1370
396f2feb
JM
1371int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1372
993c401e
JM
1373int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1374int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1375int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1376int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1377int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1378enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1379int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1380
afa8fd1d
JM
1381void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1382__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
9cd59352
JM
1383
1384int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1385 int *slave_id);
1386int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1387 u8 *gid);
993c401e 1388
4de65803
MB
1389int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1390 u32 max_range_qpn);
1391
ec693d47
AV
1392cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1393
f74462ac
MB
1394struct mlx4_active_ports {
1395 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1396};
1397/* Returns a bitmap of the physical ports which are assigned to slave */
1398struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1399
1400/* Returns the physical port that represents the virtual port of the slave, */
1401/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1402/* mapping is returned. */
1403int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1404
1405struct mlx4_slaves_pport {
1406 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1407};
1408/* Returns a bitmap of all slaves that are assigned to port. */
1409struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1410 int port);
1411
1412/* Returns a bitmap of all slaves that are assigned exactly to all the */
1413/* the ports that are set in crit_ports. */
1414struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1415 struct mlx4_dev *dev,
1416 const struct mlx4_active_ports *crit_ports);
1417
1418/* Returns the slave's virtual port that represents the physical port. */
1419int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1420
449fc488 1421int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
d18f141a
OG
1422
1423int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
59e14e32
MS
1424int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis);
1425int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2);
97982f5a 1426int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
65fed8a8
JM
1427int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1428int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1429 int enable);
e630664c
MB
1430int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1431 struct mlx4_mpt_entry ***mpt_entry);
1432int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1433 struct mlx4_mpt_entry **mpt_entry);
1434int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1435 u32 pdn);
1436int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1437 struct mlx4_mpt_entry *mpt_entry,
1438 u32 access);
1439void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1440 struct mlx4_mpt_entry **mpt_entry);
1441void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1442int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1443 u64 iova, u64 size, int npages,
1444 int page_shift, struct mlx4_mpt_entry *mpt_entry);
2599d858 1445
32a173c7
SM
1446int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1447 u16 offset, u16 size, u8 *data);
1448
2599d858
AV
1449/* Returns true if running in low memory profile (kdump kernel) */
1450static inline bool mlx4_low_memory_profile(void)
1451{
48ea526a 1452 return is_kdump_kernel();
2599d858
AV
1453}
1454
adbc7ac5
SM
1455/* ACCESS REG commands */
1456enum mlx4_access_reg_method {
1457 MLX4_ACCESS_REG_QUERY = 0x1,
1458 MLX4_ACCESS_REG_WRITE = 0x2,
1459};
1460
1461/* ACCESS PTYS Reg command */
1462enum mlx4_ptys_proto {
1463 MLX4_PTYS_IB = 1<<0,
1464 MLX4_PTYS_EN = 1<<2,
1465};
1466
1467struct mlx4_ptys_reg {
1468 u8 resrvd1;
1469 u8 local_port;
1470 u8 resrvd2;
1471 u8 proto_mask;
1472 __be32 resrvd3[2];
1473 __be32 eth_proto_cap;
1474 __be16 ib_width_cap;
1475 __be16 ib_speed_cap;
1476 __be32 resrvd4;
1477 __be32 eth_proto_admin;
1478 __be16 ib_width_admin;
1479 __be16 ib_speed_admin;
1480 __be32 resrvd5;
1481 __be32 eth_proto_oper;
1482 __be16 ib_width_oper;
1483 __be16 ib_speed_oper;
1484 __be32 resrvd6;
1485 __be32 eth_proto_lp_adv;
1486} __packed;
1487
1488int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
1489 enum mlx4_access_reg_method method,
1490 struct mlx4_ptys_reg *ptys_reg);
1491
225c7b1f 1492#endif /* MLX4_DEVICE_H */