]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/mlx4/device.h
net/mlx4: Add set VF mac address support
[mirror_ubuntu-bionic-kernel.git] / include / linux / mlx4 / device.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
d9236c3f 39#include <linux/cpu_rmap.h>
225c7b1f 40
60063497 41#include <linux/atomic.h>
225c7b1f 42
ec693d47
AV
43#include <linux/clocksource.h>
44
0b7ca5a9
YP
45#define MAX_MSIX_P_PORT 17
46#define MAX_MSIX 64
47#define MSIX_LEGACY_SZ 4
48#define MIN_MSIX_P_PORT 5
49
225c7b1f
RD
50enum {
51 MLX4_FLAG_MSI_X = 1 << 0,
5ae2a7a8 52 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
623ed84b
JM
53 MLX4_FLAG_MASTER = 1 << 2,
54 MLX4_FLAG_SLAVE = 1 << 3,
55 MLX4_FLAG_SRIOV = 1 << 4,
225c7b1f
RD
56};
57
efcd235d
JM
58enum {
59 MLX4_PORT_CAP_IS_SM = 1 << 1,
60 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
61};
62
225c7b1f 63enum {
fc06573d
JM
64 MLX4_MAX_PORTS = 2,
65 MLX4_MAX_PORT_PKEYS = 128
225c7b1f
RD
66};
67
396f2feb
JM
68/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
69 * These qkeys must not be allowed for general use. This is a 64k range,
70 * and to test for violation, we use the mask (protect against future chg).
71 */
72#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
73#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
74
cd9281d8
JM
75enum {
76 MLX4_BOARD_ID_LEN = 64
77};
78
623ed84b
JM
79enum {
80 MLX4_MAX_NUM_PF = 16,
81 MLX4_MAX_NUM_VF = 64,
82 MLX4_MFUNC_MAX = 80,
3fc929e2 83 MLX4_MAX_EQ_NUM = 1024,
623ed84b
JM
84 MLX4_MFUNC_EQ_NUM = 4,
85 MLX4_MFUNC_MAX_EQES = 8,
86 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
87};
88
0ff1fb65
HHZ
89/* Driver supports 3 diffrent device methods to manage traffic steering:
90 * -device managed - High level API for ib and eth flow steering. FW is
91 * managing flow steering tables.
c96d97f4
HHZ
92 * - B0 steering mode - Common low level API for ib and (if supported) eth.
93 * - A0 steering mode - Limited low level API for eth. In case of IB,
94 * B0 mode is in use.
95 */
96enum {
97 MLX4_STEERING_MODE_A0,
0ff1fb65
HHZ
98 MLX4_STEERING_MODE_B0,
99 MLX4_STEERING_MODE_DEVICE_MANAGED
c96d97f4
HHZ
100};
101
102static inline const char *mlx4_steering_mode_str(int steering_mode)
103{
104 switch (steering_mode) {
105 case MLX4_STEERING_MODE_A0:
106 return "A0 steering";
107
108 case MLX4_STEERING_MODE_B0:
109 return "B0 steering";
0ff1fb65
HHZ
110
111 case MLX4_STEERING_MODE_DEVICE_MANAGED:
112 return "Device managed flow steering";
113
c96d97f4
HHZ
114 default:
115 return "Unrecognize steering mode";
116 }
117}
118
225c7b1f 119enum {
52eafc68
OG
120 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
121 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
122 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
012a8ff5 123 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
52eafc68
OG
124 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
125 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
126 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
127 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
128 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
129 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
130 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
131 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
132 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
133 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
134 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
135 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
ccf86321
OG
136 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
137 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
f3a9d1f2 138 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
559a9f1d
OD
139 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
140 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
ccf86321
OG
141 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
142 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
f2a3f6a3 143 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
58a60168 144 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
540b3a39 145 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
00f5ce99
JM
146 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
147 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
08ff3235
OG
148 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
149 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
225c7b1f
RD
150};
151
b3416f44
SP
152enum {
153 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
154 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
0ff1fb65 155 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
955154fa 156 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
d998735f
EE
157 MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN = 1LL << 4,
158 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5
b3416f44
SP
159};
160
08ff3235
OG
161enum {
162 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
163 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
164};
165
166enum {
167 MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
168};
169
170enum {
171 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
172};
173
174
97285b78
MA
175#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
176
95d04f07 177enum {
804d6a89 178 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
95d04f07
RD
179 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
180 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
181 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
182 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
183 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
184};
185
225c7b1f
RD
186enum mlx4_event {
187 MLX4_EVENT_TYPE_COMP = 0x00,
188 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
189 MLX4_EVENT_TYPE_COMM_EST = 0x02,
190 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
191 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
192 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
193 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
194 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
195 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
196 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
197 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
198 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
199 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
200 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
201 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
202 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
203 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
623ed84b
JM
204 MLX4_EVENT_TYPE_CMD = 0x0a,
205 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
206 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
5984be90 207 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
623ed84b 208 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
00f5ce99 209 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
623ed84b 210 MLX4_EVENT_TYPE_NONE = 0xff,
225c7b1f
RD
211};
212
213enum {
214 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
215 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
216};
217
5984be90
JM
218enum {
219 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
220};
221
993c401e
JM
222enum slave_port_state {
223 SLAVE_PORT_DOWN = 0,
224 SLAVE_PENDING_UP,
225 SLAVE_PORT_UP,
226};
227
228enum slave_port_gen_event {
229 SLAVE_PORT_GEN_EVENT_DOWN = 0,
230 SLAVE_PORT_GEN_EVENT_UP,
231 SLAVE_PORT_GEN_EVENT_NONE,
232};
233
234enum slave_port_state_event {
235 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
236 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
237 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
238 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
239};
240
225c7b1f
RD
241enum {
242 MLX4_PERM_LOCAL_READ = 1 << 10,
243 MLX4_PERM_LOCAL_WRITE = 1 << 11,
244 MLX4_PERM_REMOTE_READ = 1 << 12,
245 MLX4_PERM_REMOTE_WRITE = 1 << 13,
804d6a89
SM
246 MLX4_PERM_ATOMIC = 1 << 14,
247 MLX4_PERM_BIND_MW = 1 << 15,
225c7b1f
RD
248};
249
250enum {
251 MLX4_OPCODE_NOP = 0x00,
252 MLX4_OPCODE_SEND_INVAL = 0x01,
253 MLX4_OPCODE_RDMA_WRITE = 0x08,
254 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
255 MLX4_OPCODE_SEND = 0x0a,
256 MLX4_OPCODE_SEND_IMM = 0x0b,
257 MLX4_OPCODE_LSO = 0x0e,
258 MLX4_OPCODE_RDMA_READ = 0x10,
259 MLX4_OPCODE_ATOMIC_CS = 0x11,
260 MLX4_OPCODE_ATOMIC_FA = 0x12,
6fa8f719
VS
261 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
262 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
225c7b1f
RD
263 MLX4_OPCODE_BIND_MW = 0x18,
264 MLX4_OPCODE_FMR = 0x19,
265 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
266 MLX4_OPCODE_CONFIG_CMD = 0x1f,
267
268 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
269 MLX4_RECV_OPCODE_SEND = 0x01,
270 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
271 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
272
273 MLX4_CQE_OPCODE_ERROR = 0x1e,
274 MLX4_CQE_OPCODE_RESIZE = 0x16,
275};
276
277enum {
278 MLX4_STAT_RATE_OFFSET = 5
279};
280
da995a8a 281enum mlx4_protocol {
0345584e
YP
282 MLX4_PROT_IB_IPV6 = 0,
283 MLX4_PROT_ETH,
284 MLX4_PROT_IB_IPV4,
285 MLX4_PROT_FCOE
da995a8a
AS
286};
287
29bdc883
VS
288enum {
289 MLX4_MTT_FLAG_PRESENT = 1
290};
291
93fc9e1b
YP
292enum mlx4_qp_region {
293 MLX4_QP_REGION_FW = 0,
294 MLX4_QP_REGION_ETH_ADDR,
295 MLX4_QP_REGION_FC_ADDR,
296 MLX4_QP_REGION_FC_EXCH,
297 MLX4_NUM_QP_REGION
298};
299
7ff93f8b 300enum mlx4_port_type {
623ed84b 301 MLX4_PORT_TYPE_NONE = 0,
27bf91d6
YP
302 MLX4_PORT_TYPE_IB = 1,
303 MLX4_PORT_TYPE_ETH = 2,
304 MLX4_PORT_TYPE_AUTO = 3
7ff93f8b
YP
305};
306
2a2336f8
YP
307enum mlx4_special_vlan_idx {
308 MLX4_NO_VLAN_IDX = 0,
309 MLX4_VLAN_MISS_IDX,
310 MLX4_VLAN_REGULAR
311};
312
0345584e
YP
313enum mlx4_steer_type {
314 MLX4_MC_STEER = 0,
315 MLX4_UC_STEER,
316 MLX4_NUM_STEERS
317};
318
93fc9e1b
YP
319enum {
320 MLX4_NUM_FEXCH = 64 * 1024,
321};
322
5a0fd094
EC
323enum {
324 MLX4_MAX_FAST_REG_PAGES = 511,
325};
326
00f5ce99
JM
327enum {
328 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
329 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
330 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
331};
332
333/* Port mgmt change event handling */
334enum {
335 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
336 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
337 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
338 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
339 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
340};
341
342#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
343 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
344
ea54b10c
JM
345static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
346{
347 return (major << 32) | (minor << 16) | subminor;
348}
349
3fc929e2 350struct mlx4_phys_caps {
6634961c
JM
351 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
352 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
3fc929e2 353 u32 num_phys_eqs;
47605df9
JM
354 u32 base_sqpn;
355 u32 base_proxy_sqpn;
356 u32 base_tunnel_sqpn;
3fc929e2
MA
357};
358
225c7b1f
RD
359struct mlx4_caps {
360 u64 fw_ver;
623ed84b 361 u32 function;
225c7b1f 362 int num_ports;
5ae2a7a8 363 int vl_cap[MLX4_MAX_PORTS + 1];
b79acb49 364 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
9a5aa622 365 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
b79acb49
YP
366 u64 def_mac[MLX4_MAX_PORTS + 1];
367 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
5ae2a7a8
RD
368 int gid_table_len[MLX4_MAX_PORTS + 1];
369 int pkey_table_len[MLX4_MAX_PORTS + 1];
7699517d
YP
370 int trans_type[MLX4_MAX_PORTS + 1];
371 int vendor_oui[MLX4_MAX_PORTS + 1];
372 int wavelength[MLX4_MAX_PORTS + 1];
373 u64 trans_code[MLX4_MAX_PORTS + 1];
225c7b1f
RD
374 int local_ca_ack_delay;
375 int num_uars;
f5311ac1 376 u32 uar_page_size;
225c7b1f
RD
377 int bf_reg_size;
378 int bf_regs_per_page;
379 int max_sq_sg;
380 int max_rq_sg;
381 int num_qps;
382 int max_wqes;
383 int max_sq_desc_sz;
384 int max_rq_desc_sz;
385 int max_qp_init_rdma;
386 int max_qp_dest_rdma;
47605df9
JM
387 u32 *qp0_proxy;
388 u32 *qp1_proxy;
389 u32 *qp0_tunnel;
390 u32 *qp1_tunnel;
225c7b1f
RD
391 int num_srqs;
392 int max_srq_wqes;
393 int max_srq_sge;
394 int reserved_srqs;
395 int num_cqs;
396 int max_cqes;
397 int reserved_cqs;
398 int num_eqs;
399 int reserved_eqs;
b8dd786f 400 int num_comp_vectors;
0b7ca5a9 401 int comp_pool;
225c7b1f 402 int num_mpts;
a5bbe892 403 int max_fmr_maps;
2b8fb286 404 int num_mtts;
225c7b1f
RD
405 int fmr_reserved_mtts;
406 int reserved_mtts;
407 int reserved_mrws;
408 int reserved_uars;
409 int num_mgms;
410 int num_amgms;
411 int reserved_mcgs;
412 int num_qp_per_mgm;
c96d97f4 413 int steering_mode;
0ff1fb65 414 int fs_log_max_ucast_qp_range_size;
225c7b1f
RD
415 int num_pds;
416 int reserved_pds;
012a8ff5
SH
417 int max_xrcds;
418 int reserved_xrcds;
225c7b1f 419 int mtt_entry_sz;
149983af 420 u32 max_msg_sz;
225c7b1f 421 u32 page_size_cap;
52eafc68 422 u64 flags;
b3416f44 423 u64 flags2;
95d04f07
RD
424 u32 bmme_flags;
425 u32 reserved_lkey;
225c7b1f 426 u16 stat_rate_support;
5ae2a7a8 427 u8 port_width_cap[MLX4_MAX_PORTS + 1];
b832be1e 428 int max_gso_sz;
b3416f44 429 int max_rss_tbl_sz;
93fc9e1b
YP
430 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
431 int reserved_qps;
432 int reserved_qps_base[MLX4_NUM_QP_REGION];
433 int log_num_macs;
434 int log_num_vlans;
435 int log_num_prios;
7ff93f8b
YP
436 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
437 u8 supported_type[MLX4_MAX_PORTS + 1];
8d0fc7b6
YP
438 u8 suggested_type[MLX4_MAX_PORTS + 1];
439 u8 default_sense[MLX4_MAX_PORTS + 1];
65dab25d 440 u32 port_mask[MLX4_MAX_PORTS + 1];
27bf91d6 441 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
f2a3f6a3 442 u32 max_counters;
096335b3 443 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
1ffeb2eb 444 u16 sqp_demux;
08ff3235
OG
445 u32 eqe_size;
446 u32 cqe_size;
447 u8 eqe_factor;
448 u32 userspace_caps; /* userspace must be aware of these */
449 u32 function_caps; /* VFs must be aware of these */
ddd8a6c1 450 u16 hca_core_clock;
225c7b1f
RD
451};
452
453struct mlx4_buf_list {
454 void *buf;
455 dma_addr_t map;
456};
457
458struct mlx4_buf {
b57aacfa
RD
459 struct mlx4_buf_list direct;
460 struct mlx4_buf_list *page_list;
225c7b1f
RD
461 int nbufs;
462 int npages;
463 int page_shift;
464};
465
466struct mlx4_mtt {
2b8fb286 467 u32 offset;
225c7b1f
RD
468 int order;
469 int page_shift;
470};
471
6296883c
YP
472enum {
473 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
474};
475
476struct mlx4_db_pgdir {
477 struct list_head list;
478 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
479 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
480 unsigned long *bits[2];
481 __be32 *db_page;
482 dma_addr_t db_dma;
483};
484
485struct mlx4_ib_user_db_page;
486
487struct mlx4_db {
488 __be32 *db;
489 union {
490 struct mlx4_db_pgdir *pgdir;
491 struct mlx4_ib_user_db_page *user_page;
492 } u;
493 dma_addr_t dma;
494 int index;
495 int order;
496};
497
38ae6a53
YP
498struct mlx4_hwq_resources {
499 struct mlx4_db db;
500 struct mlx4_mtt mtt;
501 struct mlx4_buf buf;
502};
503
225c7b1f
RD
504struct mlx4_mr {
505 struct mlx4_mtt mtt;
506 u64 iova;
507 u64 size;
508 u32 key;
509 u32 pd;
510 u32 access;
511 int enabled;
512};
513
804d6a89
SM
514enum mlx4_mw_type {
515 MLX4_MW_TYPE_1 = 1,
516 MLX4_MW_TYPE_2 = 2,
517};
518
519struct mlx4_mw {
520 u32 key;
521 u32 pd;
522 enum mlx4_mw_type type;
523 int enabled;
524};
525
8ad11fb6
JM
526struct mlx4_fmr {
527 struct mlx4_mr mr;
528 struct mlx4_mpt_entry *mpt;
529 __be64 *mtts;
530 dma_addr_t dma_handle;
531 int max_pages;
532 int max_maps;
533 int maps;
534 u8 page_shift;
535};
536
225c7b1f
RD
537struct mlx4_uar {
538 unsigned long pfn;
539 int index;
c1b43dca
EC
540 struct list_head bf_list;
541 unsigned free_bf_bmap;
542 void __iomem *map;
543 void __iomem *bf_map;
544};
545
546struct mlx4_bf {
547 unsigned long offset;
548 int buf_size;
549 struct mlx4_uar *uar;
550 void __iomem *reg;
225c7b1f
RD
551};
552
553struct mlx4_cq {
554 void (*comp) (struct mlx4_cq *);
555 void (*event) (struct mlx4_cq *, enum mlx4_event);
556
557 struct mlx4_uar *uar;
558
559 u32 cons_index;
560
561 __be32 *set_ci_db;
562 __be32 *arm_db;
563 int arm_sn;
564
565 int cqn;
b8dd786f 566 unsigned vector;
225c7b1f
RD
567
568 atomic_t refcount;
569 struct completion free;
570};
571
572struct mlx4_qp {
573 void (*event) (struct mlx4_qp *, enum mlx4_event);
574
575 int qpn;
576
577 atomic_t refcount;
578 struct completion free;
579};
580
581struct mlx4_srq {
582 void (*event) (struct mlx4_srq *, enum mlx4_event);
583
584 int srqn;
585 int max;
586 int max_gs;
587 int wqe_shift;
588
589 atomic_t refcount;
590 struct completion free;
591};
592
593struct mlx4_av {
594 __be32 port_pd;
595 u8 reserved1;
596 u8 g_slid;
597 __be16 dlid;
598 u8 reserved2;
599 u8 gid_index;
600 u8 stat_rate;
601 u8 hop_limit;
602 __be32 sl_tclass_flowlabel;
603 u8 dgid[16];
604};
605
fa417f7b
EC
606struct mlx4_eth_av {
607 __be32 port_pd;
608 u8 reserved1;
609 u8 smac_idx;
610 u16 reserved2;
611 u8 reserved3;
612 u8 gid_index;
613 u8 stat_rate;
614 u8 hop_limit;
615 __be32 sl_tclass_flowlabel;
616 u8 dgid[16];
617 u32 reserved4[2];
618 __be16 vlan;
619 u8 mac[6];
620};
621
622union mlx4_ext_av {
623 struct mlx4_av ib;
624 struct mlx4_eth_av eth;
625};
626
f2a3f6a3
OG
627struct mlx4_counter {
628 u8 reserved1[3];
629 u8 counter_mode;
630 __be32 num_ifc;
631 u32 reserved2[2];
632 __be64 rx_frames;
633 __be64 rx_bytes;
634 __be64 tx_frames;
635 __be64 tx_bytes;
636};
637
225c7b1f
RD
638struct mlx4_dev {
639 struct pci_dev *pdev;
640 unsigned long flags;
623ed84b 641 unsigned long num_slaves;
225c7b1f 642 struct mlx4_caps caps;
3fc929e2 643 struct mlx4_phys_caps phys_caps;
225c7b1f 644 struct radix_tree_root qp_table_tree;
725c8999 645 u8 rev_id;
cd9281d8 646 char board_id[MLX4_BOARD_ID_LEN];
ab9c17a0 647 int num_vfs;
3c439b55 648 int oper_log_mgm_entry_size;
592e49dd
HHZ
649 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
650 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
225c7b1f
RD
651};
652
00f5ce99
JM
653struct mlx4_eqe {
654 u8 reserved1;
655 u8 type;
656 u8 reserved2;
657 u8 subtype;
658 union {
659 u32 raw[6];
660 struct {
661 __be32 cqn;
662 } __packed comp;
663 struct {
664 u16 reserved1;
665 __be16 token;
666 u32 reserved2;
667 u8 reserved3[3];
668 u8 status;
669 __be64 out_param;
670 } __packed cmd;
671 struct {
672 __be32 qpn;
673 } __packed qp;
674 struct {
675 __be32 srqn;
676 } __packed srq;
677 struct {
678 __be32 cqn;
679 u32 reserved1;
680 u8 reserved2[3];
681 u8 syndrome;
682 } __packed cq_err;
683 struct {
684 u32 reserved1[2];
685 __be32 port;
686 } __packed port_change;
687 struct {
688 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
689 u32 reserved;
690 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
691 } __packed comm_channel_arm;
692 struct {
693 u8 port;
694 u8 reserved[3];
695 __be64 mac;
696 } __packed mac_update;
697 struct {
698 __be32 slave_id;
699 } __packed flr_event;
700 struct {
701 __be16 current_temperature;
702 __be16 warning_threshold;
703 } __packed warming;
704 struct {
705 u8 reserved[3];
706 u8 port;
707 union {
708 struct {
709 __be16 mstr_sm_lid;
710 __be16 port_lid;
711 __be32 changed_attr;
712 u8 reserved[3];
713 u8 mstr_sm_sl;
714 __be64 gid_prefix;
715 } __packed port_info;
716 struct {
717 __be32 block_ptr;
718 __be32 tbl_entries_mask;
719 } __packed tbl_change_info;
720 } params;
721 } __packed port_mgmt_change;
722 } event;
723 u8 slave_id;
724 u8 reserved3[2];
725 u8 owner;
726} __packed;
727
225c7b1f
RD
728struct mlx4_init_port_param {
729 int set_guid0;
730 int set_node_guid;
731 int set_si_guid;
732 u16 mtu;
733 int port_width_cap;
734 u16 vl_cap;
735 u16 max_gid;
736 u16 max_pkey;
737 u64 guid0;
738 u64 node_guid;
739 u64 si_guid;
740};
741
7ff93f8b
YP
742#define mlx4_foreach_port(port, dev, type) \
743 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
65dab25d 744 if ((type) == (dev)->caps.port_mask[(port)])
7ff93f8b 745
026149cb
JM
746#define mlx4_foreach_non_ib_transport_port(port, dev) \
747 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
748 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
749
65dab25d
JM
750#define mlx4_foreach_ib_transport_port(port, dev) \
751 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
752 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
753 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
623ed84b 754
752a50ca
JM
755#define MLX4_INVALID_SLAVE_ID 0xFF
756
00f5ce99
JM
757void handle_port_mgmt_change_event(struct work_struct *work);
758
2aca1172
JM
759static inline int mlx4_master_func_num(struct mlx4_dev *dev)
760{
761 return dev->caps.function;
762}
763
623ed84b
JM
764static inline int mlx4_is_master(struct mlx4_dev *dev)
765{
766 return dev->flags & MLX4_FLAG_MASTER;
767}
768
769static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
770{
47605df9 771 return (qpn < dev->phys_caps.base_sqpn + 8 +
e2c76824
JM
772 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
773}
774
775static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
776{
47605df9 777 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
e2c76824 778
47605df9 779 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
e2c76824
JM
780 return 1;
781
782 return 0;
623ed84b 783}
fa417f7b 784
623ed84b
JM
785static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
786{
787 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
788}
789
790static inline int mlx4_is_slave(struct mlx4_dev *dev)
791{
792 return dev->flags & MLX4_FLAG_SLAVE;
793}
fa417f7b 794
225c7b1f
RD
795int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
796 struct mlx4_buf *buf);
797void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
1c69fc2a
RD
798static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
799{
313abe55 800 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
b57aacfa 801 return buf->direct.buf + offset;
1c69fc2a 802 else
b57aacfa 803 return buf->page_list[offset >> PAGE_SHIFT].buf +
1c69fc2a
RD
804 (offset & (PAGE_SIZE - 1));
805}
225c7b1f
RD
806
807int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
808void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
012a8ff5
SH
809int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
810void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
225c7b1f
RD
811
812int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
813void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
c1b43dca
EC
814int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
815void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
225c7b1f
RD
816
817int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
818 struct mlx4_mtt *mtt);
819void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
820u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
821
822int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
823 int npages, int page_shift, struct mlx4_mr *mr);
61083720 824int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
225c7b1f 825int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
804d6a89
SM
826int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
827 struct mlx4_mw *mw);
828void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
829int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
225c7b1f
RD
830int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
831 int start_index, int npages, u64 *page_list);
832int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
833 struct mlx4_buf *buf);
834
6296883c
YP
835int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
836void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
837
38ae6a53
YP
838int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
839 int size, int max_direct);
840void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
841 int size);
842
225c7b1f 843int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
e463c7b1 844 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
ec693d47 845 unsigned vector, int collapsed, int timestamp_en);
225c7b1f
RD
846void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
847
a3cdcbfa
YP
848int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
849void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
850
851int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
225c7b1f
RD
852void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
853
18abd5ea
SH
854int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
855 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
225c7b1f
RD
856void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
857int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
65541cb7 858int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
225c7b1f 859
5ae2a7a8 860int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
225c7b1f
RD
861int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
862
ffe455ad
EE
863int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
864 int block_mcast_loopback, enum mlx4_protocol prot);
865int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
866 enum mlx4_protocol prot);
521e575b 867int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
868 u8 port, int block_mcast_loopback,
869 enum mlx4_protocol protocol, u64 *reg_id);
da995a8a 870int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
871 enum mlx4_protocol protocol, u64 reg_id);
872
873enum {
874 MLX4_DOMAIN_UVERBS = 0x1000,
875 MLX4_DOMAIN_ETHTOOL = 0x2000,
876 MLX4_DOMAIN_RFS = 0x3000,
877 MLX4_DOMAIN_NIC = 0x5000,
878};
879
880enum mlx4_net_trans_rule_id {
881 MLX4_NET_TRANS_RULE_ID_ETH = 0,
882 MLX4_NET_TRANS_RULE_ID_IB,
883 MLX4_NET_TRANS_RULE_ID_IPV6,
884 MLX4_NET_TRANS_RULE_ID_IPV4,
885 MLX4_NET_TRANS_RULE_ID_TCP,
886 MLX4_NET_TRANS_RULE_ID_UDP,
887 MLX4_NET_TRANS_RULE_NUM, /* should be last */
888};
889
a8edc3bf
HHZ
890extern const u16 __sw_id_hw[];
891
7fb40f87
HHZ
892static inline int map_hw_to_sw_id(u16 header_id)
893{
894
895 int i;
896 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
897 if (header_id == __sw_id_hw[i])
898 return i;
899 }
900 return -EINVAL;
901}
902
0ff1fb65
HHZ
903enum mlx4_net_trans_promisc_mode {
904 MLX4_FS_PROMISC_NONE = 0,
905 MLX4_FS_PROMISC_UPLINK,
592e49dd 906 /* For future use. Not implemented yet */
0ff1fb65
HHZ
907 MLX4_FS_PROMISC_FUNCTION_PORT,
908 MLX4_FS_PROMISC_ALL_MULTI,
909};
910
911struct mlx4_spec_eth {
912 u8 dst_mac[6];
913 u8 dst_mac_msk[6];
914 u8 src_mac[6];
915 u8 src_mac_msk[6];
916 u8 ether_type_enable;
917 __be16 ether_type;
918 __be16 vlan_id_msk;
919 __be16 vlan_id;
920};
921
922struct mlx4_spec_tcp_udp {
923 __be16 dst_port;
924 __be16 dst_port_msk;
925 __be16 src_port;
926 __be16 src_port_msk;
927};
928
929struct mlx4_spec_ipv4 {
930 __be32 dst_ip;
931 __be32 dst_ip_msk;
932 __be32 src_ip;
933 __be32 src_ip_msk;
934};
935
936struct mlx4_spec_ib {
937 __be32 r_qpn;
938 __be32 qpn_msk;
939 u8 dst_gid[16];
940 u8 dst_gid_msk[16];
941};
942
943struct mlx4_spec_list {
944 struct list_head list;
945 enum mlx4_net_trans_rule_id id;
946 union {
947 struct mlx4_spec_eth eth;
948 struct mlx4_spec_ib ib;
949 struct mlx4_spec_ipv4 ipv4;
950 struct mlx4_spec_tcp_udp tcp_udp;
951 };
952};
953
954enum mlx4_net_trans_hw_rule_queue {
955 MLX4_NET_TRANS_Q_FIFO,
956 MLX4_NET_TRANS_Q_LIFO,
957};
958
959struct mlx4_net_trans_rule {
960 struct list_head list;
961 enum mlx4_net_trans_hw_rule_queue queue_mode;
962 bool exclusive;
963 bool allow_loopback;
964 enum mlx4_net_trans_promisc_mode promisc_mode;
965 u8 port;
966 u16 priority;
967 u32 qpn;
968};
969
592e49dd
HHZ
970int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
971 enum mlx4_net_trans_promisc_mode mode);
972int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
973 enum mlx4_net_trans_promisc_mode mode);
1679200f
YP
974int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
975int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
976int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
977int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
978int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
979
ffe455ad
EE
980int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
981void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
16a10ffd
YB
982int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
983int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
93ece0c1 984void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
9a9a232a
YP
985int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
986 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
987int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
988 u8 promisc);
e5395e92
AV
989int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
990int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
991 u8 *pg, u16 *ratelimit);
4c3eb3ca 992int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
2a2336f8
YP
993int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
994void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
995
8ad11fb6
JM
996int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
997 int npages, u64 iova, u32 *lkey, u32 *rkey);
998int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
999 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1000int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1001void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1002 u32 *lkey, u32 *rkey);
1003int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1004int mlx4_SYNC_TPT(struct mlx4_dev *dev);
e7c1c2c4 1005int mlx4_test_interrupts(struct mlx4_dev *dev);
d9236c3f
AV
1006int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1007 int *vector);
0b7ca5a9 1008void mlx4_release_eq(struct mlx4_dev *dev, int vec);
8ad11fb6 1009
14c07b13
YP
1010int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1011int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1012
f2a3f6a3
OG
1013int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1014void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1015
0ff1fb65
HHZ
1016int mlx4_flow_attach(struct mlx4_dev *dev,
1017 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1018int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
1019
54679e14
JM
1020void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1021 int i, int val);
1022
396f2feb
JM
1023int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1024
993c401e
JM
1025int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1026int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1027int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1028int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1029int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1030enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1031int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1032
afa8fd1d
JM
1033void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1034__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
993c401e 1035
ec693d47
AV
1036cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1037
225c7b1f 1038#endif /* MLX4_DEVICE_H */