]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/mlx4/device.h
net/mlx4_core: Add bad-cable event support
[mirror_ubuntu-bionic-kernel.git] / include / linux / mlx4 / device.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
574e2af7 36#include <linux/if_ether.h>
225c7b1f
RD
37#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
d9236c3f 40#include <linux/cpu_rmap.h>
48ea526a 41#include <linux/crash_dump.h>
225c7b1f 42
60063497 43#include <linux/atomic.h>
225c7b1f 44
74d23cc7 45#include <linux/timecounter.h>
ec693d47 46
0b7ca5a9
YP
47#define MAX_MSIX_P_PORT 17
48#define MAX_MSIX 64
49#define MSIX_LEGACY_SZ 4
50#define MIN_MSIX_P_PORT 5
51
523ece88
EE
52#define MLX4_NUM_UP 8
53#define MLX4_NUM_TC 8
54#define MLX4_MAX_100M_UNITS_VAL 255 /*
55 * work around: can't set values
56 * greater then this value when
57 * using 100 Mbps units.
58 */
59#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
60#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
61#define MLX4_RATELIMIT_DEFAULT 0x00ff
62
6ee51a4e 63#define MLX4_ROCE_MAX_GIDS 128
b6ffaeff 64#define MLX4_ROCE_PF_GIDS 16
6ee51a4e 65
225c7b1f
RD
66enum {
67 MLX4_FLAG_MSI_X = 1 << 0,
5ae2a7a8 68 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
623ed84b
JM
69 MLX4_FLAG_MASTER = 1 << 2,
70 MLX4_FLAG_SLAVE = 1 << 3,
71 MLX4_FLAG_SRIOV = 1 << 4,
acddd5dd 72 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
225c7b1f
RD
73};
74
efcd235d
JM
75enum {
76 MLX4_PORT_CAP_IS_SM = 1 << 1,
77 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
78};
79
225c7b1f 80enum {
fc06573d
JM
81 MLX4_MAX_PORTS = 2,
82 MLX4_MAX_PORT_PKEYS = 128
225c7b1f
RD
83};
84
396f2feb
JM
85/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
86 * These qkeys must not be allowed for general use. This is a 64k range,
87 * and to test for violation, we use the mask (protect against future chg).
88 */
89#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
90#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
91
cd9281d8
JM
92enum {
93 MLX4_BOARD_ID_LEN = 64
94};
95
623ed84b
JM
96enum {
97 MLX4_MAX_NUM_PF = 16,
de966c59 98 MLX4_MAX_NUM_VF = 126,
1ab95d37 99 MLX4_MAX_NUM_VF_P_PORT = 64,
623ed84b 100 MLX4_MFUNC_MAX = 80,
3fc929e2 101 MLX4_MAX_EQ_NUM = 1024,
623ed84b
JM
102 MLX4_MFUNC_EQ_NUM = 4,
103 MLX4_MFUNC_MAX_EQES = 8,
104 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
105};
106
0ff1fb65
HHZ
107/* Driver supports 3 diffrent device methods to manage traffic steering:
108 * -device managed - High level API for ib and eth flow steering. FW is
109 * managing flow steering tables.
c96d97f4
HHZ
110 * - B0 steering mode - Common low level API for ib and (if supported) eth.
111 * - A0 steering mode - Limited low level API for eth. In case of IB,
112 * B0 mode is in use.
113 */
114enum {
115 MLX4_STEERING_MODE_A0,
0ff1fb65
HHZ
116 MLX4_STEERING_MODE_B0,
117 MLX4_STEERING_MODE_DEVICE_MANAGED
c96d97f4
HHZ
118};
119
7d077cd3
MB
120enum {
121 MLX4_STEERING_DMFS_A0_DEFAULT,
122 MLX4_STEERING_DMFS_A0_DYNAMIC,
123 MLX4_STEERING_DMFS_A0_STATIC,
124 MLX4_STEERING_DMFS_A0_DISABLE,
125 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
126};
127
c96d97f4
HHZ
128static inline const char *mlx4_steering_mode_str(int steering_mode)
129{
130 switch (steering_mode) {
131 case MLX4_STEERING_MODE_A0:
132 return "A0 steering";
133
134 case MLX4_STEERING_MODE_B0:
135 return "B0 steering";
0ff1fb65
HHZ
136
137 case MLX4_STEERING_MODE_DEVICE_MANAGED:
138 return "Device managed flow steering";
139
c96d97f4
HHZ
140 default:
141 return "Unrecognize steering mode";
142 }
143}
144
7ffdf726
OG
145enum {
146 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
147 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
148};
149
225c7b1f 150enum {
52eafc68
OG
151 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
152 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
153 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
012a8ff5 154 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
52eafc68
OG
155 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
156 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
157 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
158 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
159 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
160 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
161 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
162 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
163 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
164 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
165 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
166 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
ccf86321
OG
167 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
168 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
f3a9d1f2 169 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
559a9f1d
OD
170 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
171 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
ccf86321
OG
172 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
173 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
f2a3f6a3 174 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
58a60168 175 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
540b3a39 176 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
00f5ce99
JM
177 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
178 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
08ff3235
OG
179 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
180 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
225c7b1f
RD
181};
182
b3416f44
SP
183enum {
184 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
185 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
0ff1fb65 186 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
955154fa 187 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
5930e8d0 188 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
3f7fb021 189 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
e6b6a231 190 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
b01978ca 191 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
4de65803 192 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
4ba9920e
LT
193 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
194 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
114840c3 195 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
77507aa2 196 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
adbc7ac5 197 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
a53e3e8c 198 MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
d475c95b 199 MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
7ae0e400 200 MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
de966c59 201 MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
7d077cd3 202 MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
be6a6b43
JM
203 MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19,
204 MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT = 1LL << 20
b3416f44
SP
205};
206
ddae0349 207enum {
d57febe1
MB
208 MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
209 MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
ddae0349
EE
210};
211
55ad3592
YH
212enum {
213 MLX4_VF_CAP_FLAG_RESET = 1 << 0
214};
215
ddae0349
EE
216/* bit enums for an 8-bit flags field indicating special use
217 * QPs which require special handling in qp_reserve_range.
218 * Currently, this only includes QPs used by the ETH interface,
219 * where we expect to use blueflame. These QPs must not have
220 * bits 6 and 7 set in their qp number.
221 *
222 * This enum may use only bits 0..7.
223 */
224enum {
d57febe1 225 MLX4_RESERVE_A0_QP = 1 << 6,
ddae0349
EE
226 MLX4_RESERVE_ETH_BF_QP = 1 << 7,
227};
228
08ff3235
OG
229enum {
230 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
77507aa2
IS
231 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
232 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
233 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
08ff3235
OG
234};
235
236enum {
77507aa2 237 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
08ff3235
OG
238};
239
240enum {
77507aa2 241 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
7d077cd3
MB
242 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
243 MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
08ff3235
OG
244};
245
246
97285b78
MA
247#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
248
95d04f07 249enum {
804d6a89 250 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
95d04f07
RD
251 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
252 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
253 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
254 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
255 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
09e05c3f 256 MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
95d04f07
RD
257};
258
225c7b1f
RD
259enum mlx4_event {
260 MLX4_EVENT_TYPE_COMP = 0x00,
261 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
262 MLX4_EVENT_TYPE_COMM_EST = 0x02,
263 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
264 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
265 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
266 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
267 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
268 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
269 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
270 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
271 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
272 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
273 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
274 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
275 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
276 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
623ed84b
JM
277 MLX4_EVENT_TYPE_CMD = 0x0a,
278 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
279 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
fe6f700d 280 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
5984be90 281 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
623ed84b 282 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
00f5ce99 283 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
be6a6b43 284 MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT = 0x3e,
623ed84b 285 MLX4_EVENT_TYPE_NONE = 0xff,
225c7b1f
RD
286};
287
288enum {
289 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
290 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
291};
292
be6a6b43
JM
293enum {
294 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE = 1,
295 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE = 2,
296};
297
5984be90
JM
298enum {
299 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
300};
301
993c401e
JM
302enum slave_port_state {
303 SLAVE_PORT_DOWN = 0,
304 SLAVE_PENDING_UP,
305 SLAVE_PORT_UP,
306};
307
308enum slave_port_gen_event {
309 SLAVE_PORT_GEN_EVENT_DOWN = 0,
310 SLAVE_PORT_GEN_EVENT_UP,
311 SLAVE_PORT_GEN_EVENT_NONE,
312};
313
314enum slave_port_state_event {
315 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
316 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
317 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
318 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
319};
320
225c7b1f
RD
321enum {
322 MLX4_PERM_LOCAL_READ = 1 << 10,
323 MLX4_PERM_LOCAL_WRITE = 1 << 11,
324 MLX4_PERM_REMOTE_READ = 1 << 12,
325 MLX4_PERM_REMOTE_WRITE = 1 << 13,
804d6a89
SM
326 MLX4_PERM_ATOMIC = 1 << 14,
327 MLX4_PERM_BIND_MW = 1 << 15,
e630664c 328 MLX4_PERM_MASK = 0xFC00
225c7b1f
RD
329};
330
331enum {
332 MLX4_OPCODE_NOP = 0x00,
333 MLX4_OPCODE_SEND_INVAL = 0x01,
334 MLX4_OPCODE_RDMA_WRITE = 0x08,
335 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
336 MLX4_OPCODE_SEND = 0x0a,
337 MLX4_OPCODE_SEND_IMM = 0x0b,
338 MLX4_OPCODE_LSO = 0x0e,
339 MLX4_OPCODE_RDMA_READ = 0x10,
340 MLX4_OPCODE_ATOMIC_CS = 0x11,
341 MLX4_OPCODE_ATOMIC_FA = 0x12,
6fa8f719
VS
342 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
343 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
225c7b1f
RD
344 MLX4_OPCODE_BIND_MW = 0x18,
345 MLX4_OPCODE_FMR = 0x19,
346 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
347 MLX4_OPCODE_CONFIG_CMD = 0x1f,
348
349 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
350 MLX4_RECV_OPCODE_SEND = 0x01,
351 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
352 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
353
354 MLX4_CQE_OPCODE_ERROR = 0x1e,
355 MLX4_CQE_OPCODE_RESIZE = 0x16,
356};
357
358enum {
359 MLX4_STAT_RATE_OFFSET = 5
360};
361
da995a8a 362enum mlx4_protocol {
0345584e
YP
363 MLX4_PROT_IB_IPV6 = 0,
364 MLX4_PROT_ETH,
365 MLX4_PROT_IB_IPV4,
366 MLX4_PROT_FCOE
da995a8a
AS
367};
368
29bdc883
VS
369enum {
370 MLX4_MTT_FLAG_PRESENT = 1
371};
372
93fc9e1b
YP
373enum mlx4_qp_region {
374 MLX4_QP_REGION_FW = 0,
d57febe1
MB
375 MLX4_QP_REGION_RSS_RAW_ETH,
376 MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
93fc9e1b
YP
377 MLX4_QP_REGION_ETH_ADDR,
378 MLX4_QP_REGION_FC_ADDR,
379 MLX4_QP_REGION_FC_EXCH,
380 MLX4_NUM_QP_REGION
381};
382
7ff93f8b 383enum mlx4_port_type {
623ed84b 384 MLX4_PORT_TYPE_NONE = 0,
27bf91d6
YP
385 MLX4_PORT_TYPE_IB = 1,
386 MLX4_PORT_TYPE_ETH = 2,
387 MLX4_PORT_TYPE_AUTO = 3
7ff93f8b
YP
388};
389
2a2336f8
YP
390enum mlx4_special_vlan_idx {
391 MLX4_NO_VLAN_IDX = 0,
392 MLX4_VLAN_MISS_IDX,
393 MLX4_VLAN_REGULAR
394};
395
0345584e
YP
396enum mlx4_steer_type {
397 MLX4_MC_STEER = 0,
398 MLX4_UC_STEER,
399 MLX4_NUM_STEERS
400};
401
93fc9e1b
YP
402enum {
403 MLX4_NUM_FEXCH = 64 * 1024,
404};
405
5a0fd094
EC
406enum {
407 MLX4_MAX_FAST_REG_PAGES = 511,
408};
409
00f5ce99
JM
410enum {
411 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
412 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
413 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
414};
415
416/* Port mgmt change event handling */
417enum {
418 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
419 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
420 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
421 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
422 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
423};
424
f6bc11e4
YH
425enum {
426 MLX4_DEVICE_STATE_UP = 1 << 0,
427 MLX4_DEVICE_STATE_INTERNAL_ERROR = 1 << 1,
428};
429
c69453e2
YH
430enum {
431 MLX4_INTERFACE_STATE_UP = 1 << 0,
432 MLX4_INTERFACE_STATE_DELETION = 1 << 1,
433};
434
00f5ce99
JM
435#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
436 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
437
32a173c7
SM
438enum mlx4_module_id {
439 MLX4_MODULE_ID_SFP = 0x3,
440 MLX4_MODULE_ID_QSFP = 0xC,
441 MLX4_MODULE_ID_QSFP_PLUS = 0xD,
442 MLX4_MODULE_ID_QSFP28 = 0x11,
443};
444
ea54b10c
JM
445static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
446{
447 return (major << 32) | (minor << 16) | subminor;
448}
449
3fc929e2 450struct mlx4_phys_caps {
6634961c
JM
451 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
452 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
3fc929e2 453 u32 num_phys_eqs;
47605df9
JM
454 u32 base_sqpn;
455 u32 base_proxy_sqpn;
456 u32 base_tunnel_sqpn;
3fc929e2
MA
457};
458
225c7b1f
RD
459struct mlx4_caps {
460 u64 fw_ver;
623ed84b 461 u32 function;
225c7b1f 462 int num_ports;
5ae2a7a8 463 int vl_cap[MLX4_MAX_PORTS + 1];
b79acb49 464 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
9a5aa622 465 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
b79acb49
YP
466 u64 def_mac[MLX4_MAX_PORTS + 1];
467 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
5ae2a7a8
RD
468 int gid_table_len[MLX4_MAX_PORTS + 1];
469 int pkey_table_len[MLX4_MAX_PORTS + 1];
7699517d
YP
470 int trans_type[MLX4_MAX_PORTS + 1];
471 int vendor_oui[MLX4_MAX_PORTS + 1];
472 int wavelength[MLX4_MAX_PORTS + 1];
473 u64 trans_code[MLX4_MAX_PORTS + 1];
225c7b1f
RD
474 int local_ca_ack_delay;
475 int num_uars;
f5311ac1 476 u32 uar_page_size;
225c7b1f
RD
477 int bf_reg_size;
478 int bf_regs_per_page;
479 int max_sq_sg;
480 int max_rq_sg;
481 int num_qps;
482 int max_wqes;
483 int max_sq_desc_sz;
484 int max_rq_desc_sz;
485 int max_qp_init_rdma;
486 int max_qp_dest_rdma;
99ec41d0 487 u32 *qp0_qkey;
47605df9
JM
488 u32 *qp0_proxy;
489 u32 *qp1_proxy;
490 u32 *qp0_tunnel;
491 u32 *qp1_tunnel;
225c7b1f
RD
492 int num_srqs;
493 int max_srq_wqes;
494 int max_srq_sge;
495 int reserved_srqs;
496 int num_cqs;
497 int max_cqes;
498 int reserved_cqs;
7ae0e400 499 int num_sys_eqs;
225c7b1f
RD
500 int num_eqs;
501 int reserved_eqs;
b8dd786f 502 int num_comp_vectors;
0b7ca5a9 503 int comp_pool;
225c7b1f 504 int num_mpts;
a5bbe892 505 int max_fmr_maps;
2b8fb286 506 int num_mtts;
225c7b1f
RD
507 int fmr_reserved_mtts;
508 int reserved_mtts;
509 int reserved_mrws;
510 int reserved_uars;
511 int num_mgms;
512 int num_amgms;
513 int reserved_mcgs;
514 int num_qp_per_mgm;
c96d97f4 515 int steering_mode;
7d077cd3 516 int dmfs_high_steer_mode;
0ff1fb65 517 int fs_log_max_ucast_qp_range_size;
225c7b1f
RD
518 int num_pds;
519 int reserved_pds;
012a8ff5
SH
520 int max_xrcds;
521 int reserved_xrcds;
225c7b1f 522 int mtt_entry_sz;
149983af 523 u32 max_msg_sz;
225c7b1f 524 u32 page_size_cap;
52eafc68 525 u64 flags;
b3416f44 526 u64 flags2;
95d04f07
RD
527 u32 bmme_flags;
528 u32 reserved_lkey;
225c7b1f 529 u16 stat_rate_support;
5ae2a7a8 530 u8 port_width_cap[MLX4_MAX_PORTS + 1];
b832be1e 531 int max_gso_sz;
b3416f44 532 int max_rss_tbl_sz;
93fc9e1b
YP
533 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
534 int reserved_qps;
535 int reserved_qps_base[MLX4_NUM_QP_REGION];
536 int log_num_macs;
537 int log_num_vlans;
7ff93f8b
YP
538 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
539 u8 supported_type[MLX4_MAX_PORTS + 1];
8d0fc7b6
YP
540 u8 suggested_type[MLX4_MAX_PORTS + 1];
541 u8 default_sense[MLX4_MAX_PORTS + 1];
65dab25d 542 u32 port_mask[MLX4_MAX_PORTS + 1];
27bf91d6 543 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
f2a3f6a3 544 u32 max_counters;
096335b3 545 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
1ffeb2eb 546 u16 sqp_demux;
08ff3235
OG
547 u32 eqe_size;
548 u32 cqe_size;
549 u8 eqe_factor;
550 u32 userspace_caps; /* userspace must be aware of these */
551 u32 function_caps; /* VFs must be aware of these */
ddd8a6c1 552 u16 hca_core_clock;
8e1a28e8 553 u64 phys_port_id[MLX4_MAX_PORTS + 1];
7ffdf726 554 int tunnel_offload_mode;
f8c6455b 555 u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
ddae0349 556 u8 alloc_res_qp_mask;
7d077cd3
MB
557 u32 dmfs_high_rate_qpn_base;
558 u32 dmfs_high_rate_qpn_range;
55ad3592 559 u32 vf_caps;
225c7b1f
RD
560};
561
562struct mlx4_buf_list {
563 void *buf;
564 dma_addr_t map;
565};
566
567struct mlx4_buf {
b57aacfa
RD
568 struct mlx4_buf_list direct;
569 struct mlx4_buf_list *page_list;
225c7b1f
RD
570 int nbufs;
571 int npages;
572 int page_shift;
573};
574
575struct mlx4_mtt {
2b8fb286 576 u32 offset;
225c7b1f
RD
577 int order;
578 int page_shift;
579};
580
6296883c
YP
581enum {
582 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
583};
584
585struct mlx4_db_pgdir {
586 struct list_head list;
587 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
588 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
589 unsigned long *bits[2];
590 __be32 *db_page;
591 dma_addr_t db_dma;
592};
593
594struct mlx4_ib_user_db_page;
595
596struct mlx4_db {
597 __be32 *db;
598 union {
599 struct mlx4_db_pgdir *pgdir;
600 struct mlx4_ib_user_db_page *user_page;
601 } u;
602 dma_addr_t dma;
603 int index;
604 int order;
605};
606
38ae6a53
YP
607struct mlx4_hwq_resources {
608 struct mlx4_db db;
609 struct mlx4_mtt mtt;
610 struct mlx4_buf buf;
611};
612
225c7b1f
RD
613struct mlx4_mr {
614 struct mlx4_mtt mtt;
615 u64 iova;
616 u64 size;
617 u32 key;
618 u32 pd;
619 u32 access;
620 int enabled;
621};
622
804d6a89
SM
623enum mlx4_mw_type {
624 MLX4_MW_TYPE_1 = 1,
625 MLX4_MW_TYPE_2 = 2,
626};
627
628struct mlx4_mw {
629 u32 key;
630 u32 pd;
631 enum mlx4_mw_type type;
632 int enabled;
633};
634
8ad11fb6
JM
635struct mlx4_fmr {
636 struct mlx4_mr mr;
637 struct mlx4_mpt_entry *mpt;
638 __be64 *mtts;
639 dma_addr_t dma_handle;
640 int max_pages;
641 int max_maps;
642 int maps;
643 u8 page_shift;
644};
645
225c7b1f
RD
646struct mlx4_uar {
647 unsigned long pfn;
648 int index;
c1b43dca
EC
649 struct list_head bf_list;
650 unsigned free_bf_bmap;
651 void __iomem *map;
652 void __iomem *bf_map;
653};
654
655struct mlx4_bf {
7dfa4b41 656 unsigned int offset;
c1b43dca
EC
657 int buf_size;
658 struct mlx4_uar *uar;
659 void __iomem *reg;
225c7b1f
RD
660};
661
662struct mlx4_cq {
663 void (*comp) (struct mlx4_cq *);
664 void (*event) (struct mlx4_cq *, enum mlx4_event);
665
666 struct mlx4_uar *uar;
667
668 u32 cons_index;
669
2eacc23c 670 u16 irq;
225c7b1f
RD
671 __be32 *set_ci_db;
672 __be32 *arm_db;
673 int arm_sn;
674
675 int cqn;
b8dd786f 676 unsigned vector;
225c7b1f
RD
677
678 atomic_t refcount;
679 struct completion free;
3dca0f42
MB
680 struct {
681 struct list_head list;
682 void (*comp)(struct mlx4_cq *);
683 void *priv;
684 } tasklet_ctx;
225c7b1f
RD
685};
686
687struct mlx4_qp {
688 void (*event) (struct mlx4_qp *, enum mlx4_event);
689
690 int qpn;
691
692 atomic_t refcount;
693 struct completion free;
694};
695
696struct mlx4_srq {
697 void (*event) (struct mlx4_srq *, enum mlx4_event);
698
699 int srqn;
700 int max;
701 int max_gs;
702 int wqe_shift;
703
704 atomic_t refcount;
705 struct completion free;
706};
707
708struct mlx4_av {
709 __be32 port_pd;
710 u8 reserved1;
711 u8 g_slid;
712 __be16 dlid;
713 u8 reserved2;
714 u8 gid_index;
715 u8 stat_rate;
716 u8 hop_limit;
717 __be32 sl_tclass_flowlabel;
718 u8 dgid[16];
719};
720
fa417f7b
EC
721struct mlx4_eth_av {
722 __be32 port_pd;
723 u8 reserved1;
724 u8 smac_idx;
725 u16 reserved2;
726 u8 reserved3;
727 u8 gid_index;
728 u8 stat_rate;
729 u8 hop_limit;
730 __be32 sl_tclass_flowlabel;
731 u8 dgid[16];
5ea8bbfc
JM
732 u8 s_mac[6];
733 u8 reserved4[2];
fa417f7b 734 __be16 vlan;
574e2af7 735 u8 mac[ETH_ALEN];
fa417f7b
EC
736};
737
738union mlx4_ext_av {
739 struct mlx4_av ib;
740 struct mlx4_eth_av eth;
741};
742
f2a3f6a3
OG
743struct mlx4_counter {
744 u8 reserved1[3];
745 u8 counter_mode;
746 __be32 num_ifc;
747 u32 reserved2[2];
748 __be64 rx_frames;
749 __be64 rx_bytes;
750 __be64 tx_frames;
751 __be64 tx_bytes;
752};
753
5a0d0a61
JM
754struct mlx4_quotas {
755 int qp;
756 int cq;
757 int srq;
758 int mpt;
759 int mtt;
760 int counter;
761 int xrcd;
762};
763
1ab95d37
MB
764struct mlx4_vf_dev {
765 u8 min_port;
766 u8 n_ports;
767};
768
872bf2fb 769struct mlx4_dev_persistent {
225c7b1f 770 struct pci_dev *pdev;
872bf2fb
YH
771 struct mlx4_dev *dev;
772 int nvfs[MLX4_MAX_PORTS + 1];
773 int num_vfs;
dd0eefe3
YH
774 enum mlx4_port_type curr_port_type[MLX4_MAX_PORTS + 1];
775 enum mlx4_port_type curr_port_poss_type[MLX4_MAX_PORTS + 1];
ad9a0bf0
YH
776 struct work_struct catas_work;
777 struct workqueue_struct *catas_wq;
f6bc11e4
YH
778 struct mutex device_state_mutex; /* protect HW state */
779 u8 state;
c69453e2
YH
780 struct mutex interface_state_mutex; /* protect SW state */
781 u8 interface_state;
872bf2fb
YH
782};
783
784struct mlx4_dev {
785 struct mlx4_dev_persistent *persist;
225c7b1f 786 unsigned long flags;
623ed84b 787 unsigned long num_slaves;
225c7b1f 788 struct mlx4_caps caps;
3fc929e2 789 struct mlx4_phys_caps phys_caps;
5a0d0a61 790 struct mlx4_quotas quotas;
225c7b1f 791 struct radix_tree_root qp_table_tree;
725c8999 792 u8 rev_id;
cd9281d8 793 char board_id[MLX4_BOARD_ID_LEN];
6e7136ed 794 int numa_node;
3c439b55 795 int oper_log_mgm_entry_size;
592e49dd
HHZ
796 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
797 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
1ab95d37 798 struct mlx4_vf_dev *dev_vfs;
225c7b1f
RD
799};
800
00f5ce99
JM
801struct mlx4_eqe {
802 u8 reserved1;
803 u8 type;
804 u8 reserved2;
805 u8 subtype;
806 union {
807 u32 raw[6];
808 struct {
809 __be32 cqn;
810 } __packed comp;
811 struct {
812 u16 reserved1;
813 __be16 token;
814 u32 reserved2;
815 u8 reserved3[3];
816 u8 status;
817 __be64 out_param;
818 } __packed cmd;
819 struct {
820 __be32 qpn;
821 } __packed qp;
822 struct {
823 __be32 srqn;
824 } __packed srq;
825 struct {
826 __be32 cqn;
827 u32 reserved1;
828 u8 reserved2[3];
829 u8 syndrome;
830 } __packed cq_err;
831 struct {
832 u32 reserved1[2];
833 __be32 port;
834 } __packed port_change;
835 struct {
836 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
837 u32 reserved;
838 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
839 } __packed comm_channel_arm;
840 struct {
841 u8 port;
842 u8 reserved[3];
843 __be64 mac;
844 } __packed mac_update;
845 struct {
846 __be32 slave_id;
847 } __packed flr_event;
848 struct {
849 __be16 current_temperature;
850 __be16 warning_threshold;
851 } __packed warming;
852 struct {
853 u8 reserved[3];
854 u8 port;
855 union {
856 struct {
857 __be16 mstr_sm_lid;
858 __be16 port_lid;
859 __be32 changed_attr;
860 u8 reserved[3];
861 u8 mstr_sm_sl;
862 __be64 gid_prefix;
863 } __packed port_info;
864 struct {
865 __be32 block_ptr;
866 __be32 tbl_entries_mask;
867 } __packed tbl_change_info;
868 } params;
869 } __packed port_mgmt_change;
be6a6b43
JM
870 struct {
871 u8 reserved[3];
872 u8 port;
873 u32 reserved1[5];
874 } __packed bad_cable;
00f5ce99
JM
875 } event;
876 u8 slave_id;
877 u8 reserved3[2];
878 u8 owner;
879} __packed;
880
225c7b1f
RD
881struct mlx4_init_port_param {
882 int set_guid0;
883 int set_node_guid;
884 int set_si_guid;
885 u16 mtu;
886 int port_width_cap;
887 u16 vl_cap;
888 u16 max_gid;
889 u16 max_pkey;
890 u64 guid0;
891 u64 node_guid;
892 u64 si_guid;
893};
894
32a173c7
SM
895#define MAD_IFC_DATA_SZ 192
896/* MAD IFC Mailbox */
897struct mlx4_mad_ifc {
898 u8 base_version;
899 u8 mgmt_class;
900 u8 class_version;
901 u8 method;
902 __be16 status;
903 __be16 class_specific;
904 __be64 tid;
905 __be16 attr_id;
906 __be16 resv;
907 __be32 attr_mod;
908 __be64 mkey;
909 __be16 dr_slid;
910 __be16 dr_dlid;
911 u8 reserved[28];
912 u8 data[MAD_IFC_DATA_SZ];
913} __packed;
914
7ff93f8b
YP
915#define mlx4_foreach_port(port, dev, type) \
916 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
65dab25d 917 if ((type) == (dev)->caps.port_mask[(port)])
7ff93f8b 918
026149cb
JM
919#define mlx4_foreach_non_ib_transport_port(port, dev) \
920 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
921 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
922
65dab25d
JM
923#define mlx4_foreach_ib_transport_port(port, dev) \
924 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
925 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
926 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
623ed84b 927
752a50ca
JM
928#define MLX4_INVALID_SLAVE_ID 0xFF
929
00f5ce99
JM
930void handle_port_mgmt_change_event(struct work_struct *work);
931
2aca1172
JM
932static inline int mlx4_master_func_num(struct mlx4_dev *dev)
933{
934 return dev->caps.function;
935}
936
623ed84b
JM
937static inline int mlx4_is_master(struct mlx4_dev *dev)
938{
939 return dev->flags & MLX4_FLAG_MASTER;
940}
941
5a0d0a61
JM
942static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
943{
944 return dev->phys_caps.base_sqpn + 8 +
945 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
946}
947
623ed84b
JM
948static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
949{
47605df9 950 return (qpn < dev->phys_caps.base_sqpn + 8 +
d57febe1
MB
951 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
952 qpn >= dev->phys_caps.base_sqpn) ||
953 (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
e2c76824
JM
954}
955
956static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
957{
47605df9 958 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
e2c76824 959
47605df9 960 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
e2c76824
JM
961 return 1;
962
963 return 0;
623ed84b 964}
fa417f7b 965
623ed84b
JM
966static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
967{
968 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
969}
970
971static inline int mlx4_is_slave(struct mlx4_dev *dev)
972{
973 return dev->flags & MLX4_FLAG_SLAVE;
974}
fa417f7b 975
225c7b1f 976int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
40f2287b 977 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 978void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
1c69fc2a
RD
979static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
980{
313abe55 981 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
b57aacfa 982 return buf->direct.buf + offset;
1c69fc2a 983 else
b57aacfa 984 return buf->page_list[offset >> PAGE_SHIFT].buf +
1c69fc2a
RD
985 (offset & (PAGE_SIZE - 1));
986}
225c7b1f
RD
987
988int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
989void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
012a8ff5
SH
990int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
991void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
225c7b1f
RD
992
993int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
994void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
163561a4 995int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
c1b43dca 996void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
225c7b1f
RD
997
998int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
999 struct mlx4_mtt *mtt);
1000void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1001u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1002
1003int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
1004 int npages, int page_shift, struct mlx4_mr *mr);
61083720 1005int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
225c7b1f 1006int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
804d6a89
SM
1007int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
1008 struct mlx4_mw *mw);
1009void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
1010int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
225c7b1f
RD
1011int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1012 int start_index, int npages, u64 *page_list);
1013int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
40f2287b 1014 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 1015
40f2287b
JK
1016int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
1017 gfp_t gfp);
6296883c
YP
1018void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
1019
38ae6a53
YP
1020int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
1021 int size, int max_direct);
1022void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
1023 int size);
1024
225c7b1f 1025int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
e463c7b1 1026 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
ec693d47 1027 unsigned vector, int collapsed, int timestamp_en);
225c7b1f 1028void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
ddae0349
EE
1029int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1030 int *base, u8 flags);
a3cdcbfa
YP
1031void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1032
40f2287b
JK
1033int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
1034 gfp_t gfp);
225c7b1f
RD
1035void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
1036
18abd5ea
SH
1037int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
1038 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
225c7b1f
RD
1039void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
1040int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
65541cb7 1041int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
225c7b1f 1042
5ae2a7a8 1043int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
225c7b1f
RD
1044int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
1045
ffe455ad
EE
1046int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1047 int block_mcast_loopback, enum mlx4_protocol prot);
1048int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1049 enum mlx4_protocol prot);
521e575b 1050int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
1051 u8 port, int block_mcast_loopback,
1052 enum mlx4_protocol protocol, u64 *reg_id);
da995a8a 1053int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
1054 enum mlx4_protocol protocol, u64 reg_id);
1055
1056enum {
1057 MLX4_DOMAIN_UVERBS = 0x1000,
1058 MLX4_DOMAIN_ETHTOOL = 0x2000,
1059 MLX4_DOMAIN_RFS = 0x3000,
1060 MLX4_DOMAIN_NIC = 0x5000,
1061};
1062
1063enum mlx4_net_trans_rule_id {
1064 MLX4_NET_TRANS_RULE_ID_ETH = 0,
1065 MLX4_NET_TRANS_RULE_ID_IB,
1066 MLX4_NET_TRANS_RULE_ID_IPV6,
1067 MLX4_NET_TRANS_RULE_ID_IPV4,
1068 MLX4_NET_TRANS_RULE_ID_TCP,
1069 MLX4_NET_TRANS_RULE_ID_UDP,
7ffdf726 1070 MLX4_NET_TRANS_RULE_ID_VXLAN,
0ff1fb65
HHZ
1071 MLX4_NET_TRANS_RULE_NUM, /* should be last */
1072};
1073
a8edc3bf
HHZ
1074extern const u16 __sw_id_hw[];
1075
7fb40f87
HHZ
1076static inline int map_hw_to_sw_id(u16 header_id)
1077{
1078
1079 int i;
1080 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
1081 if (header_id == __sw_id_hw[i])
1082 return i;
1083 }
1084 return -EINVAL;
1085}
1086
0ff1fb65 1087enum mlx4_net_trans_promisc_mode {
f9162539
HHZ
1088 MLX4_FS_REGULAR = 1,
1089 MLX4_FS_ALL_DEFAULT,
1090 MLX4_FS_MC_DEFAULT,
1091 MLX4_FS_UC_SNIFFER,
1092 MLX4_FS_MC_SNIFFER,
c2c19dc3 1093 MLX4_FS_MODE_NUM, /* should be last */
0ff1fb65
HHZ
1094};
1095
1096struct mlx4_spec_eth {
574e2af7
JP
1097 u8 dst_mac[ETH_ALEN];
1098 u8 dst_mac_msk[ETH_ALEN];
1099 u8 src_mac[ETH_ALEN];
1100 u8 src_mac_msk[ETH_ALEN];
0ff1fb65
HHZ
1101 u8 ether_type_enable;
1102 __be16 ether_type;
1103 __be16 vlan_id_msk;
1104 __be16 vlan_id;
1105};
1106
1107struct mlx4_spec_tcp_udp {
1108 __be16 dst_port;
1109 __be16 dst_port_msk;
1110 __be16 src_port;
1111 __be16 src_port_msk;
1112};
1113
1114struct mlx4_spec_ipv4 {
1115 __be32 dst_ip;
1116 __be32 dst_ip_msk;
1117 __be32 src_ip;
1118 __be32 src_ip_msk;
1119};
1120
1121struct mlx4_spec_ib {
ba60a356 1122 __be32 l3_qpn;
0ff1fb65
HHZ
1123 __be32 qpn_msk;
1124 u8 dst_gid[16];
1125 u8 dst_gid_msk[16];
1126};
1127
7ffdf726
OG
1128struct mlx4_spec_vxlan {
1129 __be32 vni;
1130 __be32 vni_mask;
1131
1132};
1133
0ff1fb65
HHZ
1134struct mlx4_spec_list {
1135 struct list_head list;
1136 enum mlx4_net_trans_rule_id id;
1137 union {
1138 struct mlx4_spec_eth eth;
1139 struct mlx4_spec_ib ib;
1140 struct mlx4_spec_ipv4 ipv4;
1141 struct mlx4_spec_tcp_udp tcp_udp;
7ffdf726 1142 struct mlx4_spec_vxlan vxlan;
0ff1fb65
HHZ
1143 };
1144};
1145
1146enum mlx4_net_trans_hw_rule_queue {
1147 MLX4_NET_TRANS_Q_FIFO,
1148 MLX4_NET_TRANS_Q_LIFO,
1149};
1150
1151struct mlx4_net_trans_rule {
1152 struct list_head list;
1153 enum mlx4_net_trans_hw_rule_queue queue_mode;
1154 bool exclusive;
1155 bool allow_loopback;
1156 enum mlx4_net_trans_promisc_mode promisc_mode;
1157 u8 port;
1158 u16 priority;
1159 u32 qpn;
1160};
1161
3cd0e178 1162struct mlx4_net_trans_rule_hw_ctrl {
bcf37297
HHZ
1163 __be16 prio;
1164 u8 type;
1165 u8 flags;
3cd0e178
HHZ
1166 u8 rsvd1;
1167 u8 funcid;
1168 u8 vep;
1169 u8 port;
1170 __be32 qpn;
1171 __be32 rsvd2;
1172};
1173
1174struct mlx4_net_trans_rule_hw_ib {
1175 u8 size;
1176 u8 rsvd1;
1177 __be16 id;
1178 u32 rsvd2;
ba60a356 1179 __be32 l3_qpn;
3cd0e178
HHZ
1180 __be32 qpn_mask;
1181 u8 dst_gid[16];
1182 u8 dst_gid_msk[16];
1183} __packed;
1184
1185struct mlx4_net_trans_rule_hw_eth {
1186 u8 size;
1187 u8 rsvd;
1188 __be16 id;
1189 u8 rsvd1[6];
1190 u8 dst_mac[6];
1191 u16 rsvd2;
1192 u8 dst_mac_msk[6];
1193 u16 rsvd3;
1194 u8 src_mac[6];
1195 u16 rsvd4;
1196 u8 src_mac_msk[6];
1197 u8 rsvd5;
1198 u8 ether_type_enable;
1199 __be16 ether_type;
ba60a356
HHZ
1200 __be16 vlan_tag_msk;
1201 __be16 vlan_tag;
3cd0e178
HHZ
1202} __packed;
1203
1204struct mlx4_net_trans_rule_hw_tcp_udp {
1205 u8 size;
1206 u8 rsvd;
1207 __be16 id;
1208 __be16 rsvd1[3];
1209 __be16 dst_port;
1210 __be16 rsvd2;
1211 __be16 dst_port_msk;
1212 __be16 rsvd3;
1213 __be16 src_port;
1214 __be16 rsvd4;
1215 __be16 src_port_msk;
1216} __packed;
1217
1218struct mlx4_net_trans_rule_hw_ipv4 {
1219 u8 size;
1220 u8 rsvd;
1221 __be16 id;
1222 __be32 rsvd1;
1223 __be32 dst_ip;
1224 __be32 dst_ip_msk;
1225 __be32 src_ip;
1226 __be32 src_ip_msk;
1227} __packed;
1228
7ffdf726
OG
1229struct mlx4_net_trans_rule_hw_vxlan {
1230 u8 size;
1231 u8 rsvd;
1232 __be16 id;
1233 __be32 rsvd1;
1234 __be32 vni;
1235 __be32 vni_mask;
1236} __packed;
1237
3cd0e178
HHZ
1238struct _rule_hw {
1239 union {
1240 struct {
1241 u8 size;
1242 u8 rsvd;
1243 __be16 id;
1244 };
1245 struct mlx4_net_trans_rule_hw_eth eth;
1246 struct mlx4_net_trans_rule_hw_ib ib;
1247 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1248 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
7ffdf726 1249 struct mlx4_net_trans_rule_hw_vxlan vxlan;
3cd0e178
HHZ
1250 };
1251};
1252
7ffdf726
OG
1253enum {
1254 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1255 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1256 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1257 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1258 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1259};
1260
1261
592e49dd
HHZ
1262int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1263 enum mlx4_net_trans_promisc_mode mode);
1264int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1265 enum mlx4_net_trans_promisc_mode mode);
1679200f
YP
1266int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1267int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1268int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1269int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1270int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
1271
ffe455ad
EE
1272int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1273void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
16a10ffd
YB
1274int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1275int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
93ece0c1 1276void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
9a9a232a
YP
1277int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1278 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1279int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1280 u8 promisc);
e5395e92
AV
1281int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1282int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1283 u8 *pg, u16 *ratelimit);
1b136de1 1284int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
dd5f03be 1285int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
4c3eb3ca 1286int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
2a2336f8 1287int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
2009d005 1288void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
2a2336f8 1289
8ad11fb6
JM
1290int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1291 int npages, u64 iova, u32 *lkey, u32 *rkey);
1292int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1293 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1294int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1295void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1296 u32 *lkey, u32 *rkey);
1297int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1298int mlx4_SYNC_TPT(struct mlx4_dev *dev);
e7c1c2c4 1299int mlx4_test_interrupts(struct mlx4_dev *dev);
d9236c3f
AV
1300int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1301 int *vector);
0b7ca5a9 1302void mlx4_release_eq(struct mlx4_dev *dev, int vec);
8ad11fb6 1303
35f6f453
AV
1304int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1305
8e1a28e8 1306int mlx4_get_phys_port_id(struct mlx4_dev *dev);
14c07b13
YP
1307int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1308int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1309
f2a3f6a3
OG
1310int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1311void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1312
0ff1fb65
HHZ
1313int mlx4_flow_attach(struct mlx4_dev *dev,
1314 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1315int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
c2c19dc3
HHZ
1316int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1317 enum mlx4_net_trans_promisc_mode flow_type);
1318int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1319 enum mlx4_net_trans_rule_id id);
1320int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
0ff1fb65 1321
b95089d0
OG
1322int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1323 int port, int qpn, u16 prio, u64 *reg_id);
1324
54679e14
JM
1325void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1326 int i, int val);
1327
396f2feb
JM
1328int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1329
993c401e
JM
1330int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1331int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1332int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1333int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1334int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1335enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1336int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1337
afa8fd1d
JM
1338void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1339__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
9cd59352
JM
1340
1341int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1342 int *slave_id);
1343int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1344 u8 *gid);
993c401e 1345
4de65803
MB
1346int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1347 u32 max_range_qpn);
1348
ec693d47
AV
1349cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1350
f74462ac
MB
1351struct mlx4_active_ports {
1352 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1353};
1354/* Returns a bitmap of the physical ports which are assigned to slave */
1355struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1356
1357/* Returns the physical port that represents the virtual port of the slave, */
1358/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1359/* mapping is returned. */
1360int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1361
1362struct mlx4_slaves_pport {
1363 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1364};
1365/* Returns a bitmap of all slaves that are assigned to port. */
1366struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1367 int port);
1368
1369/* Returns a bitmap of all slaves that are assigned exactly to all the */
1370/* the ports that are set in crit_ports. */
1371struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1372 struct mlx4_dev *dev,
1373 const struct mlx4_active_ports *crit_ports);
1374
1375/* Returns the slave's virtual port that represents the physical port. */
1376int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1377
449fc488 1378int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
d18f141a
OG
1379
1380int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
97982f5a 1381int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
65fed8a8
JM
1382int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1383int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1384 int enable);
e630664c
MB
1385int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1386 struct mlx4_mpt_entry ***mpt_entry);
1387int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1388 struct mlx4_mpt_entry **mpt_entry);
1389int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1390 u32 pdn);
1391int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1392 struct mlx4_mpt_entry *mpt_entry,
1393 u32 access);
1394void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1395 struct mlx4_mpt_entry **mpt_entry);
1396void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1397int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1398 u64 iova, u64 size, int npages,
1399 int page_shift, struct mlx4_mpt_entry *mpt_entry);
2599d858 1400
32a173c7
SM
1401int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1402 u16 offset, u16 size, u8 *data);
1403
2599d858
AV
1404/* Returns true if running in low memory profile (kdump kernel) */
1405static inline bool mlx4_low_memory_profile(void)
1406{
48ea526a 1407 return is_kdump_kernel();
2599d858
AV
1408}
1409
adbc7ac5
SM
1410/* ACCESS REG commands */
1411enum mlx4_access_reg_method {
1412 MLX4_ACCESS_REG_QUERY = 0x1,
1413 MLX4_ACCESS_REG_WRITE = 0x2,
1414};
1415
1416/* ACCESS PTYS Reg command */
1417enum mlx4_ptys_proto {
1418 MLX4_PTYS_IB = 1<<0,
1419 MLX4_PTYS_EN = 1<<2,
1420};
1421
1422struct mlx4_ptys_reg {
1423 u8 resrvd1;
1424 u8 local_port;
1425 u8 resrvd2;
1426 u8 proto_mask;
1427 __be32 resrvd3[2];
1428 __be32 eth_proto_cap;
1429 __be16 ib_width_cap;
1430 __be16 ib_speed_cap;
1431 __be32 resrvd4;
1432 __be32 eth_proto_admin;
1433 __be16 ib_width_admin;
1434 __be16 ib_speed_admin;
1435 __be32 resrvd5;
1436 __be32 eth_proto_oper;
1437 __be16 ib_width_oper;
1438 __be16 ib_speed_oper;
1439 __be32 resrvd6;
1440 __be32 eth_proto_lp_adv;
1441} __packed;
1442
1443int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
1444 enum mlx4_access_reg_method method,
1445 struct mlx4_ptys_reg *ptys_reg);
1446
225c7b1f 1447#endif /* MLX4_DEVICE_H */