]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/mlx5/driver.h
net/mlx5e: Single bfreg (UAR) for all mlx5e SQs and netdevs
[mirror_ubuntu-bionic-kernel.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
6ecde51d 41#include <linux/slab.h>
e126ba97
EC
42#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
43a335e0 44#include <linux/workqueue.h>
d9aaed83 45#include <linux/mempool.h>
94c6825e 46#include <linux/interrupt.h>
6ecde51d 47
e126ba97
EC
48#include <linux/mlx5/device.h>
49#include <linux/mlx5/doorbell.h>
af1ba291 50#include <linux/mlx5/srq.h>
e126ba97
EC
51
52enum {
53 MLX5_BOARD_ID_LEN = 64,
54 MLX5_MAX_NAME_LEN = 16,
55};
56
57enum {
58 /* one minute for the sake of bringup. Generally, commands must always
59 * complete and we may need to increase this timeout value
60 */
6b6c07bd 61 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
62 MLX5_CMD_WQ_MAX_NAME = 32,
63};
64
65enum {
66 CMD_OWNER_SW = 0x0,
67 CMD_OWNER_HW = 0x1,
68 CMD_STATUS_SUCCESS = 0,
69};
70
71enum mlx5_sqp_t {
72 MLX5_SQP_SMI = 0,
73 MLX5_SQP_GSI = 1,
74 MLX5_SQP_IEEE_1588 = 2,
75 MLX5_SQP_SNIFFER = 3,
76 MLX5_SQP_SYNC_UMR = 4,
77};
78
79enum {
80 MLX5_MAX_PORTS = 2,
81};
82
83enum {
84 MLX5_EQ_VEC_PAGES = 0,
85 MLX5_EQ_VEC_CMD = 1,
86 MLX5_EQ_VEC_ASYNC = 2,
d9aaed83 87 MLX5_EQ_VEC_PFAULT = 3,
e126ba97
EC
88 MLX5_EQ_VEC_COMP_BASE,
89};
90
91enum {
db058a18 92 MLX5_MAX_IRQ_NAME = 32
e126ba97
EC
93};
94
95enum {
96 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
97 MLX5_ATOMIC_MODE_CX = 2 << 16,
98 MLX5_ATOMIC_MODE_8B = 3 << 16,
99 MLX5_ATOMIC_MODE_16B = 4 << 16,
100 MLX5_ATOMIC_MODE_32B = 5 << 16,
101 MLX5_ATOMIC_MODE_64B = 6 << 16,
102 MLX5_ATOMIC_MODE_128B = 7 << 16,
103 MLX5_ATOMIC_MODE_256B = 8 << 16,
104};
105
e126ba97 106enum {
4f3961ee
SM
107 MLX5_REG_QETCR = 0x4005,
108 MLX5_REG_QTCT = 0x400a,
341c5ee2
HN
109 MLX5_REG_DCBX_PARAM = 0x4020,
110 MLX5_REG_DCBX_APP = 0x4021,
e126ba97
EC
111 MLX5_REG_PCAP = 0x5001,
112 MLX5_REG_PMTU = 0x5003,
113 MLX5_REG_PTYS = 0x5004,
114 MLX5_REG_PAOS = 0x5006,
3c2d18ef 115 MLX5_REG_PFCC = 0x5007,
efea389d 116 MLX5_REG_PPCNT = 0x5008,
e126ba97
EC
117 MLX5_REG_PMAOS = 0x5012,
118 MLX5_REG_PUDE = 0x5009,
119 MLX5_REG_PMPE = 0x5010,
120 MLX5_REG_PELC = 0x500e,
a124d13e 121 MLX5_REG_PVLC = 0x500f,
94cb1ebb 122 MLX5_REG_PCMR = 0x5041,
bb64143e 123 MLX5_REG_PMLP = 0x5002,
cfdcbcea 124 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
125 MLX5_REG_NODE_DESC = 0x6001,
126 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 127 MLX5_REG_MCIA = 0x9014,
da54d24e 128 MLX5_REG_MLCR = 0x902b,
8ed1a630 129 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
130 MLX5_REG_MTPPS = 0x9053,
131 MLX5_REG_MTPPSE = 0x9054,
cfdcbcea 132 MLX5_REG_MCAM = 0x907f,
e126ba97
EC
133};
134
341c5ee2
HN
135enum mlx5_dcbx_oper_mode {
136 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
137 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
138};
139
da7525d2
EBE
140enum {
141 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
142 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
143};
144
e420f0c0
HE
145enum mlx5_page_fault_resume_flags {
146 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
147 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
148 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
149 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
150};
151
e126ba97
EC
152enum dbg_rsc_type {
153 MLX5_DBG_RSC_QP,
154 MLX5_DBG_RSC_EQ,
155 MLX5_DBG_RSC_CQ,
156};
157
158struct mlx5_field_desc {
159 struct dentry *dent;
160 int i;
161};
162
163struct mlx5_rsc_debug {
164 struct mlx5_core_dev *dev;
165 void *object;
166 enum dbg_rsc_type type;
167 struct dentry *root;
168 struct mlx5_field_desc fields[0];
169};
170
171enum mlx5_dev_event {
172 MLX5_DEV_EVENT_SYS_ERROR,
173 MLX5_DEV_EVENT_PORT_UP,
174 MLX5_DEV_EVENT_PORT_DOWN,
175 MLX5_DEV_EVENT_PORT_INITIALIZED,
176 MLX5_DEV_EVENT_LID_CHANGE,
177 MLX5_DEV_EVENT_PKEY_CHANGE,
178 MLX5_DEV_EVENT_GUID_CHANGE,
179 MLX5_DEV_EVENT_CLIENT_REREG,
f9a1ef72 180 MLX5_DEV_EVENT_PPS,
e126ba97
EC
181};
182
4c916a79 183enum mlx5_port_status {
6fa1bcab
AS
184 MLX5_PORT_UP = 1,
185 MLX5_PORT_DOWN = 2,
4c916a79
RS
186};
187
d9aaed83
AK
188enum mlx5_eq_type {
189 MLX5_EQ_TYPE_COMP,
190 MLX5_EQ_TYPE_ASYNC,
191#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
192 MLX5_EQ_TYPE_PF,
193#endif
194};
195
2f5ff264 196struct mlx5_bfreg_info {
b037c29a 197 u32 *sys_pages;
2f5ff264 198 int num_low_latency_bfregs;
e126ba97 199 unsigned int *count;
e126ba97
EC
200
201 /*
2f5ff264 202 * protect bfreg allocation data structs
e126ba97
EC
203 */
204 struct mutex lock;
78c0f98c 205 u32 ver;
b037c29a
EC
206 bool lib_uar_4k;
207 u32 num_sys_pages;
e126ba97
EC
208};
209
210struct mlx5_cmd_first {
211 __be32 data[4];
212};
213
214struct mlx5_cmd_msg {
215 struct list_head list;
0ac3ea70 216 struct cmd_msg_cache *parent;
e126ba97
EC
217 u32 len;
218 struct mlx5_cmd_first first;
219 struct mlx5_cmd_mailbox *next;
220};
221
222struct mlx5_cmd_debug {
223 struct dentry *dbg_root;
224 struct dentry *dbg_in;
225 struct dentry *dbg_out;
226 struct dentry *dbg_outlen;
227 struct dentry *dbg_status;
228 struct dentry *dbg_run;
229 void *in_msg;
230 void *out_msg;
231 u8 status;
232 u16 inlen;
233 u16 outlen;
234};
235
0ac3ea70 236struct cmd_msg_cache {
e126ba97
EC
237 /* protect block chain allocations
238 */
239 spinlock_t lock;
240 struct list_head head;
0ac3ea70
MHY
241 unsigned int max_inbox_size;
242 unsigned int num_ent;
e126ba97
EC
243};
244
0ac3ea70
MHY
245enum {
246 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
247};
248
249struct mlx5_cmd_stats {
250 u64 sum;
251 u64 n;
252 struct dentry *root;
253 struct dentry *avg;
254 struct dentry *count;
255 /* protect command average calculations */
256 spinlock_t lock;
257};
258
259struct mlx5_cmd {
64599cca
EC
260 void *cmd_alloc_buf;
261 dma_addr_t alloc_dma;
262 int alloc_size;
e126ba97
EC
263 void *cmd_buf;
264 dma_addr_t dma;
265 u16 cmdif_rev;
266 u8 log_sz;
267 u8 log_stride;
268 int max_reg_cmds;
269 int events;
270 u32 __iomem *vector;
271
272 /* protect command queue allocations
273 */
274 spinlock_t alloc_lock;
275
276 /* protect token allocations
277 */
278 spinlock_t token_lock;
279 u8 token;
280 unsigned long bitmask;
281 char wq_name[MLX5_CMD_WQ_MAX_NAME];
282 struct workqueue_struct *wq;
283 struct semaphore sem;
284 struct semaphore pages_sem;
285 int mode;
286 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
287 struct pci_pool *pool;
288 struct mlx5_cmd_debug dbg;
0ac3ea70 289 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
290 int checksum_disabled;
291 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
292};
293
294struct mlx5_port_caps {
295 int gid_table_len;
296 int pkey_table_len;
938fe83c 297 u8 ext_port_cap;
c43f1112 298 bool has_smi;
e126ba97
EC
299};
300
301struct mlx5_cmd_mailbox {
302 void *buf;
303 dma_addr_t dma;
304 struct mlx5_cmd_mailbox *next;
305};
306
307struct mlx5_buf_list {
308 void *buf;
309 dma_addr_t map;
310};
311
312struct mlx5_buf {
313 struct mlx5_buf_list direct;
e126ba97 314 int npages;
e126ba97 315 int size;
f241e749 316 u8 page_shift;
e126ba97
EC
317};
318
1c1b5228
TT
319struct mlx5_frag_buf {
320 struct mlx5_buf_list *frags;
321 int npages;
322 int size;
323 u8 page_shift;
324};
325
94c6825e
MB
326struct mlx5_eq_tasklet {
327 struct list_head list;
328 struct list_head process_list;
329 struct tasklet_struct task;
330 /* lock on completion tasklet list */
331 spinlock_t lock;
332};
333
d9aaed83
AK
334struct mlx5_eq_pagefault {
335 struct work_struct work;
336 /* Pagefaults lock */
337 spinlock_t lock;
338 struct workqueue_struct *wq;
339 mempool_t *pool;
340};
341
e126ba97
EC
342struct mlx5_eq {
343 struct mlx5_core_dev *dev;
344 __be32 __iomem *doorbell;
345 u32 cons_index;
346 struct mlx5_buf buf;
347 int size;
0b6e26ce 348 unsigned int irqn;
e126ba97
EC
349 u8 eqn;
350 int nent;
351 u64 mask;
e126ba97
EC
352 struct list_head list;
353 int index;
354 struct mlx5_rsc_debug *dbg;
d9aaed83
AK
355 enum mlx5_eq_type type;
356 union {
357 struct mlx5_eq_tasklet tasklet_ctx;
358#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
359 struct mlx5_eq_pagefault pf_ctx;
360#endif
361 };
e126ba97
EC
362};
363
3121e3c4
SG
364struct mlx5_core_psv {
365 u32 psv_idx;
366 struct psv_layout {
367 u32 pd;
368 u16 syndrome;
369 u16 reserved;
370 u16 bg;
371 u16 app_tag;
372 u32 ref_tag;
373 } psv;
374};
375
376struct mlx5_core_sig_ctx {
377 struct mlx5_core_psv psv_memory;
378 struct mlx5_core_psv psv_wire;
d5436ba0
SG
379 struct ib_sig_err err_item;
380 bool sig_status_checked;
381 bool sig_err_exists;
382 u32 sigerr_count;
3121e3c4 383};
e126ba97 384
aa8e08d2
AK
385enum {
386 MLX5_MKEY_MR = 1,
387 MLX5_MKEY_MW,
388};
389
a606b0f6 390struct mlx5_core_mkey {
e126ba97
EC
391 u64 iova;
392 u64 size;
393 u32 key;
394 u32 pd;
aa8e08d2 395 u32 type;
e126ba97
EC
396};
397
d9aaed83
AK
398#define MLX5_24BIT_MASK ((1 << 24) - 1)
399
5903325a 400enum mlx5_res_type {
e2013b21 401 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
402 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
403 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
404 MLX5_RES_SRQ = 3,
405 MLX5_RES_XSRQ = 4,
5903325a
EC
406};
407
408struct mlx5_core_rsc_common {
409 enum mlx5_res_type res;
410 atomic_t refcount;
411 struct completion free;
412};
413
e126ba97 414struct mlx5_core_srq {
01949d01 415 struct mlx5_core_rsc_common common; /* must be first */
e126ba97
EC
416 u32 srqn;
417 int max;
418 int max_gs;
419 int max_avail_gather;
420 int wqe_shift;
421 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
422
423 atomic_t refcount;
424 struct completion free;
425};
426
427struct mlx5_eq_table {
428 void __iomem *update_ci;
429 void __iomem *update_arm_ci;
233d05d2 430 struct list_head comp_eqs_list;
e126ba97
EC
431 struct mlx5_eq pages_eq;
432 struct mlx5_eq async_eq;
433 struct mlx5_eq cmd_eq;
d9aaed83
AK
434#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
435 struct mlx5_eq pfault_eq;
436#endif
e126ba97
EC
437 int num_comp_vectors;
438 /* protect EQs list
439 */
440 spinlock_t lock;
441};
442
a6d51b68 443struct mlx5_uars_page {
e126ba97 444 void __iomem *map;
a6d51b68
EC
445 bool wc;
446 u32 index;
447 struct list_head list;
448 unsigned int bfregs;
449 unsigned long *reg_bitmap; /* for non fast path bf regs */
450 unsigned long *fp_bitmap;
451 unsigned int reg_avail;
452 unsigned int fp_avail;
453 struct kref ref_count;
454 struct mlx5_core_dev *mdev;
e126ba97
EC
455};
456
a6d51b68
EC
457struct mlx5_bfreg_head {
458 /* protect blue flame registers allocations */
459 struct mutex lock;
460 struct list_head list;
461};
462
463struct mlx5_bfreg_data {
464 struct mlx5_bfreg_head reg_head;
465 struct mlx5_bfreg_head wc_head;
466};
467
468struct mlx5_sq_bfreg {
469 void __iomem *map;
470 struct mlx5_uars_page *up;
471 bool wc;
472 u32 index;
473 unsigned int offset;
474};
e126ba97
EC
475
476struct mlx5_core_health {
477 struct health_buffer __iomem *health;
478 __be32 __iomem *health_counter;
479 struct timer_list timer;
e126ba97
EC
480 u32 prev;
481 int miss_counter;
fd76ee4d 482 bool sick;
05ac2c0b
MHY
483 /* wq spinlock to synchronize draining */
484 spinlock_t wq_lock;
ac6ea6e8 485 struct workqueue_struct *wq;
05ac2c0b 486 unsigned long flags;
ac6ea6e8 487 struct work_struct work;
04c0c1ab 488 struct delayed_work recover_work;
e126ba97
EC
489};
490
491struct mlx5_cq_table {
492 /* protect radix tree
493 */
494 spinlock_t lock;
495 struct radix_tree_root tree;
496};
497
498struct mlx5_qp_table {
499 /* protect radix tree
500 */
501 spinlock_t lock;
502 struct radix_tree_root tree;
503};
504
505struct mlx5_srq_table {
506 /* protect radix tree
507 */
508 spinlock_t lock;
509 struct radix_tree_root tree;
510};
511
a606b0f6 512struct mlx5_mkey_table {
3bcdb17a
SG
513 /* protect radix tree
514 */
515 rwlock_t lock;
516 struct radix_tree_root tree;
517};
518
fc50db98
EC
519struct mlx5_vf_context {
520 int enabled;
521};
522
523struct mlx5_core_sriov {
524 struct mlx5_vf_context *vfs_ctx;
525 int num_vfs;
526 int enabled_vfs;
527};
528
db058a18
SM
529struct mlx5_irq_info {
530 cpumask_var_t mask;
531 char name[MLX5_MAX_IRQ_NAME];
532};
533
43a335e0 534struct mlx5_fc_stats {
29cc6679 535 struct rb_root counters;
43a335e0
AV
536 struct list_head addlist;
537 /* protect addlist add/splice operations */
538 spinlock_t addlist_lock;
539
540 struct workqueue_struct *wq;
541 struct delayed_work work;
542 unsigned long next_query;
543};
544
073bb189 545struct mlx5_eswitch;
7907f23a 546struct mlx5_lag;
d9aaed83 547struct mlx5_pagefault;
073bb189 548
1466cc5b
YP
549struct mlx5_rl_entry {
550 u32 rate;
551 u16 index;
552 u16 refcount;
553};
554
555struct mlx5_rl_table {
556 /* protect rate limit table */
557 struct mutex rl_lock;
558 u16 max_size;
559 u32 max_rate;
560 u32 min_rate;
561 struct mlx5_rl_entry *rl_entry;
562};
563
d4eb4cd7
HN
564enum port_module_event_status_type {
565 MLX5_MODULE_STATUS_PLUGGED = 0x1,
566 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
567 MLX5_MODULE_STATUS_ERROR = 0x3,
568 MLX5_MODULE_STATUS_NUM = 0x3,
569};
570
571enum port_module_event_error_type {
572 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
573 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
574 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
575 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
576 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
577 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
578 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
579 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
580 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
581 MLX5_MODULE_EVENT_ERROR_NUM,
582};
583
584struct mlx5_port_module_event_stats {
585 u64 status_counters[MLX5_MODULE_STATUS_NUM];
586 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
587};
588
e126ba97
EC
589struct mlx5_priv {
590 char name[MLX5_MAX_NAME_LEN];
591 struct mlx5_eq_table eq_table;
db058a18
SM
592 struct msix_entry *msix_arr;
593 struct mlx5_irq_info *irq_info;
e126ba97
EC
594
595 /* pages stuff */
596 struct workqueue_struct *pg_wq;
597 struct rb_root page_root;
598 int fw_pages;
6aec21f6 599 atomic_t reg_pages;
bf0bf77f 600 struct list_head free_list;
fc50db98 601 int vfs_pages;
e126ba97
EC
602
603 struct mlx5_core_health health;
604
605 struct mlx5_srq_table srq_table;
606
607 /* start: qp staff */
608 struct mlx5_qp_table qp_table;
609 struct dentry *qp_debugfs;
610 struct dentry *eq_debugfs;
611 struct dentry *cq_debugfs;
612 struct dentry *cmdif_debugfs;
613 /* end: qp staff */
614
615 /* start: cq staff */
616 struct mlx5_cq_table cq_table;
617 /* end: cq staff */
618
a606b0f6
MB
619 /* start: mkey staff */
620 struct mlx5_mkey_table mkey_table;
621 /* end: mkey staff */
3bcdb17a 622
e126ba97 623 /* start: alloc staff */
311c7c71
SM
624 /* protect buffer alocation according to numa node */
625 struct mutex alloc_mutex;
626 int numa_node;
627
e126ba97
EC
628 struct mutex pgdir_mutex;
629 struct list_head pgdir_list;
630 /* end: alloc staff */
631 struct dentry *dbg_root;
632
633 /* protect mkey key part */
634 spinlock_t mkey_lock;
635 u8 mkey_key;
9603b61d
JM
636
637 struct list_head dev_list;
638 struct list_head ctx_list;
639 spinlock_t ctx_lock;
073bb189 640
fba53f7b 641 struct mlx5_flow_steering *steering;
073bb189 642 struct mlx5_eswitch *eswitch;
fc50db98 643 struct mlx5_core_sriov sriov;
7907f23a 644 struct mlx5_lag *lag;
fc50db98 645 unsigned long pci_dev_data;
43a335e0 646 struct mlx5_fc_stats fc_stats;
1466cc5b 647 struct mlx5_rl_table rl_table;
d4eb4cd7
HN
648
649 struct mlx5_port_module_event_stats pme_stats;
d9aaed83
AK
650
651#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
652 void (*pfault)(struct mlx5_core_dev *dev,
653 void *context,
654 struct mlx5_pagefault *pfault);
655 void *pfault_ctx;
656 struct srcu_struct pfault_srcu;
657#endif
a6d51b68 658 struct mlx5_bfreg_data bfregs;
01187175 659 struct mlx5_uars_page *uar;
e126ba97
EC
660};
661
89d44f0a
MD
662enum mlx5_device_state {
663 MLX5_DEVICE_STATE_UP,
664 MLX5_DEVICE_STATE_INTERNAL_ERROR,
665};
666
667enum mlx5_interface_state {
5fc7197d
MD
668 MLX5_INTERFACE_STATE_DOWN = BIT(0),
669 MLX5_INTERFACE_STATE_UP = BIT(1),
670 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
89d44f0a
MD
671};
672
673enum mlx5_pci_status {
674 MLX5_PCI_STATUS_DISABLED,
675 MLX5_PCI_STATUS_ENABLED,
676};
677
d9aaed83
AK
678enum mlx5_pagefault_type_flags {
679 MLX5_PFAULT_REQUESTOR = 1 << 0,
680 MLX5_PFAULT_WRITE = 1 << 1,
681 MLX5_PFAULT_RDMA = 1 << 2,
682};
683
684/* Contains the details of a pagefault. */
685struct mlx5_pagefault {
686 u32 bytes_committed;
687 u32 token;
688 u8 event_subtype;
689 u8 type;
690 union {
691 /* Initiator or send message responder pagefault details. */
692 struct {
693 /* Received packet size, only valid for responders. */
694 u32 packet_size;
695 /*
696 * Number of resource holding WQE, depends on type.
697 */
698 u32 wq_num;
699 /*
700 * WQE index. Refers to either the send queue or
701 * receive queue, according to event_subtype.
702 */
703 u16 wqe_index;
704 } wqe;
705 /* RDMA responder pagefault details */
706 struct {
707 u32 r_key;
708 /*
709 * Received packet size, minimal size page fault
710 * resolution required for forward progress.
711 */
712 u32 packet_size;
713 u32 rdma_op_len;
714 u64 rdma_va;
715 } rdma;
716 };
717
718 struct mlx5_eq *eq;
719 struct work_struct work;
720};
721
b50d292b
HHZ
722struct mlx5_td {
723 struct list_head tirs_list;
724 u32 tdn;
725};
726
727struct mlx5e_resources {
b50d292b
HHZ
728 u32 pdn;
729 struct mlx5_td td;
730 struct mlx5_core_mkey mkey;
aff26157 731 struct mlx5_sq_bfreg bfreg;
b50d292b
HHZ
732};
733
e126ba97
EC
734struct mlx5_core_dev {
735 struct pci_dev *pdev;
89d44f0a
MD
736 /* sync pci state */
737 struct mutex pci_status_mutex;
738 enum mlx5_pci_status pci_status;
e126ba97
EC
739 u8 rev_id;
740 char board_id[MLX5_BOARD_ID_LEN];
741 struct mlx5_cmd cmd;
938fe83c 742 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
71862561 743 struct {
701052c5
GP
744 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
745 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
71862561
GP
746 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
747 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
748 } caps;
e126ba97
EC
749 phys_addr_t iseg_base;
750 struct mlx5_init_seg __iomem *iseg;
89d44f0a
MD
751 enum mlx5_device_state state;
752 /* sync interface state */
753 struct mutex intf_state_mutex;
5fc7197d 754 unsigned long intf_state;
e126ba97
EC
755 void (*event) (struct mlx5_core_dev *dev,
756 enum mlx5_dev_event event,
4d2f9bbb 757 unsigned long param);
e126ba97
EC
758 struct mlx5_priv priv;
759 struct mlx5_profile *profile;
760 atomic_t num_qps;
f62b8bb8 761 u32 issi;
b50d292b 762 struct mlx5e_resources mlx5e_res;
5a7b27eb
MG
763#ifdef CONFIG_RFS_ACCEL
764 struct cpu_rmap *rmap;
765#endif
e126ba97
EC
766};
767
768struct mlx5_db {
769 __be32 *db;
770 union {
771 struct mlx5_db_pgdir *pgdir;
772 struct mlx5_ib_user_db_page *user_page;
773 } u;
774 dma_addr_t dma;
775 int index;
776};
777
e126ba97
EC
778enum {
779 MLX5_COMP_EQ_SIZE = 1024,
780};
781
adb0c954
SM
782enum {
783 MLX5_PTYS_IB = 1 << 0,
784 MLX5_PTYS_EN = 1 << 2,
785};
786
e126ba97
EC
787typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
788
789struct mlx5_cmd_work_ent {
790 struct mlx5_cmd_msg *in;
791 struct mlx5_cmd_msg *out;
746b5583
EC
792 void *uout;
793 int uout_size;
e126ba97 794 mlx5_cmd_cbk_t callback;
65ee6708 795 struct delayed_work cb_timeout_work;
e126ba97 796 void *context;
746b5583 797 int idx;
e126ba97
EC
798 struct completion done;
799 struct mlx5_cmd *cmd;
800 struct work_struct work;
801 struct mlx5_cmd_layout *lay;
802 int ret;
803 int page_queue;
804 u8 status;
805 u8 token;
14a70046
TG
806 u64 ts1;
807 u64 ts2;
746b5583 808 u16 op;
e126ba97
EC
809};
810
811struct mlx5_pas {
812 u64 pa;
813 u8 log_sz;
814};
815
707c4602 816enum port_state_policy {
eff901d3
EC
817 MLX5_POLICY_DOWN = 0,
818 MLX5_POLICY_UP = 1,
819 MLX5_POLICY_FOLLOW = 2,
820 MLX5_POLICY_INVALID = 0xffffffff
707c4602
MD
821};
822
823enum phy_port_state {
824 MLX5_AAA_111
825};
826
827struct mlx5_hca_vport_context {
828 u32 field_select;
829 bool sm_virt_aware;
830 bool has_smi;
831 bool has_raw;
832 enum port_state_policy policy;
833 enum phy_port_state phys_state;
834 enum ib_port_state vport_state;
835 u8 port_physical_state;
836 u64 sys_image_guid;
837 u64 port_guid;
838 u64 node_guid;
839 u32 cap_mask1;
840 u32 cap_mask1_perm;
841 u32 cap_mask2;
842 u32 cap_mask2_perm;
843 u16 lid;
844 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
845 u8 lmc;
846 u8 subnet_timeout;
847 u16 sm_lid;
848 u8 sm_sl;
849 u16 qkey_violation_counter;
850 u16 pkey_violation_counter;
851 bool grh_required;
852};
853
e126ba97
EC
854static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
855{
e126ba97 856 return buf->direct.buf + offset;
e126ba97
EC
857}
858
859extern struct workqueue_struct *mlx5_core_wq;
860
861#define STRUCT_FIELD(header, field) \
862 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
863 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
864
e126ba97
EC
865static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
866{
867 return pci_get_drvdata(pdev);
868}
869
870extern struct dentry *mlx5_debugfs_root;
871
872static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
873{
874 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
875}
876
877static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
878{
879 return ioread32be(&dev->iseg->fw_rev) >> 16;
880}
881
882static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
883{
884 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
885}
886
887static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
888{
889 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
890}
891
892static inline void *mlx5_vzalloc(unsigned long size)
893{
894 void *rtn;
895
896 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
897 if (!rtn)
898 rtn = vzalloc(size);
899 return rtn;
900}
901
3bcdb17a
SG
902static inline u32 mlx5_base_mkey(const u32 key)
903{
904 return key & 0xffffff00u;
905}
906
e126ba97
EC
907int mlx5_cmd_init(struct mlx5_core_dev *dev);
908void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
909void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
910void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
c4f287c4 911
e126ba97
EC
912int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
913 int out_size);
746b5583
EC
914int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
915 void *out, int out_size, mlx5_cmd_cbk_t callback,
916 void *context);
c4f287c4
SM
917void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
918
919int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
920int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
921int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
ac6ea6e8
EC
922void mlx5_health_cleanup(struct mlx5_core_dev *dev);
923int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97
EC
924void mlx5_start_health_poll(struct mlx5_core_dev *dev);
925void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
05ac2c0b 926void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
311c7c71
SM
927int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
928 struct mlx5_buf *buf, int node);
64ffaa21 929int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
e126ba97 930void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
1c1b5228
TT
931int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
932 struct mlx5_frag_buf *buf, int node);
933void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
934struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
935 gfp_t flags, int npages);
936void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
937 struct mlx5_cmd_mailbox *head);
938int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 939 struct mlx5_srq_attr *in);
e126ba97
EC
940int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
941int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 942 struct mlx5_srq_attr *out);
e126ba97
EC
943int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
944 u16 lwm, int is_srq);
a606b0f6
MB
945void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
946void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
ec22eb53
SM
947int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
948 struct mlx5_core_mkey *mkey,
949 u32 *in, int inlen,
950 u32 *out, int outlen,
951 mlx5_cmd_cbk_t callback, void *context);
a606b0f6
MB
952int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
953 struct mlx5_core_mkey *mkey,
ec22eb53 954 u32 *in, int inlen);
a606b0f6
MB
955int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
956 struct mlx5_core_mkey *mkey);
957int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 958 u32 *out, int outlen);
a606b0f6 959int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
e126ba97
EC
960 u32 *mkey);
961int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
962int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
a97e2d86 963int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
f241e749 964 u16 opmod, u8 port);
e126ba97
EC
965void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
966void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
967int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
968void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
969void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
0a324f31 970 s32 npages);
cd23b14b 971int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
972int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
973void mlx5_register_debugfs(void);
974void mlx5_unregister_debugfs(void);
975int mlx5_eq_init(struct mlx5_core_dev *dev);
976void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
977void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1c1b5228 978void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
e126ba97 979void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
5903325a 980void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
e126ba97
EC
981void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
982struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
020446e0 983void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
e126ba97
EC
984void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
985int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
d9aaed83 986 int nent, u64 mask, const char *name,
01187175 987 enum mlx5_eq_type type);
e126ba97
EC
988int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
989int mlx5_start_eqs(struct mlx5_core_dev *dev);
990int mlx5_stop_eqs(struct mlx5_core_dev *dev);
0b6e26ce
DT
991int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
992 unsigned int *irqn);
e126ba97
EC
993int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
994int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
995
996int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
997void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
998int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
999 int size_in, void *data_out, int size_out,
1000 u16 reg_num, int arg, int write);
adb0c954 1001
e126ba97
EC
1002int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1003void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1004int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
73b626c1 1005 u32 *out, int outlen);
e126ba97
EC
1006int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1007void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1008int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1009void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1010int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
1011int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1012 int node);
e126ba97
EC
1013void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1014
e126ba97
EC
1015const char *mlx5_command_str(int command);
1016int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1017void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1018int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1019 int npsvs, u32 *sig_index);
1020int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1021void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1022int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1023 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1024int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1025 u8 port_num, void *out, size_t sz);
d9aaed83
AK
1026#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1027int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1028 u32 wq_num, u8 type, int error);
1029#endif
e126ba97 1030
1466cc5b
YP
1031int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1032void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1033int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1034void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1035bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
a6d51b68
EC
1036int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1037 bool map_wc, bool fast_path);
1038void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1039
e3297246
EC
1040static inline int fw_initializing(struct mlx5_core_dev *dev)
1041{
1042 return ioread32be(&dev->iseg->initializing) >> 31;
1043}
1044
e126ba97
EC
1045static inline u32 mlx5_mkey_to_idx(u32 mkey)
1046{
1047 return mkey >> 8;
1048}
1049
1050static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1051{
1052 return mkey_idx << 8;
1053}
1054
746b5583
EC
1055static inline u8 mlx5_mkey_variant(u32 mkey)
1056{
1057 return mkey & 0xff;
1058}
1059
e126ba97
EC
1060enum {
1061 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1062 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1063};
1064
1065enum {
49780d42 1066 MAX_UMR_CACHE_ENTRY = 20,
81713d37
AK
1067 MLX5_IMR_MTT_CACHE_ENTRY,
1068 MLX5_IMR_KSM_CACHE_ENTRY,
49780d42 1069 MAX_MR_CACHE_ENTRIES
e126ba97
EC
1070};
1071
64613d94
SM
1072enum {
1073 MLX5_INTERFACE_PROTOCOL_IB = 0,
1074 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1075};
1076
9603b61d
JM
1077struct mlx5_interface {
1078 void * (*add)(struct mlx5_core_dev *dev);
1079 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1080 int (*attach)(struct mlx5_core_dev *dev, void *context);
1081 void (*detach)(struct mlx5_core_dev *dev, void *context);
9603b61d 1082 void (*event)(struct mlx5_core_dev *dev, void *context,
4d2f9bbb 1083 enum mlx5_dev_event event, unsigned long param);
d9aaed83
AK
1084 void (*pfault)(struct mlx5_core_dev *dev,
1085 void *context,
1086 struct mlx5_pagefault *pfault);
64613d94
SM
1087 void * (*get_dev)(void *context);
1088 int protocol;
9603b61d
JM
1089 struct list_head list;
1090};
1091
64613d94 1092void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
9603b61d
JM
1093int mlx5_register_interface(struct mlx5_interface *intf);
1094void mlx5_unregister_interface(struct mlx5_interface *intf);
211e6c80 1095int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1096
3bc34f3b
AH
1097int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1098int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7907f23a 1099bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1100struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
01187175
EC
1101struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1102void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
7907f23a 1103
e126ba97
EC
1104struct mlx5_profile {
1105 u64 mask;
f241e749 1106 u8 log_max_qp;
e126ba97
EC
1107 struct {
1108 int size;
1109 int limit;
1110 } mr_cache[MAX_MR_CACHE_ENTRIES];
1111};
1112
fc50db98
EC
1113enum {
1114 MLX5_PCI_DEV_IS_VF = 1 << 0,
1115};
1116
1117static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1118{
1119 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1120}
1121
707c4602
MD
1122static inline int mlx5_get_gid_table_len(u16 param)
1123{
1124 if (param > 4) {
1125 pr_warn("gid table length is zero\n");
1126 return 0;
1127 }
1128
1129 return 8 * (1 << param);
1130}
1131
1466cc5b
YP
1132static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1133{
1134 return !!(dev->priv.rl_table.max_size);
1135}
1136
020446e0
EC
1137enum {
1138 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1139};
1140
e126ba97 1141#endif /* MLX5_DRIVER_H */