]>
Commit | Line | Data |
---|---|---|
e126ba97 | 1 | /* |
302bdf68 | 2 | * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved. |
e126ba97 EC |
3 | * |
4 | * This software is available to you under a choice of one of two | |
5 | * licenses. You may choose to be licensed under the terms of the GNU | |
6 | * General Public License (GPL) Version 2, available from the file | |
7 | * COPYING in the main directory of this source tree, or the | |
8 | * OpenIB.org BSD license below: | |
9 | * | |
10 | * Redistribution and use in source and binary forms, with or | |
11 | * without modification, are permitted provided that the following | |
12 | * conditions are met: | |
13 | * | |
14 | * - Redistributions of source code must retain the above | |
15 | * copyright notice, this list of conditions and the following | |
16 | * disclaimer. | |
17 | * | |
18 | * - Redistributions in binary form must reproduce the above | |
19 | * copyright notice, this list of conditions and the following | |
20 | * disclaimer in the documentation and/or other materials | |
21 | * provided with the distribution. | |
22 | * | |
23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, | |
24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | |
25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND | |
26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS | |
27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN | |
28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN | |
29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE | |
30 | * SOFTWARE. | |
31 | */ | |
32 | ||
33 | #ifndef MLX5_DRIVER_H | |
34 | #define MLX5_DRIVER_H | |
35 | ||
36 | #include <linux/kernel.h> | |
37 | #include <linux/completion.h> | |
38 | #include <linux/pci.h> | |
39 | #include <linux/spinlock_types.h> | |
40 | #include <linux/semaphore.h> | |
6ecde51d | 41 | #include <linux/slab.h> |
e126ba97 EC |
42 | #include <linux/vmalloc.h> |
43 | #include <linux/radix-tree.h> | |
6ecde51d | 44 | |
e126ba97 EC |
45 | #include <linux/mlx5/device.h> |
46 | #include <linux/mlx5/doorbell.h> | |
47 | ||
36350114 GP |
48 | enum { |
49 | MLX5_RQ_BITMASK_VSD = 1 << 1, | |
50 | }; | |
51 | ||
e126ba97 EC |
52 | enum { |
53 | MLX5_BOARD_ID_LEN = 64, | |
54 | MLX5_MAX_NAME_LEN = 16, | |
55 | }; | |
56 | ||
57 | enum { | |
58 | /* one minute for the sake of bringup. Generally, commands must always | |
59 | * complete and we may need to increase this timeout value | |
60 | */ | |
6b6c07bd | 61 | MLX5_CMD_TIMEOUT_MSEC = 60 * 1000, |
e126ba97 EC |
62 | MLX5_CMD_WQ_MAX_NAME = 32, |
63 | }; | |
64 | ||
65 | enum { | |
66 | CMD_OWNER_SW = 0x0, | |
67 | CMD_OWNER_HW = 0x1, | |
68 | CMD_STATUS_SUCCESS = 0, | |
69 | }; | |
70 | ||
71 | enum mlx5_sqp_t { | |
72 | MLX5_SQP_SMI = 0, | |
73 | MLX5_SQP_GSI = 1, | |
74 | MLX5_SQP_IEEE_1588 = 2, | |
75 | MLX5_SQP_SNIFFER = 3, | |
76 | MLX5_SQP_SYNC_UMR = 4, | |
77 | }; | |
78 | ||
79 | enum { | |
80 | MLX5_MAX_PORTS = 2, | |
81 | }; | |
82 | ||
83 | enum { | |
84 | MLX5_EQ_VEC_PAGES = 0, | |
85 | MLX5_EQ_VEC_CMD = 1, | |
86 | MLX5_EQ_VEC_ASYNC = 2, | |
87 | MLX5_EQ_VEC_COMP_BASE, | |
88 | }; | |
89 | ||
90 | enum { | |
db058a18 | 91 | MLX5_MAX_IRQ_NAME = 32 |
e126ba97 EC |
92 | }; |
93 | ||
94 | enum { | |
95 | MLX5_ATOMIC_MODE_IB_COMP = 1 << 16, | |
96 | MLX5_ATOMIC_MODE_CX = 2 << 16, | |
97 | MLX5_ATOMIC_MODE_8B = 3 << 16, | |
98 | MLX5_ATOMIC_MODE_16B = 4 << 16, | |
99 | MLX5_ATOMIC_MODE_32B = 5 << 16, | |
100 | MLX5_ATOMIC_MODE_64B = 6 << 16, | |
101 | MLX5_ATOMIC_MODE_128B = 7 << 16, | |
102 | MLX5_ATOMIC_MODE_256B = 8 << 16, | |
103 | }; | |
104 | ||
e126ba97 | 105 | enum { |
4f3961ee SM |
106 | MLX5_REG_QETCR = 0x4005, |
107 | MLX5_REG_QTCT = 0x400a, | |
e126ba97 EC |
108 | MLX5_REG_PCAP = 0x5001, |
109 | MLX5_REG_PMTU = 0x5003, | |
110 | MLX5_REG_PTYS = 0x5004, | |
111 | MLX5_REG_PAOS = 0x5006, | |
3c2d18ef | 112 | MLX5_REG_PFCC = 0x5007, |
efea389d | 113 | MLX5_REG_PPCNT = 0x5008, |
e126ba97 EC |
114 | MLX5_REG_PMAOS = 0x5012, |
115 | MLX5_REG_PUDE = 0x5009, | |
116 | MLX5_REG_PMPE = 0x5010, | |
117 | MLX5_REG_PELC = 0x500e, | |
a124d13e | 118 | MLX5_REG_PVLC = 0x500f, |
94cb1ebb | 119 | MLX5_REG_PCMR = 0x5041, |
bb64143e | 120 | MLX5_REG_PMLP = 0x5002, |
e126ba97 EC |
121 | MLX5_REG_NODE_DESC = 0x6001, |
122 | MLX5_REG_HOST_ENDIANNESS = 0x7004, | |
bb64143e | 123 | MLX5_REG_MCIA = 0x9014, |
da54d24e | 124 | MLX5_REG_MLCR = 0x902b, |
e126ba97 EC |
125 | }; |
126 | ||
da7525d2 EBE |
127 | enum { |
128 | MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0, | |
129 | MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1, | |
130 | }; | |
131 | ||
e420f0c0 HE |
132 | enum mlx5_page_fault_resume_flags { |
133 | MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0, | |
134 | MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1, | |
135 | MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2, | |
136 | MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7, | |
137 | }; | |
138 | ||
e126ba97 EC |
139 | enum dbg_rsc_type { |
140 | MLX5_DBG_RSC_QP, | |
141 | MLX5_DBG_RSC_EQ, | |
142 | MLX5_DBG_RSC_CQ, | |
143 | }; | |
144 | ||
145 | struct mlx5_field_desc { | |
146 | struct dentry *dent; | |
147 | int i; | |
148 | }; | |
149 | ||
150 | struct mlx5_rsc_debug { | |
151 | struct mlx5_core_dev *dev; | |
152 | void *object; | |
153 | enum dbg_rsc_type type; | |
154 | struct dentry *root; | |
155 | struct mlx5_field_desc fields[0]; | |
156 | }; | |
157 | ||
158 | enum mlx5_dev_event { | |
159 | MLX5_DEV_EVENT_SYS_ERROR, | |
160 | MLX5_DEV_EVENT_PORT_UP, | |
161 | MLX5_DEV_EVENT_PORT_DOWN, | |
162 | MLX5_DEV_EVENT_PORT_INITIALIZED, | |
163 | MLX5_DEV_EVENT_LID_CHANGE, | |
164 | MLX5_DEV_EVENT_PKEY_CHANGE, | |
165 | MLX5_DEV_EVENT_GUID_CHANGE, | |
166 | MLX5_DEV_EVENT_CLIENT_REREG, | |
167 | }; | |
168 | ||
4c916a79 | 169 | enum mlx5_port_status { |
6fa1bcab AS |
170 | MLX5_PORT_UP = 1, |
171 | MLX5_PORT_DOWN = 2, | |
4c916a79 RS |
172 | }; |
173 | ||
e126ba97 EC |
174 | struct mlx5_uuar_info { |
175 | struct mlx5_uar *uars; | |
176 | int num_uars; | |
177 | int num_low_latency_uuars; | |
178 | unsigned long *bitmap; | |
179 | unsigned int *count; | |
180 | struct mlx5_bf *bfs; | |
181 | ||
182 | /* | |
183 | * protect uuar allocation data structs | |
184 | */ | |
185 | struct mutex lock; | |
78c0f98c | 186 | u32 ver; |
e126ba97 EC |
187 | }; |
188 | ||
189 | struct mlx5_bf { | |
190 | void __iomem *reg; | |
191 | void __iomem *regreg; | |
192 | int buf_size; | |
193 | struct mlx5_uar *uar; | |
194 | unsigned long offset; | |
195 | int need_lock; | |
196 | /* protect blue flame buffer selection when needed | |
197 | */ | |
198 | spinlock_t lock; | |
199 | ||
200 | /* serialize 64 bit writes when done as two 32 bit accesses | |
201 | */ | |
202 | spinlock_t lock32; | |
203 | int uuarn; | |
204 | }; | |
205 | ||
206 | struct mlx5_cmd_first { | |
207 | __be32 data[4]; | |
208 | }; | |
209 | ||
210 | struct mlx5_cmd_msg { | |
211 | struct list_head list; | |
212 | struct cache_ent *cache; | |
213 | u32 len; | |
214 | struct mlx5_cmd_first first; | |
215 | struct mlx5_cmd_mailbox *next; | |
216 | }; | |
217 | ||
218 | struct mlx5_cmd_debug { | |
219 | struct dentry *dbg_root; | |
220 | struct dentry *dbg_in; | |
221 | struct dentry *dbg_out; | |
222 | struct dentry *dbg_outlen; | |
223 | struct dentry *dbg_status; | |
224 | struct dentry *dbg_run; | |
225 | void *in_msg; | |
226 | void *out_msg; | |
227 | u8 status; | |
228 | u16 inlen; | |
229 | u16 outlen; | |
230 | }; | |
231 | ||
232 | struct cache_ent { | |
233 | /* protect block chain allocations | |
234 | */ | |
235 | spinlock_t lock; | |
236 | struct list_head head; | |
237 | }; | |
238 | ||
239 | struct cmd_msg_cache { | |
240 | struct cache_ent large; | |
241 | struct cache_ent med; | |
242 | ||
243 | }; | |
244 | ||
245 | struct mlx5_cmd_stats { | |
246 | u64 sum; | |
247 | u64 n; | |
248 | struct dentry *root; | |
249 | struct dentry *avg; | |
250 | struct dentry *count; | |
251 | /* protect command average calculations */ | |
252 | spinlock_t lock; | |
253 | }; | |
254 | ||
255 | struct mlx5_cmd { | |
64599cca EC |
256 | void *cmd_alloc_buf; |
257 | dma_addr_t alloc_dma; | |
258 | int alloc_size; | |
e126ba97 EC |
259 | void *cmd_buf; |
260 | dma_addr_t dma; | |
261 | u16 cmdif_rev; | |
262 | u8 log_sz; | |
263 | u8 log_stride; | |
264 | int max_reg_cmds; | |
265 | int events; | |
266 | u32 __iomem *vector; | |
267 | ||
268 | /* protect command queue allocations | |
269 | */ | |
270 | spinlock_t alloc_lock; | |
271 | ||
272 | /* protect token allocations | |
273 | */ | |
274 | spinlock_t token_lock; | |
275 | u8 token; | |
276 | unsigned long bitmask; | |
277 | char wq_name[MLX5_CMD_WQ_MAX_NAME]; | |
278 | struct workqueue_struct *wq; | |
279 | struct semaphore sem; | |
280 | struct semaphore pages_sem; | |
281 | int mode; | |
282 | struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS]; | |
283 | struct pci_pool *pool; | |
284 | struct mlx5_cmd_debug dbg; | |
285 | struct cmd_msg_cache cache; | |
286 | int checksum_disabled; | |
287 | struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX]; | |
288 | }; | |
289 | ||
290 | struct mlx5_port_caps { | |
291 | int gid_table_len; | |
292 | int pkey_table_len; | |
938fe83c | 293 | u8 ext_port_cap; |
e126ba97 EC |
294 | }; |
295 | ||
296 | struct mlx5_cmd_mailbox { | |
297 | void *buf; | |
298 | dma_addr_t dma; | |
299 | struct mlx5_cmd_mailbox *next; | |
300 | }; | |
301 | ||
302 | struct mlx5_buf_list { | |
303 | void *buf; | |
304 | dma_addr_t map; | |
305 | }; | |
306 | ||
307 | struct mlx5_buf { | |
308 | struct mlx5_buf_list direct; | |
e126ba97 | 309 | int npages; |
e126ba97 | 310 | int size; |
f241e749 | 311 | u8 page_shift; |
e126ba97 EC |
312 | }; |
313 | ||
314 | struct mlx5_eq { | |
315 | struct mlx5_core_dev *dev; | |
316 | __be32 __iomem *doorbell; | |
317 | u32 cons_index; | |
318 | struct mlx5_buf buf; | |
319 | int size; | |
0b6e26ce | 320 | unsigned int irqn; |
e126ba97 EC |
321 | u8 eqn; |
322 | int nent; | |
323 | u64 mask; | |
e126ba97 EC |
324 | struct list_head list; |
325 | int index; | |
326 | struct mlx5_rsc_debug *dbg; | |
327 | }; | |
328 | ||
3121e3c4 SG |
329 | struct mlx5_core_psv { |
330 | u32 psv_idx; | |
331 | struct psv_layout { | |
332 | u32 pd; | |
333 | u16 syndrome; | |
334 | u16 reserved; | |
335 | u16 bg; | |
336 | u16 app_tag; | |
337 | u32 ref_tag; | |
338 | } psv; | |
339 | }; | |
340 | ||
341 | struct mlx5_core_sig_ctx { | |
342 | struct mlx5_core_psv psv_memory; | |
343 | struct mlx5_core_psv psv_wire; | |
d5436ba0 SG |
344 | struct ib_sig_err err_item; |
345 | bool sig_status_checked; | |
346 | bool sig_err_exists; | |
347 | u32 sigerr_count; | |
3121e3c4 | 348 | }; |
e126ba97 | 349 | |
a606b0f6 | 350 | struct mlx5_core_mkey { |
e126ba97 EC |
351 | u64 iova; |
352 | u64 size; | |
353 | u32 key; | |
354 | u32 pd; | |
e126ba97 EC |
355 | }; |
356 | ||
5903325a | 357 | enum mlx5_res_type { |
e2013b21 | 358 | MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP, |
359 | MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ, | |
360 | MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ, | |
361 | MLX5_RES_SRQ = 3, | |
362 | MLX5_RES_XSRQ = 4, | |
5903325a EC |
363 | }; |
364 | ||
365 | struct mlx5_core_rsc_common { | |
366 | enum mlx5_res_type res; | |
367 | atomic_t refcount; | |
368 | struct completion free; | |
369 | }; | |
370 | ||
e126ba97 | 371 | struct mlx5_core_srq { |
01949d01 | 372 | struct mlx5_core_rsc_common common; /* must be first */ |
e126ba97 EC |
373 | u32 srqn; |
374 | int max; | |
375 | int max_gs; | |
376 | int max_avail_gather; | |
377 | int wqe_shift; | |
378 | void (*event) (struct mlx5_core_srq *, enum mlx5_event); | |
379 | ||
380 | atomic_t refcount; | |
381 | struct completion free; | |
382 | }; | |
383 | ||
384 | struct mlx5_eq_table { | |
385 | void __iomem *update_ci; | |
386 | void __iomem *update_arm_ci; | |
233d05d2 | 387 | struct list_head comp_eqs_list; |
e126ba97 EC |
388 | struct mlx5_eq pages_eq; |
389 | struct mlx5_eq async_eq; | |
390 | struct mlx5_eq cmd_eq; | |
e126ba97 EC |
391 | int num_comp_vectors; |
392 | /* protect EQs list | |
393 | */ | |
394 | spinlock_t lock; | |
395 | }; | |
396 | ||
397 | struct mlx5_uar { | |
398 | u32 index; | |
399 | struct list_head bf_list; | |
400 | unsigned free_bf_bmap; | |
88a85f99 | 401 | void __iomem *bf_map; |
e126ba97 EC |
402 | void __iomem *map; |
403 | }; | |
404 | ||
405 | ||
406 | struct mlx5_core_health { | |
407 | struct health_buffer __iomem *health; | |
408 | __be32 __iomem *health_counter; | |
409 | struct timer_list timer; | |
e126ba97 EC |
410 | u32 prev; |
411 | int miss_counter; | |
fd76ee4d | 412 | bool sick; |
ac6ea6e8 EC |
413 | struct workqueue_struct *wq; |
414 | struct work_struct work; | |
e126ba97 EC |
415 | }; |
416 | ||
417 | struct mlx5_cq_table { | |
418 | /* protect radix tree | |
419 | */ | |
420 | spinlock_t lock; | |
421 | struct radix_tree_root tree; | |
422 | }; | |
423 | ||
424 | struct mlx5_qp_table { | |
425 | /* protect radix tree | |
426 | */ | |
427 | spinlock_t lock; | |
428 | struct radix_tree_root tree; | |
429 | }; | |
430 | ||
431 | struct mlx5_srq_table { | |
432 | /* protect radix tree | |
433 | */ | |
434 | spinlock_t lock; | |
435 | struct radix_tree_root tree; | |
436 | }; | |
437 | ||
a606b0f6 | 438 | struct mlx5_mkey_table { |
3bcdb17a SG |
439 | /* protect radix tree |
440 | */ | |
441 | rwlock_t lock; | |
442 | struct radix_tree_root tree; | |
443 | }; | |
444 | ||
fc50db98 EC |
445 | struct mlx5_vf_context { |
446 | int enabled; | |
447 | }; | |
448 | ||
449 | struct mlx5_core_sriov { | |
450 | struct mlx5_vf_context *vfs_ctx; | |
451 | int num_vfs; | |
452 | int enabled_vfs; | |
453 | }; | |
454 | ||
db058a18 SM |
455 | struct mlx5_irq_info { |
456 | cpumask_var_t mask; | |
457 | char name[MLX5_MAX_IRQ_NAME]; | |
458 | }; | |
459 | ||
073bb189 SM |
460 | struct mlx5_eswitch; |
461 | ||
e126ba97 EC |
462 | struct mlx5_priv { |
463 | char name[MLX5_MAX_NAME_LEN]; | |
464 | struct mlx5_eq_table eq_table; | |
db058a18 SM |
465 | struct msix_entry *msix_arr; |
466 | struct mlx5_irq_info *irq_info; | |
e126ba97 EC |
467 | struct mlx5_uuar_info uuari; |
468 | MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock); | |
469 | ||
470 | /* pages stuff */ | |
471 | struct workqueue_struct *pg_wq; | |
472 | struct rb_root page_root; | |
473 | int fw_pages; | |
6aec21f6 | 474 | atomic_t reg_pages; |
bf0bf77f | 475 | struct list_head free_list; |
fc50db98 | 476 | int vfs_pages; |
e126ba97 EC |
477 | |
478 | struct mlx5_core_health health; | |
479 | ||
480 | struct mlx5_srq_table srq_table; | |
481 | ||
482 | /* start: qp staff */ | |
483 | struct mlx5_qp_table qp_table; | |
484 | struct dentry *qp_debugfs; | |
485 | struct dentry *eq_debugfs; | |
486 | struct dentry *cq_debugfs; | |
487 | struct dentry *cmdif_debugfs; | |
488 | /* end: qp staff */ | |
489 | ||
490 | /* start: cq staff */ | |
491 | struct mlx5_cq_table cq_table; | |
492 | /* end: cq staff */ | |
493 | ||
a606b0f6 MB |
494 | /* start: mkey staff */ |
495 | struct mlx5_mkey_table mkey_table; | |
496 | /* end: mkey staff */ | |
3bcdb17a | 497 | |
e126ba97 | 498 | /* start: alloc staff */ |
311c7c71 SM |
499 | /* protect buffer alocation according to numa node */ |
500 | struct mutex alloc_mutex; | |
501 | int numa_node; | |
502 | ||
e126ba97 EC |
503 | struct mutex pgdir_mutex; |
504 | struct list_head pgdir_list; | |
505 | /* end: alloc staff */ | |
506 | struct dentry *dbg_root; | |
507 | ||
508 | /* protect mkey key part */ | |
509 | spinlock_t mkey_lock; | |
510 | u8 mkey_key; | |
9603b61d JM |
511 | |
512 | struct list_head dev_list; | |
513 | struct list_head ctx_list; | |
514 | spinlock_t ctx_lock; | |
073bb189 SM |
515 | |
516 | struct mlx5_eswitch *eswitch; | |
fc50db98 EC |
517 | struct mlx5_core_sriov sriov; |
518 | unsigned long pci_dev_data; | |
25302363 MG |
519 | struct mlx5_flow_root_namespace *root_ns; |
520 | struct mlx5_flow_root_namespace *fdb_root_ns; | |
efdc810b MHY |
521 | struct mlx5_flow_root_namespace *esw_egress_root_ns; |
522 | struct mlx5_flow_root_namespace *esw_ingress_root_ns; | |
e126ba97 EC |
523 | }; |
524 | ||
89d44f0a MD |
525 | enum mlx5_device_state { |
526 | MLX5_DEVICE_STATE_UP, | |
527 | MLX5_DEVICE_STATE_INTERNAL_ERROR, | |
528 | }; | |
529 | ||
530 | enum mlx5_interface_state { | |
5fc7197d MD |
531 | MLX5_INTERFACE_STATE_DOWN = BIT(0), |
532 | MLX5_INTERFACE_STATE_UP = BIT(1), | |
533 | MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2), | |
89d44f0a MD |
534 | }; |
535 | ||
536 | enum mlx5_pci_status { | |
537 | MLX5_PCI_STATUS_DISABLED, | |
538 | MLX5_PCI_STATUS_ENABLED, | |
539 | }; | |
540 | ||
e126ba97 EC |
541 | struct mlx5_core_dev { |
542 | struct pci_dev *pdev; | |
89d44f0a MD |
543 | /* sync pci state */ |
544 | struct mutex pci_status_mutex; | |
545 | enum mlx5_pci_status pci_status; | |
e126ba97 EC |
546 | u8 rev_id; |
547 | char board_id[MLX5_BOARD_ID_LEN]; | |
548 | struct mlx5_cmd cmd; | |
938fe83c SM |
549 | struct mlx5_port_caps port_caps[MLX5_MAX_PORTS]; |
550 | u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; | |
551 | u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; | |
e126ba97 EC |
552 | phys_addr_t iseg_base; |
553 | struct mlx5_init_seg __iomem *iseg; | |
89d44f0a MD |
554 | enum mlx5_device_state state; |
555 | /* sync interface state */ | |
556 | struct mutex intf_state_mutex; | |
5fc7197d | 557 | unsigned long intf_state; |
e126ba97 EC |
558 | void (*event) (struct mlx5_core_dev *dev, |
559 | enum mlx5_dev_event event, | |
4d2f9bbb | 560 | unsigned long param); |
e126ba97 EC |
561 | struct mlx5_priv priv; |
562 | struct mlx5_profile *profile; | |
563 | atomic_t num_qps; | |
f62b8bb8 | 564 | u32 issi; |
5a7b27eb MG |
565 | #ifdef CONFIG_RFS_ACCEL |
566 | struct cpu_rmap *rmap; | |
567 | #endif | |
e126ba97 EC |
568 | }; |
569 | ||
570 | struct mlx5_db { | |
571 | __be32 *db; | |
572 | union { | |
573 | struct mlx5_db_pgdir *pgdir; | |
574 | struct mlx5_ib_user_db_page *user_page; | |
575 | } u; | |
576 | dma_addr_t dma; | |
577 | int index; | |
578 | }; | |
579 | ||
580 | enum { | |
581 | MLX5_DB_PER_PAGE = PAGE_SIZE / L1_CACHE_BYTES, | |
582 | }; | |
583 | ||
584 | enum { | |
585 | MLX5_COMP_EQ_SIZE = 1024, | |
586 | }; | |
587 | ||
adb0c954 SM |
588 | enum { |
589 | MLX5_PTYS_IB = 1 << 0, | |
590 | MLX5_PTYS_EN = 1 << 2, | |
591 | }; | |
592 | ||
e126ba97 EC |
593 | struct mlx5_db_pgdir { |
594 | struct list_head list; | |
595 | DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE); | |
596 | __be32 *db_page; | |
597 | dma_addr_t db_dma; | |
598 | }; | |
599 | ||
600 | typedef void (*mlx5_cmd_cbk_t)(int status, void *context); | |
601 | ||
602 | struct mlx5_cmd_work_ent { | |
603 | struct mlx5_cmd_msg *in; | |
604 | struct mlx5_cmd_msg *out; | |
746b5583 EC |
605 | void *uout; |
606 | int uout_size; | |
e126ba97 EC |
607 | mlx5_cmd_cbk_t callback; |
608 | void *context; | |
746b5583 | 609 | int idx; |
e126ba97 EC |
610 | struct completion done; |
611 | struct mlx5_cmd *cmd; | |
612 | struct work_struct work; | |
613 | struct mlx5_cmd_layout *lay; | |
614 | int ret; | |
615 | int page_queue; | |
616 | u8 status; | |
617 | u8 token; | |
14a70046 TG |
618 | u64 ts1; |
619 | u64 ts2; | |
746b5583 | 620 | u16 op; |
e126ba97 EC |
621 | }; |
622 | ||
623 | struct mlx5_pas { | |
624 | u64 pa; | |
625 | u8 log_sz; | |
626 | }; | |
627 | ||
707c4602 | 628 | enum port_state_policy { |
eff901d3 EC |
629 | MLX5_POLICY_DOWN = 0, |
630 | MLX5_POLICY_UP = 1, | |
631 | MLX5_POLICY_FOLLOW = 2, | |
632 | MLX5_POLICY_INVALID = 0xffffffff | |
707c4602 MD |
633 | }; |
634 | ||
635 | enum phy_port_state { | |
636 | MLX5_AAA_111 | |
637 | }; | |
638 | ||
639 | struct mlx5_hca_vport_context { | |
640 | u32 field_select; | |
641 | bool sm_virt_aware; | |
642 | bool has_smi; | |
643 | bool has_raw; | |
644 | enum port_state_policy policy; | |
645 | enum phy_port_state phys_state; | |
646 | enum ib_port_state vport_state; | |
647 | u8 port_physical_state; | |
648 | u64 sys_image_guid; | |
649 | u64 port_guid; | |
650 | u64 node_guid; | |
651 | u32 cap_mask1; | |
652 | u32 cap_mask1_perm; | |
653 | u32 cap_mask2; | |
654 | u32 cap_mask2_perm; | |
655 | u16 lid; | |
656 | u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */ | |
657 | u8 lmc; | |
658 | u8 subnet_timeout; | |
659 | u16 sm_lid; | |
660 | u8 sm_sl; | |
661 | u16 qkey_violation_counter; | |
662 | u16 pkey_violation_counter; | |
663 | bool grh_required; | |
664 | }; | |
665 | ||
e126ba97 EC |
666 | static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset) |
667 | { | |
e126ba97 | 668 | return buf->direct.buf + offset; |
e126ba97 EC |
669 | } |
670 | ||
671 | extern struct workqueue_struct *mlx5_core_wq; | |
672 | ||
673 | #define STRUCT_FIELD(header, field) \ | |
674 | .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \ | |
675 | .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field | |
676 | ||
e126ba97 EC |
677 | static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev) |
678 | { | |
679 | return pci_get_drvdata(pdev); | |
680 | } | |
681 | ||
682 | extern struct dentry *mlx5_debugfs_root; | |
683 | ||
684 | static inline u16 fw_rev_maj(struct mlx5_core_dev *dev) | |
685 | { | |
686 | return ioread32be(&dev->iseg->fw_rev) & 0xffff; | |
687 | } | |
688 | ||
689 | static inline u16 fw_rev_min(struct mlx5_core_dev *dev) | |
690 | { | |
691 | return ioread32be(&dev->iseg->fw_rev) >> 16; | |
692 | } | |
693 | ||
694 | static inline u16 fw_rev_sub(struct mlx5_core_dev *dev) | |
695 | { | |
696 | return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff; | |
697 | } | |
698 | ||
699 | static inline u16 cmdif_rev(struct mlx5_core_dev *dev) | |
700 | { | |
701 | return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16; | |
702 | } | |
703 | ||
704 | static inline void *mlx5_vzalloc(unsigned long size) | |
705 | { | |
706 | void *rtn; | |
707 | ||
708 | rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN); | |
709 | if (!rtn) | |
710 | rtn = vzalloc(size); | |
711 | return rtn; | |
712 | } | |
713 | ||
3bcdb17a SG |
714 | static inline u32 mlx5_base_mkey(const u32 key) |
715 | { | |
716 | return key & 0xffffff00u; | |
717 | } | |
718 | ||
e126ba97 EC |
719 | int mlx5_cmd_init(struct mlx5_core_dev *dev); |
720 | void mlx5_cmd_cleanup(struct mlx5_core_dev *dev); | |
721 | void mlx5_cmd_use_events(struct mlx5_core_dev *dev); | |
722 | void mlx5_cmd_use_polling(struct mlx5_core_dev *dev); | |
723 | int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr *hdr); | |
b775516b | 724 | int mlx5_cmd_status_to_err_v2(void *ptr); |
b06e7de8 | 725 | int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type); |
e126ba97 EC |
726 | int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out, |
727 | int out_size); | |
746b5583 EC |
728 | int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size, |
729 | void *out, int out_size, mlx5_cmd_cbk_t callback, | |
730 | void *context); | |
e126ba97 EC |
731 | int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn); |
732 | int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn); | |
733 | int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); | |
734 | int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); | |
0ba42241 ML |
735 | int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar, |
736 | bool map_wc); | |
e281682b | 737 | void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); |
ac6ea6e8 EC |
738 | void mlx5_health_cleanup(struct mlx5_core_dev *dev); |
739 | int mlx5_health_init(struct mlx5_core_dev *dev); | |
e126ba97 EC |
740 | void mlx5_start_health_poll(struct mlx5_core_dev *dev); |
741 | void mlx5_stop_health_poll(struct mlx5_core_dev *dev); | |
311c7c71 SM |
742 | int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size, |
743 | struct mlx5_buf *buf, int node); | |
64ffaa21 | 744 | int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf); |
e126ba97 EC |
745 | void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf); |
746 | struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev, | |
747 | gfp_t flags, int npages); | |
748 | void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev, | |
749 | struct mlx5_cmd_mailbox *head); | |
750 | int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, | |
01949d01 HA |
751 | struct mlx5_create_srq_mbox_in *in, int inlen, |
752 | int is_xrc); | |
e126ba97 EC |
753 | int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq); |
754 | int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, | |
755 | struct mlx5_query_srq_mbox_out *out); | |
756 | int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, | |
757 | u16 lwm, int is_srq); | |
a606b0f6 MB |
758 | void mlx5_init_mkey_table(struct mlx5_core_dev *dev); |
759 | void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev); | |
760 | int mlx5_core_create_mkey(struct mlx5_core_dev *dev, | |
761 | struct mlx5_core_mkey *mkey, | |
746b5583 EC |
762 | struct mlx5_create_mkey_mbox_in *in, int inlen, |
763 | mlx5_cmd_cbk_t callback, void *context, | |
764 | struct mlx5_create_mkey_mbox_out *out); | |
a606b0f6 MB |
765 | int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, |
766 | struct mlx5_core_mkey *mkey); | |
767 | int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey, | |
e126ba97 | 768 | struct mlx5_query_mkey_mbox_out *out, int outlen); |
a606b0f6 | 769 | int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey, |
e126ba97 EC |
770 | u32 *mkey); |
771 | int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn); | |
772 | int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn); | |
a97e2d86 | 773 | int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb, |
f241e749 | 774 | u16 opmod, u8 port); |
e126ba97 EC |
775 | void mlx5_pagealloc_init(struct mlx5_core_dev *dev); |
776 | void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev); | |
777 | int mlx5_pagealloc_start(struct mlx5_core_dev *dev); | |
778 | void mlx5_pagealloc_stop(struct mlx5_core_dev *dev); | |
fc50db98 EC |
779 | int mlx5_sriov_init(struct mlx5_core_dev *dev); |
780 | int mlx5_sriov_cleanup(struct mlx5_core_dev *dev); | |
e126ba97 | 781 | void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id, |
0a324f31 | 782 | s32 npages); |
cd23b14b | 783 | int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot); |
e126ba97 EC |
784 | int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev); |
785 | void mlx5_register_debugfs(void); | |
786 | void mlx5_unregister_debugfs(void); | |
787 | int mlx5_eq_init(struct mlx5_core_dev *dev); | |
788 | void mlx5_eq_cleanup(struct mlx5_core_dev *dev); | |
789 | void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas); | |
790 | void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn); | |
5903325a | 791 | void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type); |
e420f0c0 HE |
792 | #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING |
793 | void mlx5_eq_pagefault(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe); | |
794 | #endif | |
e126ba97 EC |
795 | void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type); |
796 | struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn); | |
020446e0 | 797 | void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec); |
e126ba97 EC |
798 | void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type); |
799 | int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx, | |
800 | int nent, u64 mask, const char *name, struct mlx5_uar *uar); | |
801 | int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq); | |
802 | int mlx5_start_eqs(struct mlx5_core_dev *dev); | |
803 | int mlx5_stop_eqs(struct mlx5_core_dev *dev); | |
0b6e26ce DT |
804 | int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, |
805 | unsigned int *irqn); | |
e126ba97 EC |
806 | int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); |
807 | int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); | |
808 | ||
809 | int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev); | |
810 | void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev); | |
811 | int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in, | |
812 | int size_in, void *data_out, int size_out, | |
813 | u16 reg_num, int arg, int write); | |
adb0c954 | 814 | |
e126ba97 EC |
815 | int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq); |
816 | void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq); | |
817 | int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq, | |
818 | struct mlx5_query_eq_mbox_out *out, int outlen); | |
819 | int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev); | |
820 | void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev); | |
821 | int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev); | |
822 | void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev); | |
823 | int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db); | |
311c7c71 SM |
824 | int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db, |
825 | int node); | |
e126ba97 EC |
826 | void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db); |
827 | ||
e126ba97 EC |
828 | const char *mlx5_command_str(int command); |
829 | int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev); | |
830 | void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev); | |
3121e3c4 SG |
831 | int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn, |
832 | int npsvs, u32 *sig_index); | |
833 | int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num); | |
5903325a | 834 | void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common); |
e420f0c0 HE |
835 | int mlx5_query_odp_caps(struct mlx5_core_dev *dev, |
836 | struct mlx5_odp_caps *odp_caps); | |
1c64bf6f MY |
837 | int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev, |
838 | u8 port_num, void *out, size_t sz); | |
e126ba97 | 839 | |
e3297246 EC |
840 | static inline int fw_initializing(struct mlx5_core_dev *dev) |
841 | { | |
842 | return ioread32be(&dev->iseg->initializing) >> 31; | |
843 | } | |
844 | ||
e126ba97 EC |
845 | static inline u32 mlx5_mkey_to_idx(u32 mkey) |
846 | { | |
847 | return mkey >> 8; | |
848 | } | |
849 | ||
850 | static inline u32 mlx5_idx_to_mkey(u32 mkey_idx) | |
851 | { | |
852 | return mkey_idx << 8; | |
853 | } | |
854 | ||
746b5583 EC |
855 | static inline u8 mlx5_mkey_variant(u32 mkey) |
856 | { | |
857 | return mkey & 0xff; | |
858 | } | |
859 | ||
e126ba97 EC |
860 | enum { |
861 | MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0, | |
c1868b82 | 862 | MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1, |
e126ba97 EC |
863 | }; |
864 | ||
865 | enum { | |
866 | MAX_MR_CACHE_ENTRIES = 16, | |
867 | }; | |
868 | ||
64613d94 SM |
869 | enum { |
870 | MLX5_INTERFACE_PROTOCOL_IB = 0, | |
871 | MLX5_INTERFACE_PROTOCOL_ETH = 1, | |
872 | }; | |
873 | ||
9603b61d JM |
874 | struct mlx5_interface { |
875 | void * (*add)(struct mlx5_core_dev *dev); | |
876 | void (*remove)(struct mlx5_core_dev *dev, void *context); | |
877 | void (*event)(struct mlx5_core_dev *dev, void *context, | |
4d2f9bbb | 878 | enum mlx5_dev_event event, unsigned long param); |
64613d94 SM |
879 | void * (*get_dev)(void *context); |
880 | int protocol; | |
9603b61d JM |
881 | struct list_head list; |
882 | }; | |
883 | ||
64613d94 | 884 | void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol); |
9603b61d JM |
885 | int mlx5_register_interface(struct mlx5_interface *intf); |
886 | void mlx5_unregister_interface(struct mlx5_interface *intf); | |
211e6c80 | 887 | int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id); |
9603b61d | 888 | |
e126ba97 EC |
889 | struct mlx5_profile { |
890 | u64 mask; | |
f241e749 | 891 | u8 log_max_qp; |
e126ba97 EC |
892 | struct { |
893 | int size; | |
894 | int limit; | |
895 | } mr_cache[MAX_MR_CACHE_ENTRIES]; | |
896 | }; | |
897 | ||
fc50db98 EC |
898 | enum { |
899 | MLX5_PCI_DEV_IS_VF = 1 << 0, | |
900 | }; | |
901 | ||
902 | static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev) | |
903 | { | |
904 | return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF); | |
905 | } | |
906 | ||
707c4602 MD |
907 | static inline int mlx5_get_gid_table_len(u16 param) |
908 | { | |
909 | if (param > 4) { | |
910 | pr_warn("gid table length is zero\n"); | |
911 | return 0; | |
912 | } | |
913 | ||
914 | return 8 * (1 << param); | |
915 | } | |
916 | ||
020446e0 EC |
917 | enum { |
918 | MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32, | |
919 | }; | |
920 | ||
e126ba97 | 921 | #endif /* MLX5_DRIVER_H */ |