]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - include/linux/mmc/host.h
Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/dtor/input
[mirror_ubuntu-zesty-kernel.git] / include / linux / mmc / host.h
CommitLineData
1da177e4
LT
1/*
2 * linux/include/linux/mmc/host.h
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Host driver specific definitions.
9 */
10#ifndef LINUX_MMC_HOST_H
11#define LINUX_MMC_HOST_H
12
af8350c7 13#include <linux/leds.h>
a7d1a1eb 14#include <linux/mutex.h>
dfa13ebb 15#include <linux/timer.h>
d43c36dc 16#include <linux/sched.h>
313162d0 17#include <linux/device.h>
1b676f70 18#include <linux/fault-inject.h>
af8350c7 19
aaac1b47 20#include <linux/mmc/core.h>
cdc99179 21#include <linux/mmc/card.h>
da68c4eb 22#include <linux/mmc/pm.h>
1da177e4
LT
23
24struct mmc_ios {
25 unsigned int clock; /* clock rate */
26 unsigned short vdd;
27
4be34c99 28/* vdd stores the bit number of the selected voltage range from below. */
1da177e4
LT
29
30 unsigned char bus_mode; /* command output mode */
31
32#define MMC_BUSMODE_OPENDRAIN 1
33#define MMC_BUSMODE_PUSHPULL 2
34
865e9f13
PO
35 unsigned char chip_select; /* SPI chip select */
36
37#define MMC_CS_DONTCARE 0
38#define MMC_CS_HIGH 1
39#define MMC_CS_LOW 2
40
1da177e4
LT
41 unsigned char power_mode; /* power supply mode */
42
43#define MMC_POWER_OFF 0
44#define MMC_POWER_UP 1
45#define MMC_POWER_ON 2
8af465db 46#define MMC_POWER_UNDEFINED 3
f218278a
PO
47
48 unsigned char bus_width; /* data bus width */
49
50#define MMC_BUS_WIDTH_1 0
51#define MMC_BUS_WIDTH_4 2
b30f8af3 52#define MMC_BUS_WIDTH_8 3
cd9277c0
PO
53
54 unsigned char timing; /* timing specification used */
55
56#define MMC_TIMING_LEGACY 0
57#define MMC_TIMING_MMC_HS 1
58#define MMC_TIMING_SD_HS 2
ed9dbb6e
KL
59#define MMC_TIMING_UHS_SDR12 3
60#define MMC_TIMING_UHS_SDR25 4
61#define MMC_TIMING_UHS_SDR50 5
62#define MMC_TIMING_UHS_SDR104 6
63#define MMC_TIMING_UHS_DDR50 7
79f7ae7c
SJ
64#define MMC_TIMING_MMC_DDR52 8
65#define MMC_TIMING_MMC_HS200 9
0a5b6438 66#define MMC_TIMING_MMC_HS400 10
0f8d8ea6 67
f2119df6
AN
68 unsigned char signal_voltage; /* signalling voltage (1.8V or 3.3V) */
69
70#define MMC_SIGNAL_VOLTAGE_330 0
71#define MMC_SIGNAL_VOLTAGE_180 1
4c4cb171 72#define MMC_SIGNAL_VOLTAGE_120 2
d6d50a15
AN
73
74 unsigned char drv_type; /* driver type (A, B, C, D) */
75
76#define MMC_SET_DRIVER_TYPE_B 0
77#define MMC_SET_DRIVER_TYPE_A 1
78#define MMC_SET_DRIVER_TYPE_C 2
79#define MMC_SET_DRIVER_TYPE_D 3
1da177e4
LT
80};
81
82struct mmc_host_ops {
aa8b683a
PF
83 /*
84 * It is optional for the host to implement pre_req and post_req in
85 * order to support double buffering of requests (prepare one
86 * request while another request is active).
7c8a2829
PF
87 * pre_req() must always be followed by a post_req().
88 * To undo a call made to pre_req(), call post_req() with
89 * a nonzero err condition.
aa8b683a
PF
90 */
91 void (*post_req)(struct mmc_host *host, struct mmc_request *req,
92 int err);
93 void (*pre_req)(struct mmc_host *host, struct mmc_request *req,
94 bool is_first_req);
1da177e4 95 void (*request)(struct mmc_host *host, struct mmc_request *req);
28f52482
AV
96 /*
97 * Avoid calling these three functions too often or in a "fast path",
98 * since underlaying controller might implement them in an expensive
99 * and/or slow way.
100 *
101 * Also note that these functions might sleep, so don't call them
102 * in the atomic contexts!
08f80bb5
AV
103 *
104 * Return values for the get_ro callback should be:
105 * 0 for a read/write card
106 * 1 for a read-only card
107 * -ENOSYS when not supported (equal to NULL callback)
108 * or a negative errno value when something bad happened
109 *
ee63a7d2 110 * Return values for the get_cd callback should be:
08f80bb5
AV
111 * 0 for a absent card
112 * 1 for a present card
113 * -ENOSYS when not supported (equal to NULL callback)
114 * or a negative errno value when something bad happened
28f52482 115 */
1da177e4 116 void (*set_ios)(struct mmc_host *host, struct mmc_ios *ios);
a00fc090 117 int (*get_ro)(struct mmc_host *host);
28f52482
AV
118 int (*get_cd)(struct mmc_host *host);
119
17b759af 120 void (*enable_sdio_irq)(struct mmc_host *host, int enable);
3fcb027d
DM
121
122 /* optional callback for HC quirks */
123 void (*init_card)(struct mmc_host *host, struct mmc_card *card);
f2119df6
AN
124
125 int (*start_signal_voltage_switch)(struct mmc_host *host, struct mmc_ios *ios);
a4924c71 126
d887874e
JR
127 /* Check if the card is pulling dat[0:3] low */
128 int (*card_busy)(struct mmc_host *host);
129
a4924c71
G
130 /* The tuning command opcode value is different for SD and eMMC cards */
131 int (*execute_tuning)(struct mmc_host *host, u32 opcode);
0a5b6438
SJ
132
133 /* Prepare HS400 target operating frequency depending host driver */
134 int (*prepare_hs400_tuning)(struct mmc_host *host, struct mmc_ios *ios);
f168359e
AH
135 int (*select_drive_strength)(struct mmc_card *card,
136 unsigned int max_dtr, int host_drv,
b4f30a17 137 int card_drv, int *drv_type);
b2499518 138 void (*hw_reset)(struct mmc_host *host);
9f1fb60a 139 void (*card_event)(struct mmc_host *host);
2e47e842
KM
140
141 /*
142 * Optional callback to support controllers with HW issues for multiple
143 * I/O. Returns the number of supported blocks for the request.
144 */
145 int (*multi_io_quirk)(struct mmc_card *card,
146 unsigned int direction, int blk_size);
1da177e4
LT
147};
148
149struct mmc_card;
150struct device;
151
aa8b683a
PF
152struct mmc_async_req {
153 /* active mmc request */
154 struct mmc_request *mrq;
155 /*
156 * Check error status of completed mmc request.
157 * Returns 0 if success otherwise non zero.
158 */
159 int (*err_check) (struct mmc_card *, struct mmc_async_req *);
160};
161
27410ee7
GL
162/**
163 * struct mmc_slot - MMC slot functions
164 *
165 * @cd_irq: MMC/SD-card slot hotplug detection IRQ or -EINVAL
166 * @handler_priv: MMC/SD-card slot context
167 *
168 * Some MMC/SD host controllers implement slot-functions like card and
169 * write-protect detection natively. However, a large number of controllers
170 * leave these functions to the CPU. This struct provides a hook to attach
171 * such slot-function drivers.
172 */
173struct mmc_slot {
174 int cd_irq;
b67e1980
GL
175 void *handler_priv;
176};
177
2220eedf
KD
178/**
179 * mmc_context_info - synchronization details for mmc context
180 * @is_done_rcv wake up reason was done request
181 * @is_new_req wake up reason was new request
182 * @is_waiting_last_req mmc context waiting for single running request
183 * @wait wait queue
184 * @lock lock to protect data fields
185 */
186struct mmc_context_info {
187 bool is_done_rcv;
188 bool is_new_req;
189 bool is_waiting_last_req;
190 wait_queue_head_t wait;
191 spinlock_t lock;
192};
193
e137788d 194struct regulator;
3aa8793f 195struct mmc_pwrseq;
e137788d
GL
196
197struct mmc_supply {
198 struct regulator *vmmc; /* Card power supply */
199 struct regulator *vqmmc; /* Optional Vccq supply */
200};
201
1da177e4 202struct mmc_host {
fcaf71fd
GKH
203 struct device *parent;
204 struct device class_dev;
dce77377 205 int index;
f57b225e 206 const struct mmc_host_ops *ops;
3aa8793f 207 struct mmc_pwrseq *pwrseq;
1da177e4
LT
208 unsigned int f_min;
209 unsigned int f_max;
88ae8b86 210 unsigned int f_init;
1da177e4 211 u32 ocr_avail;
8f230f45
TI
212 u32 ocr_avail_sdio; /* SDIO-specific OCR */
213 u32 ocr_avail_sd; /* SD-specific OCR */
214 u32 ocr_avail_mmc; /* MMC-specific OCR */
4c2ef25f 215 struct notifier_block pm_notify;
55c4665e
AL
216 u32 max_current_330;
217 u32 max_current_300;
218 u32 max_current_180;
1da177e4 219
55556da0 220#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
f74d132c
PO
221#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
222#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
223#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
224#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
225#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
226#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
227#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
228#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
229#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
230#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
231#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
232#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
233#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
234#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
235#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
236#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
237
5f1a4dd0 238 u32 caps; /* Host capabilities */
f218278a
PO
239
240#define MMC_CAP_4_BIT_DATA (1 << 0) /* Can the host do 4 bit transfers */
23af6039
PO
241#define MMC_CAP_MMC_HIGHSPEED (1 << 1) /* Can do MMC high-speed timing */
242#define MMC_CAP_SD_HIGHSPEED (1 << 2) /* Can do SD high-speed timing */
243#define MMC_CAP_SDIO_IRQ (1 << 3) /* Can signal pending SDIO IRQs */
244#define MMC_CAP_SPI (1 << 4) /* Talks only SPI protocols */
245#define MMC_CAP_NEEDS_POLL (1 << 5) /* Needs polling for card-detection */
b30f8af3 246#define MMC_CAP_8_BIT_DATA (1 << 6) /* Can the host do 8 bit transfers */
c4d770d7 247#define MMC_CAP_AGGRESSIVE_PM (1 << 7) /* Suspend (e)MMC/SD at idle */
9feae246 248#define MMC_CAP_NONREMOVABLE (1 << 8) /* Nonremovable e.g. eMMC */
b1ebe384 249#define MMC_CAP_WAIT_WHILE_BUSY (1 << 9) /* Waits while card is busy */
dfe86cba 250#define MMC_CAP_ERASE (1 << 10) /* Allow erase/trim commands */
dfc13e84
HP
251#define MMC_CAP_1_8V_DDR (1 << 11) /* can support */
252 /* DDR mode at 1.8V */
253#define MMC_CAP_1_2V_DDR (1 << 12) /* can support */
254 /* DDR mode at 1.2V */
ed919b01 255#define MMC_CAP_POWER_OFF_CARD (1 << 13) /* Can power off after boot */
22113efd 256#define MMC_CAP_BUS_WIDTH_TEST (1 << 14) /* CMD14/CMD19 bus width ok */
f2119df6
AN
257#define MMC_CAP_UHS_SDR12 (1 << 15) /* Host supports UHS SDR12 mode */
258#define MMC_CAP_UHS_SDR25 (1 << 16) /* Host supports UHS SDR25 mode */
259#define MMC_CAP_UHS_SDR50 (1 << 17) /* Host supports UHS SDR50 mode */
260#define MMC_CAP_UHS_SDR104 (1 << 18) /* Host supports UHS SDR104 mode */
261#define MMC_CAP_UHS_DDR50 (1 << 19) /* Host supports UHS DDR50 mode */
4d223782 262#define MMC_CAP_RUNTIME_RESUME (1 << 20) /* Resume at runtime_resume. */
d6d50a15
AN
263#define MMC_CAP_DRIVER_TYPE_A (1 << 23) /* Host supports Driver Type A */
264#define MMC_CAP_DRIVER_TYPE_C (1 << 24) /* Host supports Driver Type C */
265#define MMC_CAP_DRIVER_TYPE_D (1 << 25) /* Host supports Driver Type D */
d0c97cfb 266#define MMC_CAP_CMD23 (1 << 30) /* CMD23 supported. */
b2499518 267#define MMC_CAP_HW_RESET (1 << 31) /* Hardware reset */
f218278a 268
5f1a4dd0 269 u32 caps2; /* More host capabilities */
f7c56ef2
AH
270
271#define MMC_CAP2_BOOTPART_NOACC (1 << 0) /* Boot partition no access */
53275c21 272#define MMC_CAP2_FULL_PWR_CYCLE (1 << 2) /* Can do full power cycle */
a4924c71
G
273#define MMC_CAP2_HS200_1_8V_SDR (1 << 5) /* can support */
274#define MMC_CAP2_HS200_1_2V_SDR (1 << 6) /* can support */
275#define MMC_CAP2_HS200 (MMC_CAP2_HS200_1_8V_SDR | \
276 MMC_CAP2_HS200_1_2V_SDR)
83bb24aa 277#define MMC_CAP2_HC_ERASE_SZ (1 << 9) /* High-capacity erase size */
5c08d7fa
GL
278#define MMC_CAP2_CD_ACTIVE_HIGH (1 << 10) /* Card-detect signal active high */
279#define MMC_CAP2_RO_ACTIVE_HIGH (1 << 11) /* Write-protect signal active high */
abd9ac14
SJ
280#define MMC_CAP2_PACKED_RD (1 << 12) /* Allow packed read */
281#define MMC_CAP2_PACKED_WR (1 << 13) /* Allow packed write */
282#define MMC_CAP2_PACKED_CMD (MMC_CAP2_PACKED_RD | \
283 MMC_CAP2_PACKED_WR)
0d3e3350 284#define MMC_CAP2_NO_PRESCAN_POWERUP (1 << 14) /* Don't power up before scan */
0a5b6438
SJ
285#define MMC_CAP2_HS400_1_8V (1 << 15) /* Can support HS400 1.8V */
286#define MMC_CAP2_HS400_1_2V (1 << 16) /* Can support HS400 1.2V */
287#define MMC_CAP2_HS400 (MMC_CAP2_HS400_1_8V | \
288 MMC_CAP2_HS400_1_2V)
549c0b18 289#define MMC_CAP2_HSX00_1_2V (MMC_CAP2_HS200_1_2V_SDR | MMC_CAP2_HS400_1_2V)
bf3b5ec6 290#define MMC_CAP2_SDIO_IRQ_NOTHREAD (1 << 17)
9f6e0bff 291#define MMC_CAP2_NO_WRITE_PROTECT (1 << 18) /* No physical write protect pin, assume that card is always read-write */
f7c56ef2 292
da68c4eb
NP
293 mmc_pm_flag_t pm_caps; /* supported pm features */
294
04566831
LW
295#ifdef CONFIG_MMC_CLKGATE
296 int clk_requests; /* internal reference counter */
297 unsigned int clk_delay; /* number of MCI clk hold cycles */
298 bool clk_gated; /* clock gated */
597dd9d7 299 struct delayed_work clk_gate_work; /* delayed clock gate */
04566831
LW
300 unsigned int clk_old; /* old clock value cache */
301 spinlock_t clk_lock; /* lock for clk fields */
86f315bb 302 struct mutex clk_gate_mutex; /* mutex for clock gating */
597dd9d7
SRT
303 struct device_attribute clkgate_delay_attr;
304 unsigned long clkgate_delay;
04566831
LW
305#endif
306
1da177e4
LT
307 /* host specific block data */
308 unsigned int max_seg_size; /* see blk_queue_max_segment_size */
a36274e0 309 unsigned short max_segs; /* see blk_queue_max_segments */
1da177e4 310 unsigned short unused;
55db890a 311 unsigned int max_req_size; /* maximum number of bytes in one req */
fe4a3c7a 312 unsigned int max_blk_size; /* maximum size of one mmc block */
55db890a 313 unsigned int max_blk_count; /* maximum number of blocks in one req */
68eb80e0 314 unsigned int max_busy_timeout; /* max busy timeout in ms */
1da177e4
LT
315
316 /* private data */
7ea239d9
PO
317 spinlock_t lock; /* lock for claim and bus ops */
318
1da177e4 319 struct mmc_ios ios; /* current io bus settings */
1da177e4 320
97018580
DB
321 /* group bitfields together to minimize padding */
322 unsigned int use_spi_crc:1;
323 unsigned int claimed:1; /* host exclusively claimed */
324 unsigned int bus_dead:1; /* bus has been released */
325#ifdef CONFIG_MMC_DEBUG
326 unsigned int removed:1; /* host is being removed */
327#endif
dfa13ebb
AH
328 unsigned int can_retune:1; /* re-tuning can be used */
329 unsigned int doing_retune:1; /* re-tuning in progress */
330 unsigned int retune_now:1; /* do re-tuning at next req */
97018580 331
4c2ef25f 332 int rescan_disable; /* disable card detection */
3339d1e3 333 int rescan_entered; /* used with nonremovable devices */
8ea926b2 334
dfa13ebb
AH
335 int need_retune; /* re-tuning is needed */
336 int hold_retune; /* hold off re-tuning */
337 unsigned int retune_period; /* re-tuning period in secs */
338 struct timer_list retune_timer; /* for periodic re-tuning */
339
fa372a51
MM
340 bool trigger_card_event; /* card_event necessary */
341
b855885e 342 struct mmc_card *card; /* device attached to this host */
1da177e4
LT
343
344 wait_queue_head_t wq;
319a3f14
AH
345 struct task_struct *claimer; /* task that has host claimed */
346 int claim_cnt; /* "claim" nesting count */
f22ee4ed 347
c4028958 348 struct delayed_work detect;
d3049504 349 int detect_change; /* card detect flag */
27410ee7 350 struct mmc_slot slot;
01357dca 351
7ea239d9
PO
352 const struct mmc_bus_ops *bus_ops; /* current bus driver */
353 unsigned int bus_refs; /* reference counter */
7ea239d9 354
d1496c39
NP
355 unsigned int sdio_irqs;
356 struct task_struct *sdio_irq_thread;
bbbc4c4d 357 bool sdio_irq_pending;
d1496c39
NP
358 atomic_t sdio_irq_thread_abort;
359
da68c4eb
NP
360 mmc_pm_flag_t pm_flags; /* requested pm features */
361
af8350c7 362 struct led_trigger *led; /* activity led */
af8350c7 363
99fc5131
LW
364#ifdef CONFIG_REGULATOR
365 bool regulator_enabled; /* regulator state */
366#endif
e137788d 367 struct mmc_supply supply;
99fc5131 368
6edd8ee6
HS
369 struct dentry *debugfs_root;
370
aa8b683a 371 struct mmc_async_req *areq; /* active async req */
2220eedf 372 struct mmc_context_info context_info; /* async synchronization info */
aa8b683a 373
1b676f70
PF
374#ifdef CONFIG_FAIL_MMC_REQUEST
375 struct fault_attr fail_mmc_request;
376#endif
377
df16219f
GC
378 unsigned int actual_clock; /* Actual HC clock rate */
379
eed222ac
AL
380 unsigned int slotno; /* used for sdio acpi binding */
381
3d705d14
SH
382 int dsr_req; /* DSR value is valid */
383 u32 dsr; /* optional driver stage (DSR) value */
384
01357dca 385 unsigned long private[0] ____cacheline_aligned;
1da177e4
LT
386};
387
8c9beb11
GL
388struct mmc_host *mmc_alloc_host(int extra, struct device *);
389int mmc_add_host(struct mmc_host *);
390void mmc_remove_host(struct mmc_host *);
391void mmc_free_host(struct mmc_host *);
ec0a7517 392int mmc_of_parse(struct mmc_host *host);
1da177e4 393
01357dca
RK
394static inline void *mmc_priv(struct mmc_host *host)
395{
396 return (void *)host->private;
397}
398
97018580
DB
399#define mmc_host_is_spi(host) ((host)->caps & MMC_CAP_SPI)
400
fcaf71fd 401#define mmc_dev(x) ((x)->parent)
11354d03 402#define mmc_classdev(x) (&(x)->class_dev)
d1b26863 403#define mmc_hostname(x) (dev_name(&(x)->class_dev))
1da177e4 404
8c9beb11
GL
405int mmc_power_save_host(struct mmc_host *host);
406int mmc_power_restore_host(struct mmc_host *host);
eae1aeee 407
8c9beb11
GL
408void mmc_detect_change(struct mmc_host *, unsigned long delay);
409void mmc_request_done(struct mmc_host *, struct mmc_request *);
1da177e4 410
17b759af
NP
411static inline void mmc_signal_sdio_irq(struct mmc_host *host)
412{
413 host->ops->enable_sdio_irq(host, 0);
bbbc4c4d 414 host->sdio_irq_pending = true;
f13e5b9f
YL
415 if (host->sdio_irq_thread)
416 wake_up_process(host->sdio_irq_thread);
17b759af
NP
417}
418
bf3b5ec6
RK
419void sdio_run_irqs(struct mmc_host *host);
420
99fc5131 421#ifdef CONFIG_REGULATOR
5c13941a 422int mmc_regulator_get_ocrmask(struct regulator *supply);
99fc5131
LW
423int mmc_regulator_set_ocr(struct mmc_host *mmc,
424 struct regulator *supply,
425 unsigned short vdd_bit);
426#else
427static inline int mmc_regulator_get_ocrmask(struct regulator *supply)
428{
429 return 0;
430}
431
432static inline int mmc_regulator_set_ocr(struct mmc_host *mmc,
433 struct regulator *supply,
434 unsigned short vdd_bit)
435{
436 return 0;
437}
438#endif
5c13941a 439
4d1f52f9
TK
440int mmc_regulator_get_supply(struct mmc_host *mmc);
441
4c2ef25f 442int mmc_pm_notify(struct notifier_block *notify_block, unsigned long, void *);
8ea926b2 443
71d7d3d1
MF
444static inline int mmc_card_is_removable(struct mmc_host *host)
445{
2501c917 446 return !(host->caps & MMC_CAP_NONREMOVABLE);
71d7d3d1
MF
447}
448
a5e9425d 449static inline int mmc_card_keep_power(struct mmc_host *host)
080bc977
OBC
450{
451 return host->pm_flags & MMC_PM_KEEP_POWER;
452}
453
6b93d01f
OBC
454static inline int mmc_card_wake_sdio_irq(struct mmc_host *host)
455{
456 return host->pm_flags & MMC_PM_WAKE_SDIO_IRQ;
457}
d0c97cfb
AW
458
459static inline int mmc_host_cmd23(struct mmc_host *host)
460{
461 return host->caps & MMC_CAP_CMD23;
462}
f7c56ef2
AH
463
464static inline int mmc_boot_partition_access(struct mmc_host *host)
465{
466 return !(host->caps2 & MMC_CAP2_BOOTPART_NOACC);
467}
468
41875e38
SRT
469static inline int mmc_host_uhs(struct mmc_host *host)
470{
471 return host->caps &
472 (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
473 MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
474 MMC_CAP_UHS_DDR50);
475}
476
ce39f9d1
SJ
477static inline int mmc_host_packed_wr(struct mmc_host *host)
478{
479 return host->caps2 & MMC_CAP2_PACKED_WR;
480}
481
2c4967f7
SRT
482#ifdef CONFIG_MMC_CLKGATE
483void mmc_host_clk_hold(struct mmc_host *host);
484void mmc_host_clk_release(struct mmc_host *host);
485unsigned int mmc_host_clk_rate(struct mmc_host *host);
486
487#else
488static inline void mmc_host_clk_hold(struct mmc_host *host)
489{
490}
491
492static inline void mmc_host_clk_release(struct mmc_host *host)
493{
494}
495
496static inline unsigned int mmc_host_clk_rate(struct mmc_host *host)
497{
498 return host->ios.clock;
499}
500#endif
cdc99179
SJ
501
502static inline int mmc_card_hs(struct mmc_card *card)
503{
504 return card->host->ios.timing == MMC_TIMING_SD_HS ||
505 card->host->ios.timing == MMC_TIMING_MMC_HS;
506}
507
508static inline int mmc_card_uhs(struct mmc_card *card)
509{
510 return card->host->ios.timing >= MMC_TIMING_UHS_SDR12 &&
511 card->host->ios.timing <= MMC_TIMING_UHS_DDR50;
512}
513
514static inline bool mmc_card_hs200(struct mmc_card *card)
515{
516 return card->host->ios.timing == MMC_TIMING_MMC_HS200;
517}
518
519static inline bool mmc_card_ddr52(struct mmc_card *card)
520{
521 return card->host->ios.timing == MMC_TIMING_MMC_DDR52;
522}
0a5b6438
SJ
523
524static inline bool mmc_card_hs400(struct mmc_card *card)
525{
526 return card->host->ios.timing == MMC_TIMING_MMC_HS400;
527}
528
dfa13ebb
AH
529void mmc_retune_timer_stop(struct mmc_host *host);
530
531static inline void mmc_retune_needed(struct mmc_host *host)
532{
533 if (host->can_retune)
534 host->need_retune = 1;
535}
536
537static inline void mmc_retune_recheck(struct mmc_host *host)
538{
539 if (host->hold_retune <= 1)
540 host->retune_now = 1;
541}
542
100e9186 543#endif /* LINUX_MMC_HOST_H */