]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - include/linux/mmc/host.h
mmc: sdhci-pxav3: Remove checks for optional core clock in error/remove path
[mirror_ubuntu-zesty-kernel.git] / include / linux / mmc / host.h
CommitLineData
1da177e4
LT
1/*
2 * linux/include/linux/mmc/host.h
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Host driver specific definitions.
9 */
10#ifndef LINUX_MMC_HOST_H
11#define LINUX_MMC_HOST_H
12
af8350c7 13#include <linux/leds.h>
a7d1a1eb 14#include <linux/mutex.h>
d43c36dc 15#include <linux/sched.h>
313162d0 16#include <linux/device.h>
1b676f70 17#include <linux/fault-inject.h>
af8350c7 18
aaac1b47 19#include <linux/mmc/core.h>
cdc99179 20#include <linux/mmc/card.h>
da68c4eb 21#include <linux/mmc/pm.h>
1da177e4
LT
22
23struct mmc_ios {
24 unsigned int clock; /* clock rate */
25 unsigned short vdd;
26
4be34c99 27/* vdd stores the bit number of the selected voltage range from below. */
1da177e4
LT
28
29 unsigned char bus_mode; /* command output mode */
30
31#define MMC_BUSMODE_OPENDRAIN 1
32#define MMC_BUSMODE_PUSHPULL 2
33
865e9f13
PO
34 unsigned char chip_select; /* SPI chip select */
35
36#define MMC_CS_DONTCARE 0
37#define MMC_CS_HIGH 1
38#define MMC_CS_LOW 2
39
1da177e4
LT
40 unsigned char power_mode; /* power supply mode */
41
42#define MMC_POWER_OFF 0
43#define MMC_POWER_UP 1
44#define MMC_POWER_ON 2
8af465db 45#define MMC_POWER_UNDEFINED 3
f218278a
PO
46
47 unsigned char bus_width; /* data bus width */
48
49#define MMC_BUS_WIDTH_1 0
50#define MMC_BUS_WIDTH_4 2
b30f8af3 51#define MMC_BUS_WIDTH_8 3
cd9277c0
PO
52
53 unsigned char timing; /* timing specification used */
54
55#define MMC_TIMING_LEGACY 0
56#define MMC_TIMING_MMC_HS 1
57#define MMC_TIMING_SD_HS 2
ed9dbb6e
KL
58#define MMC_TIMING_UHS_SDR12 3
59#define MMC_TIMING_UHS_SDR25 4
60#define MMC_TIMING_UHS_SDR50 5
61#define MMC_TIMING_UHS_SDR104 6
62#define MMC_TIMING_UHS_DDR50 7
79f7ae7c
SJ
63#define MMC_TIMING_MMC_DDR52 8
64#define MMC_TIMING_MMC_HS200 9
0a5b6438 65#define MMC_TIMING_MMC_HS400 10
0f8d8ea6 66
f2119df6
AN
67 unsigned char signal_voltage; /* signalling voltage (1.8V or 3.3V) */
68
69#define MMC_SIGNAL_VOLTAGE_330 0
70#define MMC_SIGNAL_VOLTAGE_180 1
4c4cb171 71#define MMC_SIGNAL_VOLTAGE_120 2
d6d50a15
AN
72
73 unsigned char drv_type; /* driver type (A, B, C, D) */
74
75#define MMC_SET_DRIVER_TYPE_B 0
76#define MMC_SET_DRIVER_TYPE_A 1
77#define MMC_SET_DRIVER_TYPE_C 2
78#define MMC_SET_DRIVER_TYPE_D 3
1da177e4
LT
79};
80
81struct mmc_host_ops {
8ea926b2 82 /*
907d2e7c
AH
83 * 'enable' is called when the host is claimed and 'disable' is called
84 * when the host is released. 'enable' and 'disable' are deprecated.
8ea926b2
AH
85 */
86 int (*enable)(struct mmc_host *host);
907d2e7c 87 int (*disable)(struct mmc_host *host);
aa8b683a
PF
88 /*
89 * It is optional for the host to implement pre_req and post_req in
90 * order to support double buffering of requests (prepare one
91 * request while another request is active).
7c8a2829
PF
92 * pre_req() must always be followed by a post_req().
93 * To undo a call made to pre_req(), call post_req() with
94 * a nonzero err condition.
aa8b683a
PF
95 */
96 void (*post_req)(struct mmc_host *host, struct mmc_request *req,
97 int err);
98 void (*pre_req)(struct mmc_host *host, struct mmc_request *req,
99 bool is_first_req);
1da177e4 100 void (*request)(struct mmc_host *host, struct mmc_request *req);
28f52482
AV
101 /*
102 * Avoid calling these three functions too often or in a "fast path",
103 * since underlaying controller might implement them in an expensive
104 * and/or slow way.
105 *
106 * Also note that these functions might sleep, so don't call them
107 * in the atomic contexts!
08f80bb5
AV
108 *
109 * Return values for the get_ro callback should be:
110 * 0 for a read/write card
111 * 1 for a read-only card
112 * -ENOSYS when not supported (equal to NULL callback)
113 * or a negative errno value when something bad happened
114 *
ee63a7d2 115 * Return values for the get_cd callback should be:
08f80bb5
AV
116 * 0 for a absent card
117 * 1 for a present card
118 * -ENOSYS when not supported (equal to NULL callback)
119 * or a negative errno value when something bad happened
28f52482 120 */
1da177e4 121 void (*set_ios)(struct mmc_host *host, struct mmc_ios *ios);
a00fc090 122 int (*get_ro)(struct mmc_host *host);
28f52482
AV
123 int (*get_cd)(struct mmc_host *host);
124
17b759af 125 void (*enable_sdio_irq)(struct mmc_host *host, int enable);
3fcb027d
DM
126
127 /* optional callback for HC quirks */
128 void (*init_card)(struct mmc_host *host, struct mmc_card *card);
f2119df6
AN
129
130 int (*start_signal_voltage_switch)(struct mmc_host *host, struct mmc_ios *ios);
a4924c71 131
d887874e
JR
132 /* Check if the card is pulling dat[0:3] low */
133 int (*card_busy)(struct mmc_host *host);
134
a4924c71
G
135 /* The tuning command opcode value is different for SD and eMMC cards */
136 int (*execute_tuning)(struct mmc_host *host, u32 opcode);
0a5b6438
SJ
137
138 /* Prepare HS400 target operating frequency depending host driver */
139 int (*prepare_hs400_tuning)(struct mmc_host *host, struct mmc_ios *ios);
ca8e99b3 140 int (*select_drive_strength)(unsigned int max_dtr, int host_drv, int card_drv);
b2499518 141 void (*hw_reset)(struct mmc_host *host);
9f1fb60a 142 void (*card_event)(struct mmc_host *host);
2e47e842
KM
143
144 /*
145 * Optional callback to support controllers with HW issues for multiple
146 * I/O. Returns the number of supported blocks for the request.
147 */
148 int (*multi_io_quirk)(struct mmc_card *card,
149 unsigned int direction, int blk_size);
1da177e4
LT
150};
151
152struct mmc_card;
153struct device;
154
aa8b683a
PF
155struct mmc_async_req {
156 /* active mmc request */
157 struct mmc_request *mrq;
158 /*
159 * Check error status of completed mmc request.
160 * Returns 0 if success otherwise non zero.
161 */
162 int (*err_check) (struct mmc_card *, struct mmc_async_req *);
163};
164
27410ee7
GL
165/**
166 * struct mmc_slot - MMC slot functions
167 *
168 * @cd_irq: MMC/SD-card slot hotplug detection IRQ or -EINVAL
169 * @handler_priv: MMC/SD-card slot context
170 *
171 * Some MMC/SD host controllers implement slot-functions like card and
172 * write-protect detection natively. However, a large number of controllers
173 * leave these functions to the CPU. This struct provides a hook to attach
174 * such slot-function drivers.
175 */
176struct mmc_slot {
177 int cd_irq;
b67e1980
GL
178 void *handler_priv;
179};
180
2220eedf
KD
181/**
182 * mmc_context_info - synchronization details for mmc context
183 * @is_done_rcv wake up reason was done request
184 * @is_new_req wake up reason was new request
185 * @is_waiting_last_req mmc context waiting for single running request
186 * @wait wait queue
187 * @lock lock to protect data fields
188 */
189struct mmc_context_info {
190 bool is_done_rcv;
191 bool is_new_req;
192 bool is_waiting_last_req;
193 wait_queue_head_t wait;
194 spinlock_t lock;
195};
196
e137788d
GL
197struct regulator;
198
199struct mmc_supply {
200 struct regulator *vmmc; /* Card power supply */
201 struct regulator *vqmmc; /* Optional Vccq supply */
202};
203
1da177e4 204struct mmc_host {
fcaf71fd
GKH
205 struct device *parent;
206 struct device class_dev;
dce77377 207 int index;
f57b225e 208 const struct mmc_host_ops *ops;
1da177e4
LT
209 unsigned int f_min;
210 unsigned int f_max;
88ae8b86 211 unsigned int f_init;
1da177e4 212 u32 ocr_avail;
8f230f45
TI
213 u32 ocr_avail_sdio; /* SDIO-specific OCR */
214 u32 ocr_avail_sd; /* SD-specific OCR */
215 u32 ocr_avail_mmc; /* MMC-specific OCR */
4c2ef25f 216 struct notifier_block pm_notify;
55c4665e
AL
217 u32 max_current_330;
218 u32 max_current_300;
219 u32 max_current_180;
1da177e4 220
55556da0 221#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
f74d132c
PO
222#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
223#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
224#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
225#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
226#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
227#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
228#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
229#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
230#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
231#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
232#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
233#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
234#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
235#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
236#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
237#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
238
5f1a4dd0 239 u32 caps; /* Host capabilities */
f218278a
PO
240
241#define MMC_CAP_4_BIT_DATA (1 << 0) /* Can the host do 4 bit transfers */
23af6039
PO
242#define MMC_CAP_MMC_HIGHSPEED (1 << 1) /* Can do MMC high-speed timing */
243#define MMC_CAP_SD_HIGHSPEED (1 << 2) /* Can do SD high-speed timing */
244#define MMC_CAP_SDIO_IRQ (1 << 3) /* Can signal pending SDIO IRQs */
245#define MMC_CAP_SPI (1 << 4) /* Talks only SPI protocols */
246#define MMC_CAP_NEEDS_POLL (1 << 5) /* Needs polling for card-detection */
b30f8af3 247#define MMC_CAP_8_BIT_DATA (1 << 6) /* Can the host do 8 bit transfers */
c4d770d7 248#define MMC_CAP_AGGRESSIVE_PM (1 << 7) /* Suspend (e)MMC/SD at idle */
9feae246 249#define MMC_CAP_NONREMOVABLE (1 << 8) /* Nonremovable e.g. eMMC */
b1ebe384 250#define MMC_CAP_WAIT_WHILE_BUSY (1 << 9) /* Waits while card is busy */
dfe86cba 251#define MMC_CAP_ERASE (1 << 10) /* Allow erase/trim commands */
dfc13e84
HP
252#define MMC_CAP_1_8V_DDR (1 << 11) /* can support */
253 /* DDR mode at 1.8V */
254#define MMC_CAP_1_2V_DDR (1 << 12) /* can support */
255 /* DDR mode at 1.2V */
ed919b01 256#define MMC_CAP_POWER_OFF_CARD (1 << 13) /* Can power off after boot */
22113efd 257#define MMC_CAP_BUS_WIDTH_TEST (1 << 14) /* CMD14/CMD19 bus width ok */
f2119df6
AN
258#define MMC_CAP_UHS_SDR12 (1 << 15) /* Host supports UHS SDR12 mode */
259#define MMC_CAP_UHS_SDR25 (1 << 16) /* Host supports UHS SDR25 mode */
260#define MMC_CAP_UHS_SDR50 (1 << 17) /* Host supports UHS SDR50 mode */
261#define MMC_CAP_UHS_SDR104 (1 << 18) /* Host supports UHS SDR104 mode */
262#define MMC_CAP_UHS_DDR50 (1 << 19) /* Host supports UHS DDR50 mode */
4d223782 263#define MMC_CAP_RUNTIME_RESUME (1 << 20) /* Resume at runtime_resume. */
d6d50a15
AN
264#define MMC_CAP_DRIVER_TYPE_A (1 << 23) /* Host supports Driver Type A */
265#define MMC_CAP_DRIVER_TYPE_C (1 << 24) /* Host supports Driver Type C */
266#define MMC_CAP_DRIVER_TYPE_D (1 << 25) /* Host supports Driver Type D */
d0c97cfb 267#define MMC_CAP_CMD23 (1 << 30) /* CMD23 supported. */
b2499518 268#define MMC_CAP_HW_RESET (1 << 31) /* Hardware reset */
f218278a 269
5f1a4dd0 270 u32 caps2; /* More host capabilities */
f7c56ef2
AH
271
272#define MMC_CAP2_BOOTPART_NOACC (1 << 0) /* Boot partition no access */
53275c21 273#define MMC_CAP2_FULL_PWR_CYCLE (1 << 2) /* Can do full power cycle */
a4924c71
G
274#define MMC_CAP2_HS200_1_8V_SDR (1 << 5) /* can support */
275#define MMC_CAP2_HS200_1_2V_SDR (1 << 6) /* can support */
276#define MMC_CAP2_HS200 (MMC_CAP2_HS200_1_8V_SDR | \
277 MMC_CAP2_HS200_1_2V_SDR)
83bb24aa 278#define MMC_CAP2_HC_ERASE_SZ (1 << 9) /* High-capacity erase size */
5c08d7fa
GL
279#define MMC_CAP2_CD_ACTIVE_HIGH (1 << 10) /* Card-detect signal active high */
280#define MMC_CAP2_RO_ACTIVE_HIGH (1 << 11) /* Write-protect signal active high */
abd9ac14
SJ
281#define MMC_CAP2_PACKED_RD (1 << 12) /* Allow packed read */
282#define MMC_CAP2_PACKED_WR (1 << 13) /* Allow packed write */
283#define MMC_CAP2_PACKED_CMD (MMC_CAP2_PACKED_RD | \
284 MMC_CAP2_PACKED_WR)
0d3e3350 285#define MMC_CAP2_NO_PRESCAN_POWERUP (1 << 14) /* Don't power up before scan */
0a5b6438
SJ
286#define MMC_CAP2_HS400_1_8V (1 << 15) /* Can support HS400 1.8V */
287#define MMC_CAP2_HS400_1_2V (1 << 16) /* Can support HS400 1.2V */
288#define MMC_CAP2_HS400 (MMC_CAP2_HS400_1_8V | \
289 MMC_CAP2_HS400_1_2V)
549c0b18 290#define MMC_CAP2_HSX00_1_2V (MMC_CAP2_HS200_1_2V_SDR | MMC_CAP2_HS400_1_2V)
bf3b5ec6 291#define MMC_CAP2_SDIO_IRQ_NOTHREAD (1 << 17)
f7c56ef2 292
da68c4eb
NP
293 mmc_pm_flag_t pm_caps; /* supported pm features */
294
04566831
LW
295#ifdef CONFIG_MMC_CLKGATE
296 int clk_requests; /* internal reference counter */
297 unsigned int clk_delay; /* number of MCI clk hold cycles */
298 bool clk_gated; /* clock gated */
597dd9d7 299 struct delayed_work clk_gate_work; /* delayed clock gate */
04566831
LW
300 unsigned int clk_old; /* old clock value cache */
301 spinlock_t clk_lock; /* lock for clk fields */
86f315bb 302 struct mutex clk_gate_mutex; /* mutex for clock gating */
597dd9d7
SRT
303 struct device_attribute clkgate_delay_attr;
304 unsigned long clkgate_delay;
04566831
LW
305#endif
306
1da177e4
LT
307 /* host specific block data */
308 unsigned int max_seg_size; /* see blk_queue_max_segment_size */
a36274e0 309 unsigned short max_segs; /* see blk_queue_max_segments */
1da177e4 310 unsigned short unused;
55db890a 311 unsigned int max_req_size; /* maximum number of bytes in one req */
fe4a3c7a 312 unsigned int max_blk_size; /* maximum size of one mmc block */
55db890a 313 unsigned int max_blk_count; /* maximum number of blocks in one req */
68eb80e0 314 unsigned int max_busy_timeout; /* max busy timeout in ms */
1da177e4
LT
315
316 /* private data */
7ea239d9
PO
317 spinlock_t lock; /* lock for claim and bus ops */
318
1da177e4 319 struct mmc_ios ios; /* current io bus settings */
1da177e4 320
97018580
DB
321 /* group bitfields together to minimize padding */
322 unsigned int use_spi_crc:1;
323 unsigned int claimed:1; /* host exclusively claimed */
324 unsigned int bus_dead:1; /* bus has been released */
325#ifdef CONFIG_MMC_DEBUG
326 unsigned int removed:1; /* host is being removed */
327#endif
328
4c2ef25f 329 int rescan_disable; /* disable card detection */
3339d1e3 330 int rescan_entered; /* used with nonremovable devices */
8ea926b2 331
fa372a51
MM
332 bool trigger_card_event; /* card_event necessary */
333
b855885e 334 struct mmc_card *card; /* device attached to this host */
1da177e4
LT
335
336 wait_queue_head_t wq;
319a3f14
AH
337 struct task_struct *claimer; /* task that has host claimed */
338 int claim_cnt; /* "claim" nesting count */
f22ee4ed 339
c4028958 340 struct delayed_work detect;
d3049504 341 int detect_change; /* card detect flag */
27410ee7 342 struct mmc_slot slot;
01357dca 343
7ea239d9
PO
344 const struct mmc_bus_ops *bus_ops; /* current bus driver */
345 unsigned int bus_refs; /* reference counter */
7ea239d9 346
d1496c39
NP
347 unsigned int sdio_irqs;
348 struct task_struct *sdio_irq_thread;
bbbc4c4d 349 bool sdio_irq_pending;
d1496c39
NP
350 atomic_t sdio_irq_thread_abort;
351
da68c4eb
NP
352 mmc_pm_flag_t pm_flags; /* requested pm features */
353
af8350c7 354 struct led_trigger *led; /* activity led */
af8350c7 355
99fc5131
LW
356#ifdef CONFIG_REGULATOR
357 bool regulator_enabled; /* regulator state */
358#endif
e137788d 359 struct mmc_supply supply;
99fc5131 360
6edd8ee6
HS
361 struct dentry *debugfs_root;
362
aa8b683a 363 struct mmc_async_req *areq; /* active async req */
2220eedf 364 struct mmc_context_info context_info; /* async synchronization info */
aa8b683a 365
1b676f70
PF
366#ifdef CONFIG_FAIL_MMC_REQUEST
367 struct fault_attr fail_mmc_request;
368#endif
369
df16219f
GC
370 unsigned int actual_clock; /* Actual HC clock rate */
371
eed222ac
AL
372 unsigned int slotno; /* used for sdio acpi binding */
373
3d705d14
SH
374 int dsr_req; /* DSR value is valid */
375 u32 dsr; /* optional driver stage (DSR) value */
376
01357dca 377 unsigned long private[0] ____cacheline_aligned;
1da177e4
LT
378};
379
8c9beb11
GL
380struct mmc_host *mmc_alloc_host(int extra, struct device *);
381int mmc_add_host(struct mmc_host *);
382void mmc_remove_host(struct mmc_host *);
383void mmc_free_host(struct mmc_host *);
ec0a7517 384int mmc_of_parse(struct mmc_host *host);
1da177e4 385
01357dca
RK
386static inline void *mmc_priv(struct mmc_host *host)
387{
388 return (void *)host->private;
389}
390
97018580
DB
391#define mmc_host_is_spi(host) ((host)->caps & MMC_CAP_SPI)
392
fcaf71fd 393#define mmc_dev(x) ((x)->parent)
11354d03 394#define mmc_classdev(x) (&(x)->class_dev)
d1b26863 395#define mmc_hostname(x) (dev_name(&(x)->class_dev))
1da177e4 396
8c9beb11
GL
397int mmc_power_save_host(struct mmc_host *host);
398int mmc_power_restore_host(struct mmc_host *host);
eae1aeee 399
8c9beb11
GL
400void mmc_detect_change(struct mmc_host *, unsigned long delay);
401void mmc_request_done(struct mmc_host *, struct mmc_request *);
1da177e4 402
17b759af
NP
403static inline void mmc_signal_sdio_irq(struct mmc_host *host)
404{
405 host->ops->enable_sdio_irq(host, 0);
bbbc4c4d 406 host->sdio_irq_pending = true;
17b759af
NP
407 wake_up_process(host->sdio_irq_thread);
408}
409
bf3b5ec6
RK
410void sdio_run_irqs(struct mmc_host *host);
411
99fc5131 412#ifdef CONFIG_REGULATOR
5c13941a 413int mmc_regulator_get_ocrmask(struct regulator *supply);
99fc5131
LW
414int mmc_regulator_set_ocr(struct mmc_host *mmc,
415 struct regulator *supply,
416 unsigned short vdd_bit);
417#else
418static inline int mmc_regulator_get_ocrmask(struct regulator *supply)
419{
420 return 0;
421}
422
423static inline int mmc_regulator_set_ocr(struct mmc_host *mmc,
424 struct regulator *supply,
425 unsigned short vdd_bit)
426{
427 return 0;
428}
429#endif
5c13941a 430
4d1f52f9
TK
431int mmc_regulator_get_supply(struct mmc_host *mmc);
432
4c2ef25f 433int mmc_pm_notify(struct notifier_block *notify_block, unsigned long, void *);
8ea926b2 434
71d7d3d1
MF
435static inline int mmc_card_is_removable(struct mmc_host *host)
436{
2501c917 437 return !(host->caps & MMC_CAP_NONREMOVABLE);
71d7d3d1
MF
438}
439
a5e9425d 440static inline int mmc_card_keep_power(struct mmc_host *host)
080bc977
OBC
441{
442 return host->pm_flags & MMC_PM_KEEP_POWER;
443}
444
6b93d01f
OBC
445static inline int mmc_card_wake_sdio_irq(struct mmc_host *host)
446{
447 return host->pm_flags & MMC_PM_WAKE_SDIO_IRQ;
448}
d0c97cfb
AW
449
450static inline int mmc_host_cmd23(struct mmc_host *host)
451{
452 return host->caps & MMC_CAP_CMD23;
453}
f7c56ef2
AH
454
455static inline int mmc_boot_partition_access(struct mmc_host *host)
456{
457 return !(host->caps2 & MMC_CAP2_BOOTPART_NOACC);
458}
459
41875e38
SRT
460static inline int mmc_host_uhs(struct mmc_host *host)
461{
462 return host->caps &
463 (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
464 MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
465 MMC_CAP_UHS_DDR50);
466}
467
ce39f9d1
SJ
468static inline int mmc_host_packed_wr(struct mmc_host *host)
469{
470 return host->caps2 & MMC_CAP2_PACKED_WR;
471}
472
2c4967f7
SRT
473#ifdef CONFIG_MMC_CLKGATE
474void mmc_host_clk_hold(struct mmc_host *host);
475void mmc_host_clk_release(struct mmc_host *host);
476unsigned int mmc_host_clk_rate(struct mmc_host *host);
477
478#else
479static inline void mmc_host_clk_hold(struct mmc_host *host)
480{
481}
482
483static inline void mmc_host_clk_release(struct mmc_host *host)
484{
485}
486
487static inline unsigned int mmc_host_clk_rate(struct mmc_host *host)
488{
489 return host->ios.clock;
490}
491#endif
cdc99179
SJ
492
493static inline int mmc_card_hs(struct mmc_card *card)
494{
495 return card->host->ios.timing == MMC_TIMING_SD_HS ||
496 card->host->ios.timing == MMC_TIMING_MMC_HS;
497}
498
499static inline int mmc_card_uhs(struct mmc_card *card)
500{
501 return card->host->ios.timing >= MMC_TIMING_UHS_SDR12 &&
502 card->host->ios.timing <= MMC_TIMING_UHS_DDR50;
503}
504
505static inline bool mmc_card_hs200(struct mmc_card *card)
506{
507 return card->host->ios.timing == MMC_TIMING_MMC_HS200;
508}
509
510static inline bool mmc_card_ddr52(struct mmc_card *card)
511{
512 return card->host->ios.timing == MMC_TIMING_MMC_DDR52;
513}
0a5b6438
SJ
514
515static inline bool mmc_card_hs400(struct mmc_card *card)
516{
517 return card->host->ios.timing == MMC_TIMING_MMC_HS400;
518}
519
100e9186 520#endif /* LINUX_MMC_HOST_H */