]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/msi.h
Merge remote-tracking branches 'asoc/topic/sgtl5000', 'asoc/topic/simple', 'asoc...
[mirror_ubuntu-bionic-kernel.git] / include / linux / msi.h
CommitLineData
3b7d1921
EB
1#ifndef LINUX_MSI_H
2#define LINUX_MSI_H
3
b50cac55 4#include <linux/kobject.h>
4aa9bc95
ME
5#include <linux/list.h>
6
3b7d1921
EB
7struct msi_msg {
8 u32 address_lo; /* low 32 bits of msi message address */
9 u32 address_hi; /* high 32 bits of msi message address */
10 u32 data; /* 16 bits of msi message data */
11};
12
38737d82 13extern int pci_msi_ignore_mask;
c54c1879 14/* Helper functions */
1c9db525 15struct irq_data;
39431acb 16struct msi_desc;
25a98bd4 17struct pci_dev;
c09fcc4b 18struct platform_msi_priv_data;
2366d06e 19void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
2366d06e 20void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg);
891d4a48 21
c09fcc4b
MZ
22typedef void (*irq_write_msi_msg_t)(struct msi_desc *desc,
23 struct msi_msg *msg);
24
25/**
26 * platform_msi_desc - Platform device specific msi descriptor data
27 * @msi_priv_data: Pointer to platform private data
28 * @msi_index: The index of the MSI descriptor for multi MSI
29 */
30struct platform_msi_desc {
31 struct platform_msi_priv_data *msi_priv_data;
32 u16 msi_index;
33};
34
550308e4
GR
35/**
36 * fsl_mc_msi_desc - FSL-MC device specific msi descriptor data
37 * @msi_index: The index of the MSI descriptor
38 */
39struct fsl_mc_msi_desc {
40 u16 msi_index;
41};
42
fc88419c
JL
43/**
44 * struct msi_desc - Descriptor structure for MSI based interrupts
45 * @list: List head for management
46 * @irq: The base interrupt number
47 * @nvec_used: The number of vectors used
48 * @dev: Pointer to the device which uses this descriptor
49 * @msg: The last set MSI message cached for reuse
0972fa57 50 * @affinity: Optional pointer to a cpu affinity mask for this descriptor
fc88419c
JL
51 *
52 * @masked: [PCI MSI/X] Mask bits
53 * @is_msix: [PCI MSI/X] True if MSI-X
54 * @multiple: [PCI MSI/X] log2 num of messages allocated
55 * @multi_cap: [PCI MSI/X] log2 num of messages supported
56 * @maskbit: [PCI MSI/X] Mask-Pending bit supported?
57 * @is_64: [PCI MSI/X] Address size: 0=32bit 1=64bit
58 * @entry_nr: [PCI MSI/X] Entry which is described by this descriptor
59 * @default_irq:[PCI MSI/X] The default pre-assigned non-MSI irq
60 * @mask_pos: [PCI MSI] Mask register position
61 * @mask_base: [PCI MSI-X] Mask register base address
c09fcc4b 62 * @platform: [platform] Platform device specific msi descriptor data
fc88419c 63 */
3b7d1921 64struct msi_desc {
fc88419c
JL
65 /* Shared device/bus type independent data */
66 struct list_head list;
67 unsigned int irq;
68 unsigned int nvec_used;
69 struct device *dev;
70 struct msi_msg msg;
0972fa57 71 const struct cpumask *affinity;
3b7d1921 72
264d9caa 73 union {
fc88419c
JL
74 /* PCI MSI/X specific data */
75 struct {
76 u32 masked;
77 struct {
78 __u8 is_msix : 1;
79 __u8 multiple : 3;
80 __u8 multi_cap : 3;
81 __u8 maskbit : 1;
82 __u8 is_64 : 1;
83 __u16 entry_nr;
84 unsigned default_irq;
85 } msi_attrib;
86 union {
87 u8 mask_pos;
88 void __iomem *mask_base;
89 };
90 };
3b7d1921 91
fc88419c
JL
92 /*
93 * Non PCI variants add their data structure here. New
94 * entries need to use a named structure. We want
95 * proper name spaces for this. The PCI part is
96 * anonymous for now as it would require an immediate
97 * tree wide cleanup.
98 */
c09fcc4b 99 struct platform_msi_desc platform;
550308e4 100 struct fsl_mc_msi_desc fsl_mc;
fc88419c 101 };
3b7d1921
EB
102};
103
d31eb342 104/* Helpers to hide struct msi_desc implementation details */
25a98bd4 105#define msi_desc_to_dev(desc) ((desc)->dev)
4a7cc831 106#define dev_to_msi_list(dev) (&(dev)->msi_list)
d31eb342
JL
107#define first_msi_entry(dev) \
108 list_first_entry(dev_to_msi_list((dev)), struct msi_desc, list)
109#define for_each_msi_entry(desc, dev) \
110 list_for_each_entry((desc), dev_to_msi_list((dev)), list)
111
112#ifdef CONFIG_PCI_MSI
113#define first_pci_msi_entry(pdev) first_msi_entry(&(pdev)->dev)
114#define for_each_pci_msi_entry(desc, pdev) \
115 for_each_msi_entry((desc), &(pdev)->dev)
116
25a98bd4 117struct pci_dev *msi_desc_to_pci_dev(struct msi_desc *desc);
c179c9b9
JL
118void *msi_desc_to_pci_sysdata(struct msi_desc *desc);
119#else /* CONFIG_PCI_MSI */
120static inline void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
121{
122 return NULL;
123}
d31eb342
JL
124#endif /* CONFIG_PCI_MSI */
125
aa48b6f7
JL
126struct msi_desc *alloc_msi_entry(struct device *dev);
127void free_msi_entry(struct msi_desc *entry);
891d4a48 128void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
83a18912
JL
129void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
130void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg);
131
23ed8d57
TG
132u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag);
133u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag);
134void pci_msi_mask_irq(struct irq_data *data);
135void pci_msi_unmask_irq(struct irq_data *data);
136
83a18912
JL
137/* Conversion helpers. Should be removed after merging */
138static inline void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
139{
140 __pci_write_msi_msg(entry, msg);
141}
142static inline void write_msi_msg(int irq, struct msi_msg *msg)
143{
144 pci_write_msi_msg(irq, msg);
145}
23ed8d57
TG
146static inline void mask_msi_irq(struct irq_data *data)
147{
148 pci_msi_mask_irq(data);
149}
150static inline void unmask_msi_irq(struct irq_data *data)
151{
152 pci_msi_unmask_irq(data);
153}
891d4a48 154
3b7d1921 155/*
4287d824
TP
156 * The arch hooks to setup up msi irqs. Those functions are
157 * implemented as weak symbols so that they /can/ be overriden by
158 * architecture specific code if needed.
3b7d1921 159 */
f7feaca7 160int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc);
3b7d1921 161void arch_teardown_msi_irq(unsigned int irq);
2366d06e
BH
162int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type);
163void arch_teardown_msi_irqs(struct pci_dev *dev);
ac8344c4 164void arch_restore_msi_irqs(struct pci_dev *dev);
4287d824
TP
165
166void default_teardown_msi_irqs(struct pci_dev *dev);
ac8344c4 167void default_restore_msi_irqs(struct pci_dev *dev);
3b7d1921 168
c2791b80 169struct msi_controller {
0cbdcfcf
TR
170 struct module *owner;
171 struct device *dev;
0d5a6db3
TP
172 struct device_node *of_node;
173 struct list_head list;
0cbdcfcf 174
c2791b80 175 int (*setup_irq)(struct msi_controller *chip, struct pci_dev *dev,
0cbdcfcf 176 struct msi_desc *desc);
339e5b44
LS
177 int (*setup_irqs)(struct msi_controller *chip, struct pci_dev *dev,
178 int nvec, int type);
c2791b80 179 void (*teardown_irq)(struct msi_controller *chip, unsigned int irq);
0cbdcfcf
TR
180};
181
f3cf8bb0 182#ifdef CONFIG_GENERIC_MSI_IRQ_DOMAIN
d9109698 183
aeeb5965 184#include <linux/irqhandler.h>
d9109698
JL
185#include <asm/msi.h>
186
f3cf8bb0 187struct irq_domain;
552c494a 188struct irq_domain_ops;
f3cf8bb0
JL
189struct irq_chip;
190struct device_node;
be5436c8 191struct fwnode_handle;
f3cf8bb0
JL
192struct msi_domain_info;
193
194/**
195 * struct msi_domain_ops - MSI interrupt domain callbacks
196 * @get_hwirq: Retrieve the resulting hw irq number
197 * @msi_init: Domain specific init function for MSI interrupts
198 * @msi_free: Domain specific function to free a MSI interrupts
d9109698
JL
199 * @msi_check: Callback for verification of the domain/info/dev data
200 * @msi_prepare: Prepare the allocation of the interrupts in the domain
1d1e8cdc 201 * @msi_finish: Optional callback to finalize the allocation
d9109698
JL
202 * @set_desc: Set the msi descriptor for an interrupt
203 * @handle_error: Optional error handler if the allocation fails
204 *
205 * @get_hwirq, @msi_init and @msi_free are callbacks used by
206 * msi_create_irq_domain() and related interfaces
207 *
208 * @msi_check, @msi_prepare, @msi_finish, @set_desc and @handle_error
1d1e8cdc 209 * are callbacks used by msi_domain_alloc_irqs() and related
d9109698 210 * interfaces which are based on msi_desc.
f3cf8bb0
JL
211 */
212struct msi_domain_ops {
aeeb5965
JL
213 irq_hw_number_t (*get_hwirq)(struct msi_domain_info *info,
214 msi_alloc_info_t *arg);
f3cf8bb0
JL
215 int (*msi_init)(struct irq_domain *domain,
216 struct msi_domain_info *info,
217 unsigned int virq, irq_hw_number_t hwirq,
aeeb5965 218 msi_alloc_info_t *arg);
f3cf8bb0
JL
219 void (*msi_free)(struct irq_domain *domain,
220 struct msi_domain_info *info,
221 unsigned int virq);
d9109698
JL
222 int (*msi_check)(struct irq_domain *domain,
223 struct msi_domain_info *info,
224 struct device *dev);
225 int (*msi_prepare)(struct irq_domain *domain,
226 struct device *dev, int nvec,
227 msi_alloc_info_t *arg);
228 void (*msi_finish)(msi_alloc_info_t *arg, int retval);
229 void (*set_desc)(msi_alloc_info_t *arg,
230 struct msi_desc *desc);
231 int (*handle_error)(struct irq_domain *domain,
232 struct msi_desc *desc, int error);
f3cf8bb0
JL
233};
234
235/**
236 * struct msi_domain_info - MSI interrupt domain data
aeeb5965
JL
237 * @flags: Flags to decribe features and capabilities
238 * @ops: The callback data structure
239 * @chip: Optional: associated interrupt chip
240 * @chip_data: Optional: associated interrupt chip data
241 * @handler: Optional: associated interrupt flow handler
242 * @handler_data: Optional: associated interrupt flow handler data
243 * @handler_name: Optional: associated interrupt flow handler name
244 * @data: Optional: domain specific data
f3cf8bb0
JL
245 */
246struct msi_domain_info {
aeeb5965 247 u32 flags;
f3cf8bb0
JL
248 struct msi_domain_ops *ops;
249 struct irq_chip *chip;
aeeb5965
JL
250 void *chip_data;
251 irq_flow_handler_t handler;
252 void *handler_data;
253 const char *handler_name;
f3cf8bb0
JL
254 void *data;
255};
256
aeeb5965
JL
257/* Flags for msi_domain_info */
258enum {
259 /*
260 * Init non implemented ops callbacks with default MSI domain
261 * callbacks.
262 */
263 MSI_FLAG_USE_DEF_DOM_OPS = (1 << 0),
264 /*
265 * Init non implemented chip callbacks with default MSI chip
266 * callbacks.
267 */
268 MSI_FLAG_USE_DEF_CHIP_OPS = (1 << 1),
aeeb5965 269 /* Support multiple PCI MSI interrupts */
b6140914 270 MSI_FLAG_MULTI_PCI_MSI = (1 << 2),
aeeb5965 271 /* Support PCI MSIX interrupts */
b6140914 272 MSI_FLAG_PCI_MSIX = (1 << 3),
f3b0946d
MZ
273 /* Needs early activate, required for PCI */
274 MSI_FLAG_ACTIVATE_EARLY = (1 << 4),
aeeb5965
JL
275};
276
f3cf8bb0
JL
277int msi_domain_set_affinity(struct irq_data *data, const struct cpumask *mask,
278 bool force);
279
be5436c8 280struct irq_domain *msi_create_irq_domain(struct fwnode_handle *fwnode,
f3cf8bb0
JL
281 struct msi_domain_info *info,
282 struct irq_domain *parent);
d9109698
JL
283int msi_domain_alloc_irqs(struct irq_domain *domain, struct device *dev,
284 int nvec);
285void msi_domain_free_irqs(struct irq_domain *domain, struct device *dev);
f3cf8bb0
JL
286struct msi_domain_info *msi_get_domain_info(struct irq_domain *domain);
287
be5436c8 288struct irq_domain *platform_msi_create_irq_domain(struct fwnode_handle *fwnode,
c09fcc4b
MZ
289 struct msi_domain_info *info,
290 struct irq_domain *parent);
291int platform_msi_domain_alloc_irqs(struct device *dev, unsigned int nvec,
292 irq_write_msi_msg_t write_msi_msg);
293void platform_msi_domain_free_irqs(struct device *dev);
b2eba39b
MZ
294
295/* When an MSI domain is used as an intermediate domain */
296int msi_domain_prepare_irqs(struct irq_domain *domain, struct device *dev,
297 int nvec, msi_alloc_info_t *args);
2145ac93
MZ
298int msi_domain_populate_irqs(struct irq_domain *domain, struct device *dev,
299 int virq, int nvec, msi_alloc_info_t *args);
552c494a
MZ
300struct irq_domain *
301platform_msi_create_device_domain(struct device *dev,
302 unsigned int nvec,
303 irq_write_msi_msg_t write_msi_msg,
304 const struct irq_domain_ops *ops,
305 void *host_data);
306int platform_msi_domain_alloc(struct irq_domain *domain, unsigned int virq,
307 unsigned int nr_irqs);
308void platform_msi_domain_free(struct irq_domain *domain, unsigned int virq,
309 unsigned int nvec);
310void *platform_msi_get_host_data(struct irq_domain *domain);
f3cf8bb0
JL
311#endif /* CONFIG_GENERIC_MSI_IRQ_DOMAIN */
312
3878eaef
JL
313#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
314void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg);
be5436c8 315struct irq_domain *pci_msi_create_irq_domain(struct fwnode_handle *fwnode,
3878eaef
JL
316 struct msi_domain_info *info,
317 struct irq_domain *parent);
318int pci_msi_domain_alloc_irqs(struct irq_domain *domain, struct pci_dev *dev,
319 int nvec, int type);
320void pci_msi_domain_free_irqs(struct irq_domain *domain, struct pci_dev *dev);
be5436c8 321struct irq_domain *pci_msi_create_default_irq_domain(struct fwnode_handle *fwnode,
8e047ada
JL
322 struct msi_domain_info *info, struct irq_domain *parent);
323
3878eaef
JL
324irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
325 struct msi_desc *desc);
326int pci_msi_domain_check_cap(struct irq_domain *domain,
327 struct msi_domain_info *info, struct device *dev);
b6eec9b7 328u32 pci_msi_domain_get_msi_rid(struct irq_domain *domain, struct pci_dev *pdev);
54fa97ee
MZ
329struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev);
330#else
331static inline struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev)
332{
333 return NULL;
334}
3878eaef
JL
335#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */
336
3b7d1921 337#endif /* LINUX_MSI_H */