]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - include/linux/mtd/nand.h
mtd: nand: Wait tCCS after a column change
[mirror_ubuntu-zesty-kernel.git] / include / linux / mtd / nand.h
CommitLineData
1da177e4
LT
1/*
2 * linux/include/linux/mtd/nand.h
3 *
a1452a37
DW
4 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
1da177e4 7 *
1da177e4
LT
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
2c0a2bed
TG
12 * Info:
13 * Contains standard defines and IDs for NAND flash devices
1da177e4 14 *
2c0a2bed
TG
15 * Changelog:
16 * See git changelog.
1da177e4
LT
17 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
1da177e4
LT
21#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
30631cb8 24#include <linux/mtd/flashchip.h>
c62d81bc 25#include <linux/mtd/bbm.h>
1da177e4
LT
26
27struct mtd_info;
5e81e88a 28struct nand_flash_dev;
5844feea
BN
29struct device_node;
30
1da177e4 31/* Scan and identify a NAND device */
79022591 32int nand_scan(struct mtd_info *mtd, int max_chips);
a0491fc4
SAS
33/*
34 * Separate phases of nand_scan(), allowing board driver to intervene
35 * and override command or ECC setup according to flash type.
36 */
79022591 37int nand_scan_ident(struct mtd_info *mtd, int max_chips,
5e81e88a 38 struct nand_flash_dev *table);
79022591 39int nand_scan_tail(struct mtd_info *mtd);
3b85c321 40
d44154f9 41/* Unregister the MTD device and free resources held by the NAND device */
79022591 42void nand_release(struct mtd_info *mtd);
1da177e4 43
b77d95c7 44/* Internal helper for board drivers which need to override command function */
79022591 45void nand_wait_ready(struct mtd_info *mtd);
b77d95c7 46
7854d3f7 47/* locks all blocks present in the device */
79022591 48int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
7d70f334 49
7854d3f7 50/* unlocks specified locked blocks */
79022591 51int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
7d70f334 52
1da177e4
LT
53/* The maximum number of NAND chips in an array */
54#define NAND_MAX_CHIPS 8
55
1da177e4
LT
56/*
57 * Constants for hardware specific CLE/ALE/NCE function
7abd3ef9
TG
58 *
59 * These are bits which can be or'ed to set/clear multiple
60 * bits in one go.
61 */
1da177e4 62/* Select the chip by setting nCE to low */
7abd3ef9 63#define NAND_NCE 0x01
1da177e4 64/* Select the command latch by setting CLE to high */
7abd3ef9 65#define NAND_CLE 0x02
1da177e4 66/* Select the address latch by setting ALE to high */
7abd3ef9
TG
67#define NAND_ALE 0x04
68
69#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
70#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
71#define NAND_CTRL_CHANGE 0x80
1da177e4
LT
72
73/*
74 * Standard NAND flash commands
75 */
76#define NAND_CMD_READ0 0
77#define NAND_CMD_READ1 1
7bc3312b 78#define NAND_CMD_RNDOUT 5
1da177e4
LT
79#define NAND_CMD_PAGEPROG 0x10
80#define NAND_CMD_READOOB 0x50
81#define NAND_CMD_ERASE1 0x60
82#define NAND_CMD_STATUS 0x70
1da177e4 83#define NAND_CMD_SEQIN 0x80
7bc3312b 84#define NAND_CMD_RNDIN 0x85
1da177e4
LT
85#define NAND_CMD_READID 0x90
86#define NAND_CMD_ERASE2 0xd0
caa4b6f2 87#define NAND_CMD_PARAM 0xec
7db03ecc
HS
88#define NAND_CMD_GET_FEATURES 0xee
89#define NAND_CMD_SET_FEATURES 0xef
1da177e4
LT
90#define NAND_CMD_RESET 0xff
91
7d70f334
VS
92#define NAND_CMD_LOCK 0x2a
93#define NAND_CMD_UNLOCK1 0x23
94#define NAND_CMD_UNLOCK2 0x24
95
1da177e4
LT
96/* Extended commands for large page devices */
97#define NAND_CMD_READSTART 0x30
7bc3312b 98#define NAND_CMD_RNDOUTSTART 0xE0
1da177e4
LT
99#define NAND_CMD_CACHEDPROG 0x15
100
7abd3ef9
TG
101#define NAND_CMD_NONE -1
102
1da177e4
LT
103/* Status bits */
104#define NAND_STATUS_FAIL 0x01
105#define NAND_STATUS_FAIL_N1 0x02
106#define NAND_STATUS_TRUE_READY 0x20
107#define NAND_STATUS_READY 0x40
108#define NAND_STATUS_WP 0x80
109
61ecfa87 110/*
1da177e4
LT
111 * Constants for ECC_MODES
112 */
6dfc6d25
TG
113typedef enum {
114 NAND_ECC_NONE,
115 NAND_ECC_SOFT,
116 NAND_ECC_HW,
117 NAND_ECC_HW_SYNDROME,
6e0cb135 118 NAND_ECC_HW_OOB_FIRST,
6dfc6d25 119} nand_ecc_modes_t;
1da177e4 120
b0fcd8ab
RM
121enum nand_ecc_algo {
122 NAND_ECC_UNKNOWN,
123 NAND_ECC_HAMMING,
124 NAND_ECC_BCH,
125};
126
1da177e4
LT
127/*
128 * Constants for Hardware ECC
068e3c0a 129 */
1da177e4
LT
130/* Reset Hardware ECC for read */
131#define NAND_ECC_READ 0
132/* Reset Hardware ECC for write */
133#define NAND_ECC_WRITE 1
7854d3f7 134/* Enable Hardware ECC before syndrome is read back from flash */
1da177e4
LT
135#define NAND_ECC_READSYN 2
136
40cbe6ee
BB
137/*
138 * Enable generic NAND 'page erased' check. This check is only done when
139 * ecc.correct() returns -EBADMSG.
140 * Set this flag if your implementation does not fix bitflips in erased
141 * pages and you want to rely on the default implementation.
142 */
143#define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
ba78ee00 144#define NAND_ECC_MAXIMIZE BIT(1)
40cbe6ee 145
068e3c0a
DM
146/* Bit mask for flags passed to do_nand_read_ecc */
147#define NAND_GET_DEVICE 0x80
148
149
a0491fc4
SAS
150/*
151 * Option constants for bizarre disfunctionality and real
152 * features.
153 */
7854d3f7 154/* Buswidth is 16 bit */
1da177e4 155#define NAND_BUSWIDTH_16 0x00000002
1da177e4
LT
156/* Chip has cache program function */
157#define NAND_CACHEPRG 0x00000008
5bc7c33c
BN
158/*
159 * Chip requires ready check on read (for auto-incremented sequential read).
160 * True only for small page devices; large page devices do not support
161 * autoincrement.
162 */
163#define NAND_NEED_READRDY 0x00000100
164
29072b96
TG
165/* Chip does not allow subpage writes */
166#define NAND_NO_SUBPAGE_WRITE 0x00000200
167
93edbad6
ML
168/* Device is one of 'new' xD cards that expose fake nand command set */
169#define NAND_BROKEN_XD 0x00000400
170
171/* Device behaves just like nand, but is readonly */
172#define NAND_ROM 0x00000800
173
a5ff4f10
JW
174/* Device supports subpage reads */
175#define NAND_SUBPAGE_READ 0x00001000
176
c03d9969
BB
177/*
178 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
179 * patterns.
180 */
181#define NAND_NEED_SCRAMBLING 0x00002000
182
1da177e4 183/* Options valid for Samsung large page devices */
3239a6cd 184#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
1da177e4
LT
185
186/* Macros to identify the above */
1da177e4 187#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
a5ff4f10 188#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
1da177e4 189
1da177e4 190/* Non chip related options */
0040bf38 191/* This option skips the bbt scan during initialization. */
b4dc53e1 192#define NAND_SKIP_BBTSCAN 0x00010000
a0491fc4
SAS
193/*
194 * This option is defined if the board driver allocates its own buffers
195 * (e.g. because it needs them DMA-coherent).
196 */
b4dc53e1 197#define NAND_OWN_BUFFERS 0x00020000
b1c6e6db 198/* Chip may not exist, so silence any errors in scan */
b4dc53e1 199#define NAND_SCAN_SILENT_NODEV 0x00040000
64b37b2a
MC
200/*
201 * Autodetect nand buswidth with readid/onfi.
202 * This suppose the driver will configure the hardware in 8 bits mode
203 * when calling nand_scan_ident, and update its configuration
204 * before calling nand_scan_tail.
205 */
206#define NAND_BUSWIDTH_AUTO 0x00080000
5f867db6
SW
207/*
208 * This option could be defined by controller drivers to protect against
209 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
210 */
211#define NAND_USE_BOUNCE_BUFFER 0x00100000
b1c6e6db 212
6ea40a3b
BB
213/*
214 * In case your controller is implementing ->cmd_ctrl() and is relying on the
215 * default ->cmdfunc() implementation, you may want to let the core handle the
216 * tCCS delay which is required when a column change (RNDIN or RNDOUT) is
217 * requested.
218 * If your controller already takes care of this delay, you don't need to set
219 * this flag.
220 */
221#define NAND_WAIT_TCCS 0x00200000
222
1da177e4 223/* Options set by nand scan */
a36ed299 224/* Nand scan has allocated controller struct */
f75e5097 225#define NAND_CONTROLLER_ALLOC 0x80000000
1da177e4 226
29072b96
TG
227/* Cell info constants */
228#define NAND_CI_CHIPNR_MSK 0x03
229#define NAND_CI_CELLTYPE_MSK 0x0C
7db906b7 230#define NAND_CI_CELLTYPE_SHIFT 2
1da177e4 231
1da177e4
LT
232/* Keep gcc happy */
233struct nand_chip;
234
5b40db68
HS
235/* ONFI features */
236#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
237#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
238
3e70192c
HS
239/* ONFI timing mode, used in both asynchronous and synchronous mode */
240#define ONFI_TIMING_MODE_0 (1 << 0)
241#define ONFI_TIMING_MODE_1 (1 << 1)
242#define ONFI_TIMING_MODE_2 (1 << 2)
243#define ONFI_TIMING_MODE_3 (1 << 3)
244#define ONFI_TIMING_MODE_4 (1 << 4)
245#define ONFI_TIMING_MODE_5 (1 << 5)
246#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
247
7db03ecc
HS
248/* ONFI feature address */
249#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
250
8429bb39
BN
251/* Vendor-specific feature address (Micron) */
252#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
253
7db03ecc
HS
254/* ONFI subfeature parameters length */
255#define ONFI_SUBFEATURE_PARAM_LEN 4
256
d914c932
DM
257/* ONFI optional commands SET/GET FEATURES supported? */
258#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
259
d1e1f4e4
FF
260struct nand_onfi_params {
261 /* rev info and features block */
b46daf7e
SAS
262 /* 'O' 'N' 'F' 'I' */
263 u8 sig[4];
264 __le16 revision;
265 __le16 features;
266 __le16 opt_cmd;
5138a98f
HS
267 u8 reserved0[2];
268 __le16 ext_param_page_length; /* since ONFI 2.1 */
269 u8 num_of_param_pages; /* since ONFI 2.1 */
270 u8 reserved1[17];
d1e1f4e4
FF
271
272 /* manufacturer information block */
b46daf7e
SAS
273 char manufacturer[12];
274 char model[20];
275 u8 jedec_id;
276 __le16 date_code;
277 u8 reserved2[13];
d1e1f4e4
FF
278
279 /* memory organization block */
b46daf7e
SAS
280 __le32 byte_per_page;
281 __le16 spare_bytes_per_page;
282 __le32 data_bytes_per_ppage;
283 __le16 spare_bytes_per_ppage;
284 __le32 pages_per_block;
285 __le32 blocks_per_lun;
286 u8 lun_count;
287 u8 addr_cycles;
288 u8 bits_per_cell;
289 __le16 bb_per_lun;
290 __le16 block_endurance;
291 u8 guaranteed_good_blocks;
292 __le16 guaranteed_block_endurance;
293 u8 programs_per_page;
294 u8 ppage_attr;
295 u8 ecc_bits;
296 u8 interleaved_bits;
297 u8 interleaved_ops;
298 u8 reserved3[13];
d1e1f4e4
FF
299
300 /* electrical parameter block */
b46daf7e
SAS
301 u8 io_pin_capacitance_max;
302 __le16 async_timing_mode;
303 __le16 program_cache_timing_mode;
304 __le16 t_prog;
305 __le16 t_bers;
306 __le16 t_r;
307 __le16 t_ccs;
308 __le16 src_sync_timing_mode;
de64aa9e 309 u8 src_ssync_features;
b46daf7e
SAS
310 __le16 clk_pin_capacitance_typ;
311 __le16 io_pin_capacitance_typ;
312 __le16 input_pin_capacitance_typ;
313 u8 input_pin_capacitance_max;
a55e85ce 314 u8 driver_strength_support;
b46daf7e 315 __le16 t_int_r;
74e98be4 316 __le16 t_adl;
de64aa9e 317 u8 reserved4[8];
d1e1f4e4
FF
318
319 /* vendor */
6f0065b0
BN
320 __le16 vendor_revision;
321 u8 vendor[88];
d1e1f4e4
FF
322
323 __le16 crc;
e2e6b7b7 324} __packed;
d1e1f4e4
FF
325
326#define ONFI_CRC_BASE 0x4F4E
327
5138a98f
HS
328/* Extended ECC information Block Definition (since ONFI 2.1) */
329struct onfi_ext_ecc_info {
330 u8 ecc_bits;
331 u8 codeword_size;
332 __le16 bb_per_lun;
333 __le16 block_endurance;
334 u8 reserved[2];
335} __packed;
336
337#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
338#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
339#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
340struct onfi_ext_section {
341 u8 type;
342 u8 length;
343} __packed;
344
345#define ONFI_EXT_SECTION_MAX 8
346
347/* Extended Parameter Page Definition (since ONFI 2.1) */
348struct onfi_ext_param_page {
349 __le16 crc;
350 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
351 u8 reserved0[10];
352 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
353
354 /*
355 * The actual size of the Extended Parameter Page is in
356 * @ext_param_page_length of nand_onfi_params{}.
357 * The following are the variable length sections.
358 * So we do not add any fields below. Please see the ONFI spec.
359 */
360} __packed;
361
6f0065b0
BN
362struct nand_onfi_vendor_micron {
363 u8 two_plane_read;
364 u8 read_cache;
365 u8 read_unique_id;
366 u8 dq_imped;
367 u8 dq_imped_num_settings;
368 u8 dq_imped_feat_addr;
369 u8 rb_pulldown_strength;
370 u8 rb_pulldown_strength_feat_addr;
371 u8 rb_pulldown_strength_num_settings;
372 u8 otp_mode;
373 u8 otp_page_start;
374 u8 otp_data_prot_addr;
375 u8 otp_num_pages;
376 u8 otp_feat_addr;
377 u8 read_retry_options;
378 u8 reserved[72];
379 u8 param_revision;
380} __packed;
381
afbfff03
HS
382struct jedec_ecc_info {
383 u8 ecc_bits;
384 u8 codeword_size;
385 __le16 bb_per_lun;
386 __le16 block_endurance;
387 u8 reserved[2];
388} __packed;
389
7852f896
HS
390/* JEDEC features */
391#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
392
afbfff03
HS
393struct nand_jedec_params {
394 /* rev info and features block */
395 /* 'J' 'E' 'S' 'D' */
396 u8 sig[4];
397 __le16 revision;
398 __le16 features;
399 u8 opt_cmd[3];
400 __le16 sec_cmd;
401 u8 num_of_param_pages;
402 u8 reserved0[18];
403
404 /* manufacturer information block */
405 char manufacturer[12];
406 char model[20];
407 u8 jedec_id[6];
408 u8 reserved1[10];
409
410 /* memory organization block */
411 __le32 byte_per_page;
412 __le16 spare_bytes_per_page;
413 u8 reserved2[6];
414 __le32 pages_per_block;
415 __le32 blocks_per_lun;
416 u8 lun_count;
417 u8 addr_cycles;
418 u8 bits_per_cell;
419 u8 programs_per_page;
420 u8 multi_plane_addr;
421 u8 multi_plane_op_attr;
422 u8 reserved3[38];
423
424 /* electrical parameter block */
425 __le16 async_sdr_speed_grade;
426 __le16 toggle_ddr_speed_grade;
427 __le16 sync_ddr_speed_grade;
428 u8 async_sdr_features;
429 u8 toggle_ddr_features;
430 u8 sync_ddr_features;
431 __le16 t_prog;
432 __le16 t_bers;
433 __le16 t_r;
434 __le16 t_r_multi_plane;
435 __le16 t_ccs;
436 __le16 io_pin_capacitance_typ;
437 __le16 input_pin_capacitance_typ;
438 __le16 clk_pin_capacitance_typ;
439 u8 driver_strength_support;
74e98be4 440 __le16 t_adl;
afbfff03
HS
441 u8 reserved4[36];
442
443 /* ECC and endurance block */
444 u8 guaranteed_good_blocks;
445 __le16 guaranteed_block_endurance;
446 struct jedec_ecc_info ecc_info[4];
447 u8 reserved5[29];
448
449 /* reserved */
450 u8 reserved6[148];
451
452 /* vendor */
453 __le16 vendor_rev_num;
454 u8 reserved7[88];
455
456 /* CRC for Parameter Page */
457 __le16 crc;
458} __packed;
459
1da177e4 460/**
844d3b42 461 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
61ecfa87 462 * @lock: protection lock
1da177e4 463 * @active: the mtd device which holds the controller currently
a0491fc4
SAS
464 * @wq: wait queue to sleep on if a NAND operation is in
465 * progress used instead of the per chip wait queue
466 * when a hw controller is available.
1da177e4
LT
467 */
468struct nand_hw_control {
b46daf7e 469 spinlock_t lock;
1da177e4 470 struct nand_chip *active;
0dfc6246 471 wait_queue_head_t wq;
1da177e4
LT
472};
473
d45bc58d
MG
474static inline void nand_hw_control_init(struct nand_hw_control *nfc)
475{
476 nfc->active = NULL;
477 spin_lock_init(&nfc->lock);
478 init_waitqueue_head(&nfc->wq);
479}
480
6dfc6d25 481/**
7854d3f7
BN
482 * struct nand_ecc_ctrl - Control structure for ECC
483 * @mode: ECC mode
b0fcd8ab 484 * @algo: ECC algorithm
7854d3f7
BN
485 * @steps: number of ECC steps per page
486 * @size: data bytes per ECC step
487 * @bytes: ECC bytes per step
1d0b95b0 488 * @strength: max number of correctible bits per ECC step
7854d3f7
BN
489 * @total: total number of ECC bytes per page
490 * @prepad: padding information for syndrome based ECC generators
491 * @postpad: padding information for syndrome based ECC generators
40cbe6ee 492 * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
7854d3f7
BN
493 * @priv: pointer to private ECC control data
494 * @hwctl: function to control hardware ECC generator. Must only
6dfc6d25 495 * be provided if an hardware ECC is available
7854d3f7 496 * @calculate: function for ECC calculation or readback from ECC hardware
6e941192
BB
497 * @correct: function for ECC correction, matching to ECC generator (sw/hw).
498 * Should return a positive number representing the number of
499 * corrected bitflips, -EBADMSG if the number of bitflips exceed
500 * ECC strength, or any other error code if the error is not
501 * directly related to correction.
502 * If -EBADMSG is returned the input buffers should be left
503 * untouched.
62d956dc
BB
504 * @read_page_raw: function to read a raw page without ECC. This function
505 * should hide the specific layout used by the ECC
506 * controller and always return contiguous in-band and
507 * out-of-band data even if they're not stored
508 * contiguously on the NAND chip (e.g.
509 * NAND_ECC_HW_SYNDROME interleaves in-band and
510 * out-of-band data).
511 * @write_page_raw: function to write a raw page without ECC. This function
512 * should hide the specific layout used by the ECC
513 * controller and consider the passed data as contiguous
514 * in-band and out-of-band data. ECC controller is
515 * responsible for doing the appropriate transformations
516 * to adapt to its specific layout (e.g.
517 * NAND_ECC_HW_SYNDROME interleaves in-band and
518 * out-of-band data).
7854d3f7 519 * @read_page: function to read a page according to the ECC generator
5ca7f415
MD
520 * requirements; returns maximum number of bitflips corrected in
521 * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
522 * @read_subpage: function to read parts of the page covered by ECC;
523 * returns same as read_page()
837a6ba4 524 * @write_subpage: function to write parts of the page covered by ECC.
7854d3f7 525 * @write_page: function to write a page according to the ECC generator
a0491fc4 526 * requirements.
9ce244b3 527 * @write_oob_raw: function to write chip OOB data without ECC
c46f6483 528 * @read_oob_raw: function to read chip OOB data without ECC
844d3b42
RD
529 * @read_oob: function to read chip OOB data
530 * @write_oob: function to write chip OOB data
6dfc6d25
TG
531 */
532struct nand_ecc_ctrl {
b46daf7e 533 nand_ecc_modes_t mode;
b0fcd8ab 534 enum nand_ecc_algo algo;
b46daf7e
SAS
535 int steps;
536 int size;
537 int bytes;
538 int total;
1d0b95b0 539 int strength;
b46daf7e
SAS
540 int prepad;
541 int postpad;
40cbe6ee 542 unsigned int options;
193bd400 543 void *priv;
b46daf7e
SAS
544 void (*hwctl)(struct mtd_info *mtd, int mode);
545 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
546 uint8_t *ecc_code);
547 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
548 uint8_t *calc_ecc);
549 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
1fbb938d 550 uint8_t *buf, int oob_required, int page);
fdbad98d 551 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
45aaeff9 552 const uint8_t *buf, int oob_required, int page);
b46daf7e 553 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
1fbb938d 554 uint8_t *buf, int oob_required, int page);
b46daf7e 555 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
e004debd 556 uint32_t offs, uint32_t len, uint8_t *buf, int page);
837a6ba4
GP
557 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
558 uint32_t offset, uint32_t data_len,
45aaeff9 559 const uint8_t *data_buf, int oob_required, int page);
fdbad98d 560 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
45aaeff9 561 const uint8_t *buf, int oob_required, int page);
9ce244b3
BN
562 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
563 int page);
c46f6483 564 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
5c2ffb11
SL
565 int page);
566 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
b46daf7e
SAS
567 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
568 int page);
f75e5097
TG
569};
570
571/**
572 * struct nand_buffers - buffer structure for read/write
f02ea4e6
HS
573 * @ecccalc: buffer pointer for calculated ECC, size is oobsize.
574 * @ecccode: buffer pointer for ECC read from flash, size is oobsize.
575 * @databuf: buffer pointer for data, size is (page size + oobsize).
f75e5097
TG
576 *
577 * Do not change the order of buffers. databuf and oobrbuf must be in
578 * consecutive order.
579 */
580struct nand_buffers {
f02ea4e6
HS
581 uint8_t *ecccalc;
582 uint8_t *ecccode;
583 uint8_t *databuf;
6dfc6d25
TG
584};
585
eee64b70
SH
586/**
587 * struct nand_sdr_timings - SDR NAND chip timings
588 *
589 * This struct defines the timing requirements of a SDR NAND chip.
590 * These information can be found in every NAND datasheets and the timings
591 * meaning are described in the ONFI specifications:
592 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
593 * Parameters)
594 *
595 * All these timings are expressed in picoseconds.
596 *
204e7ecd
BB
597 * @tBERS_max: Block erase time
598 * @tCCS_min: Change column setup time
599 * @tPROG_max: Page program time
600 * @tR_max: Page read time
eee64b70
SH
601 * @tALH_min: ALE hold time
602 * @tADL_min: ALE to data loading time
603 * @tALS_min: ALE setup time
604 * @tAR_min: ALE to RE# delay
605 * @tCEA_max: CE# access time
606 * @tCEH_min:
607 * @tCH_min: CE# hold time
608 * @tCHZ_max: CE# high to output hi-Z
609 * @tCLH_min: CLE hold time
610 * @tCLR_min: CLE to RE# delay
611 * @tCLS_min: CLE setup time
612 * @tCOH_min: CE# high to output hold
613 * @tCS_min: CE# setup time
614 * @tDH_min: Data hold time
615 * @tDS_min: Data setup time
616 * @tFEAT_max: Busy time for Set Features and Get Features
617 * @tIR_min: Output hi-Z to RE# low
618 * @tITC_max: Interface and Timing Mode Change time
619 * @tRC_min: RE# cycle time
620 * @tREA_max: RE# access time
621 * @tREH_min: RE# high hold time
622 * @tRHOH_min: RE# high to output hold
623 * @tRHW_min: RE# high to WE# low
624 * @tRHZ_max: RE# high to output hi-Z
625 * @tRLOH_min: RE# low to output hold
626 * @tRP_min: RE# pulse width
627 * @tRR_min: Ready to RE# low (data only)
628 * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
629 * rising edge of R/B#.
630 * @tWB_max: WE# high to SR[6] low
631 * @tWC_min: WE# cycle time
632 * @tWH_min: WE# high hold time
633 * @tWHR_min: WE# high to RE# low
634 * @tWP_min: WE# pulse width
635 * @tWW_min: WP# transition to WE# low
636 */
637struct nand_sdr_timings {
204e7ecd
BB
638 u32 tBERS_max;
639 u32 tCCS_min;
640 u32 tPROG_max;
641 u32 tR_max;
eee64b70
SH
642 u32 tALH_min;
643 u32 tADL_min;
644 u32 tALS_min;
645 u32 tAR_min;
646 u32 tCEA_max;
647 u32 tCEH_min;
648 u32 tCH_min;
649 u32 tCHZ_max;
650 u32 tCLH_min;
651 u32 tCLR_min;
652 u32 tCLS_min;
653 u32 tCOH_min;
654 u32 tCS_min;
655 u32 tDH_min;
656 u32 tDS_min;
657 u32 tFEAT_max;
658 u32 tIR_min;
659 u32 tITC_max;
660 u32 tRC_min;
661 u32 tREA_max;
662 u32 tREH_min;
663 u32 tRHOH_min;
664 u32 tRHW_min;
665 u32 tRHZ_max;
666 u32 tRLOH_min;
667 u32 tRP_min;
668 u32 tRR_min;
669 u64 tRST_max;
670 u32 tWB_max;
671 u32 tWC_min;
672 u32 tWH_min;
673 u32 tWHR_min;
674 u32 tWP_min;
675 u32 tWW_min;
676};
677
678/**
679 * enum nand_data_interface_type - NAND interface timing type
680 * @NAND_SDR_IFACE: Single Data Rate interface
681 */
682enum nand_data_interface_type {
683 NAND_SDR_IFACE,
684};
685
686/**
687 * struct nand_data_interface - NAND interface timing
688 * @type: type of the timing
689 * @timings: The timing, type according to @type
690 */
691struct nand_data_interface {
692 enum nand_data_interface_type type;
693 union {
694 struct nand_sdr_timings sdr;
695 } timings;
696};
697
698/**
699 * nand_get_sdr_timings - get SDR timing from data interface
700 * @conf: The data interface
701 */
702static inline const struct nand_sdr_timings *
703nand_get_sdr_timings(const struct nand_data_interface *conf)
704{
705 if (conf->type != NAND_SDR_IFACE)
706 return ERR_PTR(-EINVAL);
707
708 return &conf->timings.sdr;
709}
710
1da177e4
LT
711/**
712 * struct nand_chip - NAND Private Flash Chip Data
ed4f85c0 713 * @mtd: MTD device registered to the MTD framework
a0491fc4
SAS
714 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
715 * flash device
716 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
717 * flash device.
1da177e4 718 * @read_byte: [REPLACEABLE] read one byte from the chip
1da177e4 719 * @read_word: [REPLACEABLE] read one word from the chip
05f78359
UKK
720 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
721 * low 8 I/O lines
1da177e4
LT
722 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
723 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
1da177e4 724 * @select_chip: [REPLACEABLE] select chip nr
ce157510
BN
725 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
726 * @block_markbad: [REPLACEABLE] mark a block bad
25985edc 727 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
7abd3ef9 728 * ALE/CLE/nCE. Also used to write command and address
7854d3f7 729 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
a0491fc4
SAS
730 * device ready/busy line. If set to NULL no access to
731 * ready/busy is available and the ready/busy information
732 * is read from the chip status register.
733 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
734 * commands to the chip.
735 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
736 * ready.
ba84fb59
BN
737 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
738 * setting the read-retry mode. Mostly needed for MLC NAND.
7854d3f7 739 * @ecc: [BOARDSPECIFIC] ECC control structure
844d3b42
RD
740 * @buffers: buffer structure for read/write
741 * @hwcontrol: platform-specific hardware control structure
49c50b97 742 * @erase: [REPLACEABLE] erase function
1da177e4 743 * @scan_bbt: [REPLACEABLE] function to scan bad block table
25985edc 744 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
a0491fc4 745 * data from array to read regs (tR).
2c0a2bed 746 * @state: [INTERN] the current state of the NAND device
e9195edc
BN
747 * @oob_poi: "poison value buffer," used for laying out OOB data
748 * before writing
a0491fc4
SAS
749 * @page_shift: [INTERN] number of address bits in a page (column
750 * address bits).
1da177e4
LT
751 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
752 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
753 * @chip_shift: [INTERN] number of address bits in one chip
a0491fc4
SAS
754 * @options: [BOARDSPECIFIC] various chip options. They can partly
755 * be set to inform nand_scan about special functionality.
756 * See the defines for further explanation.
5fb1549d
BN
757 * @bbt_options: [INTERN] bad block specific options. All options used
758 * here must come from bbm.h. By default, these options
759 * will be copied to the appropriate nand_bbt_descr's.
a0491fc4
SAS
760 * @badblockpos: [INTERN] position of the bad block marker in the oob
761 * area.
661a0832
BN
762 * @badblockbits: [INTERN] minimum number of set bits in a good block's
763 * bad block marker position; i.e., BBM == 11110111b is
764 * not bad when badblockbits == 7
7db906b7 765 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
4cfeca2d
HS
766 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
767 * Minimum amount of bit errors per @ecc_step_ds guaranteed
768 * to be correctable. If unknown, set to zero.
769 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
770 * also from the datasheet. It is the recommended ECC step
771 * size, if known; if unknown, set to zero.
57a94e24 772 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
d8e725dd
BB
773 * set to the actually used ONFI mode if the chip is
774 * ONFI compliant or deduced from the datasheet if
775 * the NAND chip is not ONFI compliant.
1da177e4
LT
776 * @numchips: [INTERN] number of physical chips
777 * @chipsize: [INTERN] the size of one chip for multichip arrays
778 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
a0491fc4
SAS
779 * @pagebuf: [INTERN] holds the pagenumber which is currently in
780 * data_buf.
edbc4540
MD
781 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
782 * currently in data_buf.
29072b96 783 * @subpagesize: [INTERN] holds the subpagesize
a0491fc4
SAS
784 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
785 * non 0 if ONFI supported.
d94abba7
HS
786 * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
787 * non 0 if JEDEC supported.
a0491fc4
SAS
788 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
789 * supported, 0 otherwise.
d94abba7
HS
790 * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
791 * supported, 0 otherwise.
ba84fb59 792 * @read_retries: [INTERN] the number of read retry modes supported
9ef525a9
RD
793 * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
794 * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
d8e725dd 795 * @setup_data_interface: [OPTIONAL] setup the data interface and timing
1da177e4 796 * @bbt: [INTERN] bad block table pointer
a0491fc4
SAS
797 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
798 * lookup.
1da177e4 799 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
a0491fc4
SAS
800 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
801 * bad block scan.
802 * @controller: [REPLACEABLE] a pointer to a hardware controller
7854d3f7 803 * structure which is shared among multiple independent
a0491fc4 804 * devices.
32c8db8f 805 * @priv: [OPTIONAL] pointer to private chip data
a0491fc4
SAS
806 * @errstat: [OPTIONAL] hardware specific function to perform
807 * additional error status checks (determine if errors are
808 * correctable).
351edd24 809 * @write_page: [REPLACEABLE] High-level page write function
1da177e4 810 */
61ecfa87 811
1da177e4 812struct nand_chip {
ed4f85c0 813 struct mtd_info mtd;
b46daf7e
SAS
814 void __iomem *IO_ADDR_R;
815 void __iomem *IO_ADDR_W;
816
817 uint8_t (*read_byte)(struct mtd_info *mtd);
818 u16 (*read_word)(struct mtd_info *mtd);
05f78359 819 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
b46daf7e
SAS
820 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
821 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
b46daf7e 822 void (*select_chip)(struct mtd_info *mtd, int chip);
9f3e0429 823 int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
b46daf7e
SAS
824 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
825 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
b46daf7e
SAS
826 int (*dev_ready)(struct mtd_info *mtd);
827 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
828 int page_addr);
829 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
49c50b97 830 int (*erase)(struct mtd_info *mtd, int page);
b46daf7e
SAS
831 int (*scan_bbt)(struct mtd_info *mtd);
832 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
833 int status, int page);
834 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
837a6ba4
GP
835 uint32_t offset, int data_len, const uint8_t *buf,
836 int oob_required, int page, int cached, int raw);
7db03ecc
HS
837 int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
838 int feature_addr, uint8_t *subfeature_para);
839 int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
840 int feature_addr, uint8_t *subfeature_para);
ba84fb59 841 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
d8e725dd
BB
842 int (*setup_data_interface)(struct mtd_info *mtd,
843 const struct nand_data_interface *conf,
844 bool check_only);
845
b46daf7e
SAS
846
847 int chip_delay;
848 unsigned int options;
5fb1549d 849 unsigned int bbt_options;
b46daf7e
SAS
850
851 int page_shift;
852 int phys_erase_shift;
853 int bbt_erase_shift;
854 int chip_shift;
855 int numchips;
856 uint64_t chipsize;
857 int pagemask;
858 int pagebuf;
edbc4540 859 unsigned int pagebuf_bitflips;
b46daf7e 860 int subpagesize;
7db906b7 861 uint8_t bits_per_cell;
4cfeca2d
HS
862 uint16_t ecc_strength_ds;
863 uint16_t ecc_step_ds;
57a94e24 864 int onfi_timing_mode_default;
b46daf7e
SAS
865 int badblockpos;
866 int badblockbits;
867
868 int onfi_version;
d94abba7
HS
869 int jedec_version;
870 union {
871 struct nand_onfi_params onfi_params;
872 struct nand_jedec_params jedec_params;
873 };
d1e1f4e4 874
d8e725dd
BB
875 struct nand_data_interface *data_interface;
876
ba84fb59
BN
877 int read_retries;
878
b46daf7e 879 flstate_t state;
f75e5097 880
b46daf7e
SAS
881 uint8_t *oob_poi;
882 struct nand_hw_control *controller;
f75e5097
TG
883
884 struct nand_ecc_ctrl ecc;
4bf63fcb 885 struct nand_buffers *buffers;
f75e5097
TG
886 struct nand_hw_control hwcontrol;
887
b46daf7e
SAS
888 uint8_t *bbt;
889 struct nand_bbt_descr *bbt_td;
890 struct nand_bbt_descr *bbt_md;
f75e5097 891
b46daf7e 892 struct nand_bbt_descr *badblock_pattern;
f75e5097 893
b46daf7e 894 void *priv;
1da177e4
LT
895};
896
41b207a7
BB
897extern const struct mtd_ooblayout_ops nand_ooblayout_sp_ops;
898extern const struct mtd_ooblayout_ops nand_ooblayout_lp_ops;
899
28b8b26b
BN
900static inline void nand_set_flash_node(struct nand_chip *chip,
901 struct device_node *np)
902{
29574ede 903 mtd_set_of_node(&chip->mtd, np);
28b8b26b
BN
904}
905
906static inline struct device_node *nand_get_flash_node(struct nand_chip *chip)
907{
29574ede 908 return mtd_get_of_node(&chip->mtd);
28b8b26b
BN
909}
910
9eba47dd
BB
911static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
912{
2d3b77ba 913 return container_of(mtd, struct nand_chip, mtd);
9eba47dd
BB
914}
915
ffd014f4
BB
916static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
917{
918 return &chip->mtd;
919}
920
d39ddbd9
BB
921static inline void *nand_get_controller_data(struct nand_chip *chip)
922{
923 return chip->priv;
924}
925
926static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
927{
928 chip->priv = priv;
929}
930
1da177e4
LT
931/*
932 * NAND Flash Manufacturer ID Codes
933 */
934#define NAND_MFR_TOSHIBA 0x98
1c7fe6b4 935#define NAND_MFR_ESMT 0xc8
1da177e4
LT
936#define NAND_MFR_SAMSUNG 0xec
937#define NAND_MFR_FUJITSU 0x04
938#define NAND_MFR_NATIONAL 0x8f
939#define NAND_MFR_RENESAS 0x07
940#define NAND_MFR_STMICRO 0x20
2c0a2bed 941#define NAND_MFR_HYNIX 0xad
8c60e547 942#define NAND_MFR_MICRON 0x2c
30eb0db0 943#define NAND_MFR_AMD 0x01
c1257b47 944#define NAND_MFR_MACRONIX 0xc2
b1ccfab3 945#define NAND_MFR_EON 0x92
3f97c6ff 946#define NAND_MFR_SANDISK 0x45
4968a412 947#define NAND_MFR_INTEL 0x89
641519cb 948#define NAND_MFR_ATO 0x9b
1da177e4 949
53552d22
AB
950/* The maximum expected count of bytes in the NAND ID sequence */
951#define NAND_MAX_ID_LEN 8
952
8dbfae1e
AB
953/*
954 * A helper for defining older NAND chips where the second ID byte fully
955 * defined the chip, including the geometry (chip size, eraseblock size, page
5bfa9b71 956 * size). All these chips have 512 bytes NAND page size.
8dbfae1e 957 */
5bfa9b71
AB
958#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
959 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
960 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
8dbfae1e
AB
961
962/*
963 * A helper for defining newer chips which report their page size and
964 * eraseblock size via the extended ID bytes.
965 *
966 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
967 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
968 * device ID now only represented a particular total chip size (and voltage,
969 * buswidth), and the page size, eraseblock size, and OOB size could vary while
970 * using the same device ID.
971 */
8e12b474
AB
972#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
973 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
8dbfae1e
AB
974 .options = (opts) }
975
2dc0bdd9
HS
976#define NAND_ECC_INFO(_strength, _step) \
977 { .strength_ds = (_strength), .step_ds = (_step) }
978#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
979#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
980
1da177e4
LT
981/**
982 * struct nand_flash_dev - NAND Flash Device ID Structure
68aa352d
AB
983 * @name: a human-readable name of the NAND chip
984 * @dev_id: the device ID (the second byte of the full chip ID array)
8e12b474
AB
985 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
986 * memory address as @id[0])
987 * @dev_id: device ID part of the full chip ID array (refers the same memory
988 * address as @id[1])
989 * @id: full device ID array
68aa352d
AB
990 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
991 * well as the eraseblock size) is determined from the extended NAND
992 * chip ID array)
68aa352d 993 * @chipsize: total chip size in MiB
ecb42fea 994 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
68aa352d 995 * @options: stores various chip bit options
f22d5f63
HS
996 * @id_len: The valid length of the @id.
997 * @oobsize: OOB size
7b7d8982 998 * @ecc: ECC correctability and step information from the datasheet.
2dc0bdd9
HS
999 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
1000 * @ecc_strength_ds in nand_chip{}.
1001 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
1002 * @ecc_step_ds in nand_chip{}, also from the datasheet.
1003 * For example, the "4bit ECC for each 512Byte" can be set with
1004 * NAND_ECC_INFO(4, 512).
57a94e24
BB
1005 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
1006 * reset. Should be deduced from timings described
1007 * in the datasheet.
1008 *
1da177e4
LT
1009 */
1010struct nand_flash_dev {
1011 char *name;
8e12b474
AB
1012 union {
1013 struct {
1014 uint8_t mfr_id;
1015 uint8_t dev_id;
1016 };
53552d22 1017 uint8_t id[NAND_MAX_ID_LEN];
8e12b474 1018 };
ecb42fea
AB
1019 unsigned int pagesize;
1020 unsigned int chipsize;
1021 unsigned int erasesize;
1022 unsigned int options;
f22d5f63
HS
1023 uint16_t id_len;
1024 uint16_t oobsize;
2dc0bdd9
HS
1025 struct {
1026 uint16_t strength_ds;
1027 uint16_t step_ds;
1028 } ecc;
57a94e24 1029 int onfi_timing_mode_default;
1da177e4
LT
1030};
1031
1032/**
1033 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
1034 * @name: Manufacturer name
2c0a2bed 1035 * @id: manufacturer ID code of device.
1da177e4
LT
1036*/
1037struct nand_manufacturers {
1038 int id;
a0491fc4 1039 char *name;
1da177e4
LT
1040};
1041
1042extern struct nand_flash_dev nand_flash_ids[];
1043extern struct nand_manufacturers nand_manuf_ids[];
1044
79022591
SH
1045int nand_default_bbt(struct mtd_info *mtd);
1046int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
1047int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
1048int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
1049int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
1050 int allowbbt);
1051int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
1052 size_t *retlen, uint8_t *buf);
1da177e4 1053
41796c2e
TG
1054/**
1055 * struct platform_nand_chip - chip level device structure
41796c2e 1056 * @nr_chips: max. number of chips to scan for
844d3b42 1057 * @chip_offset: chip number offset
8be834f7 1058 * @nr_partitions: number of partitions pointed to by partitions (or zero)
41796c2e
TG
1059 * @partitions: mtd partition list
1060 * @chip_delay: R/B delay value in us
1061 * @options: Option flags, e.g. 16bit buswidth
a40f7341 1062 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
972edcb7 1063 * @part_probe_types: NULL-terminated array of probe types
41796c2e
TG
1064 */
1065struct platform_nand_chip {
b46daf7e
SAS
1066 int nr_chips;
1067 int chip_offset;
1068 int nr_partitions;
1069 struct mtd_partition *partitions;
b46daf7e
SAS
1070 int chip_delay;
1071 unsigned int options;
a40f7341 1072 unsigned int bbt_options;
b46daf7e 1073 const char **part_probe_types;
41796c2e
TG
1074};
1075
bf95efd4
HS
1076/* Keep gcc happy */
1077struct platform_device;
1078
41796c2e
TG
1079/**
1080 * struct platform_nand_ctrl - controller level device structure
bf95efd4
HS
1081 * @probe: platform specific function to probe/setup hardware
1082 * @remove: platform specific function to remove/teardown hardware
41796c2e
TG
1083 * @hwcontrol: platform specific hardware control structure
1084 * @dev_ready: platform specific function to read ready/busy pin
1085 * @select_chip: platform specific chip select function
972edcb7
VW
1086 * @cmd_ctrl: platform specific function for controlling
1087 * ALE/CLE/nCE. Also used to write command and address
d6fed9e9
AC
1088 * @write_buf: platform specific function for write buffer
1089 * @read_buf: platform specific function for read buffer
25806d3c 1090 * @read_byte: platform specific function to read one byte from chip
844d3b42 1091 * @priv: private data to transport driver specific settings
41796c2e
TG
1092 *
1093 * All fields are optional and depend on the hardware driver requirements
1094 */
1095struct platform_nand_ctrl {
b46daf7e
SAS
1096 int (*probe)(struct platform_device *pdev);
1097 void (*remove)(struct platform_device *pdev);
1098 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
1099 int (*dev_ready)(struct mtd_info *mtd);
1100 void (*select_chip)(struct mtd_info *mtd, int chip);
1101 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
1102 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1103 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
b4f7aa84 1104 unsigned char (*read_byte)(struct mtd_info *mtd);
b46daf7e 1105 void *priv;
41796c2e
TG
1106};
1107
972edcb7
VW
1108/**
1109 * struct platform_nand_data - container structure for platform-specific data
1110 * @chip: chip level chip structure
1111 * @ctrl: controller level device structure
1112 */
1113struct platform_nand_data {
b46daf7e
SAS
1114 struct platform_nand_chip chip;
1115 struct platform_nand_ctrl ctrl;
972edcb7
VW
1116};
1117
5b40db68
HS
1118/* return the supported features. */
1119static inline int onfi_feature(struct nand_chip *chip)
1120{
1121 return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
1122}
1123
3e70192c
HS
1124/* return the supported asynchronous timing mode. */
1125static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
1126{
1127 if (!chip->onfi_version)
1128 return ONFI_TIMING_MODE_UNKNOWN;
1129 return le16_to_cpu(chip->onfi_params.async_timing_mode);
1130}
1131
1132/* return the supported synchronous timing mode. */
1133static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
1134{
1135 if (!chip->onfi_version)
1136 return ONFI_TIMING_MODE_UNKNOWN;
1137 return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
1138}
1139
b88730ad
SH
1140int onfi_init_data_interface(struct nand_chip *chip,
1141 struct nand_data_interface *iface,
1142 enum nand_data_interface_type type,
1143 int timing_mode);
1144
1d0ed69d
HS
1145/*
1146 * Check if it is a SLC nand.
1147 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1148 * We do not distinguish the MLC and TLC now.
1149 */
1150static inline bool nand_is_slc(struct nand_chip *chip)
1151{
7db906b7 1152 return chip->bits_per_cell == 1;
1d0ed69d 1153}
3dad2344
BN
1154
1155/**
1156 * Check if the opcode's address should be sent only on the lower 8 bits
1157 * @command: opcode to check
1158 */
1159static inline int nand_opcode_8bits(unsigned int command)
1160{
e34fcb07
DM
1161 switch (command) {
1162 case NAND_CMD_READID:
1163 case NAND_CMD_PARAM:
1164 case NAND_CMD_GET_FEATURES:
1165 case NAND_CMD_SET_FEATURES:
1166 return 1;
1167 default:
1168 break;
1169 }
1170 return 0;
3dad2344
BN
1171}
1172
7852f896
HS
1173/* return the supported JEDEC features. */
1174static inline int jedec_feature(struct nand_chip *chip)
1175{
1176 return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
1177 : 0;
1178}
bb5fd0b6 1179
974647ea
BB
1180/* get timing characteristics from ONFI timing mode. */
1181const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
6e1f9708
SH
1182/* get data interface from ONFI timing mode 0, used after reset. */
1183const struct nand_data_interface *nand_get_default_data_interface(void);
730a43fb
BB
1184
1185int nand_check_erased_ecc_chunk(void *data, int datalen,
1186 void *ecc, int ecclen,
1187 void *extraoob, int extraooblen,
1188 int threshold);
9d02fc2a
BB
1189
1190/* Default write_oob implementation */
1191int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1192
1193/* Default write_oob syndrome implementation */
1194int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1195 int page);
1196
1197/* Default read_oob implementation */
1198int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1199
1200/* Default read_oob syndrome implementation */
1201int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1202 int page);
2f94abfe
SH
1203
1204/* Reset and initialize a NAND device */
1205int nand_reset(struct nand_chip *chip);
1206
d44154f9
RW
1207/* Free resources held by the NAND device */
1208void nand_cleanup(struct nand_chip *chip);
1209
1da177e4 1210#endif /* __LINUX_MTD_NAND_H */