]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/mtd/nand.h
mtdnand.rst: group the "::" with previous line
[mirror_ubuntu-bionic-kernel.git] / include / linux / mtd / nand.h
CommitLineData
1da177e4
LT
1/*
2 * linux/include/linux/mtd/nand.h
3 *
a1452a37
DW
4 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
1da177e4 7 *
1da177e4
LT
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
2c0a2bed
TG
12 * Info:
13 * Contains standard defines and IDs for NAND flash devices
1da177e4 14 *
2c0a2bed
TG
15 * Changelog:
16 * See git changelog.
1da177e4
LT
17 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
1da177e4
LT
21#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
30631cb8 24#include <linux/mtd/flashchip.h>
c62d81bc 25#include <linux/mtd/bbm.h>
1da177e4
LT
26
27struct mtd_info;
5e81e88a 28struct nand_flash_dev;
5844feea
BN
29struct device_node;
30
1da177e4 31/* Scan and identify a NAND device */
79022591 32int nand_scan(struct mtd_info *mtd, int max_chips);
a0491fc4
SAS
33/*
34 * Separate phases of nand_scan(), allowing board driver to intervene
35 * and override command or ECC setup according to flash type.
36 */
79022591 37int nand_scan_ident(struct mtd_info *mtd, int max_chips,
5e81e88a 38 struct nand_flash_dev *table);
79022591 39int nand_scan_tail(struct mtd_info *mtd);
3b85c321 40
d44154f9 41/* Unregister the MTD device and free resources held by the NAND device */
79022591 42void nand_release(struct mtd_info *mtd);
1da177e4 43
b77d95c7 44/* Internal helper for board drivers which need to override command function */
79022591 45void nand_wait_ready(struct mtd_info *mtd);
b77d95c7 46
7854d3f7 47/* locks all blocks present in the device */
79022591 48int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
7d70f334 49
7854d3f7 50/* unlocks specified locked blocks */
79022591 51int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
7d70f334 52
1da177e4
LT
53/* The maximum number of NAND chips in an array */
54#define NAND_MAX_CHIPS 8
55
1da177e4
LT
56/*
57 * Constants for hardware specific CLE/ALE/NCE function
7abd3ef9
TG
58 *
59 * These are bits which can be or'ed to set/clear multiple
60 * bits in one go.
61 */
1da177e4 62/* Select the chip by setting nCE to low */
7abd3ef9 63#define NAND_NCE 0x01
1da177e4 64/* Select the command latch by setting CLE to high */
7abd3ef9 65#define NAND_CLE 0x02
1da177e4 66/* Select the address latch by setting ALE to high */
7abd3ef9
TG
67#define NAND_ALE 0x04
68
69#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
70#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
71#define NAND_CTRL_CHANGE 0x80
1da177e4
LT
72
73/*
74 * Standard NAND flash commands
75 */
76#define NAND_CMD_READ0 0
77#define NAND_CMD_READ1 1
7bc3312b 78#define NAND_CMD_RNDOUT 5
1da177e4
LT
79#define NAND_CMD_PAGEPROG 0x10
80#define NAND_CMD_READOOB 0x50
81#define NAND_CMD_ERASE1 0x60
82#define NAND_CMD_STATUS 0x70
1da177e4 83#define NAND_CMD_SEQIN 0x80
7bc3312b 84#define NAND_CMD_RNDIN 0x85
1da177e4
LT
85#define NAND_CMD_READID 0x90
86#define NAND_CMD_ERASE2 0xd0
caa4b6f2 87#define NAND_CMD_PARAM 0xec
7db03ecc
HS
88#define NAND_CMD_GET_FEATURES 0xee
89#define NAND_CMD_SET_FEATURES 0xef
1da177e4
LT
90#define NAND_CMD_RESET 0xff
91
7d70f334
VS
92#define NAND_CMD_LOCK 0x2a
93#define NAND_CMD_UNLOCK1 0x23
94#define NAND_CMD_UNLOCK2 0x24
95
1da177e4
LT
96/* Extended commands for large page devices */
97#define NAND_CMD_READSTART 0x30
7bc3312b 98#define NAND_CMD_RNDOUTSTART 0xE0
1da177e4
LT
99#define NAND_CMD_CACHEDPROG 0x15
100
7abd3ef9
TG
101#define NAND_CMD_NONE -1
102
1da177e4
LT
103/* Status bits */
104#define NAND_STATUS_FAIL 0x01
105#define NAND_STATUS_FAIL_N1 0x02
106#define NAND_STATUS_TRUE_READY 0x20
107#define NAND_STATUS_READY 0x40
108#define NAND_STATUS_WP 0x80
109
61ecfa87 110/*
1da177e4
LT
111 * Constants for ECC_MODES
112 */
6dfc6d25
TG
113typedef enum {
114 NAND_ECC_NONE,
115 NAND_ECC_SOFT,
116 NAND_ECC_HW,
117 NAND_ECC_HW_SYNDROME,
6e0cb135 118 NAND_ECC_HW_OOB_FIRST,
6dfc6d25 119} nand_ecc_modes_t;
1da177e4 120
b0fcd8ab
RM
121enum nand_ecc_algo {
122 NAND_ECC_UNKNOWN,
123 NAND_ECC_HAMMING,
124 NAND_ECC_BCH,
125};
126
1da177e4
LT
127/*
128 * Constants for Hardware ECC
068e3c0a 129 */
1da177e4
LT
130/* Reset Hardware ECC for read */
131#define NAND_ECC_READ 0
132/* Reset Hardware ECC for write */
133#define NAND_ECC_WRITE 1
7854d3f7 134/* Enable Hardware ECC before syndrome is read back from flash */
1da177e4
LT
135#define NAND_ECC_READSYN 2
136
40cbe6ee
BB
137/*
138 * Enable generic NAND 'page erased' check. This check is only done when
139 * ecc.correct() returns -EBADMSG.
140 * Set this flag if your implementation does not fix bitflips in erased
141 * pages and you want to rely on the default implementation.
142 */
143#define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
ba78ee00 144#define NAND_ECC_MAXIMIZE BIT(1)
3371d663
MG
145/*
146 * If your controller already sends the required NAND commands when
147 * reading or writing a page, then the framework is not supposed to
148 * send READ0 and SEQIN/PAGEPROG respectively.
149 */
150#define NAND_ECC_CUSTOM_PAGE_ACCESS BIT(2)
40cbe6ee 151
068e3c0a
DM
152/* Bit mask for flags passed to do_nand_read_ecc */
153#define NAND_GET_DEVICE 0x80
154
155
a0491fc4
SAS
156/*
157 * Option constants for bizarre disfunctionality and real
158 * features.
159 */
7854d3f7 160/* Buswidth is 16 bit */
1da177e4 161#define NAND_BUSWIDTH_16 0x00000002
1da177e4
LT
162/* Chip has cache program function */
163#define NAND_CACHEPRG 0x00000008
5bc7c33c
BN
164/*
165 * Chip requires ready check on read (for auto-incremented sequential read).
166 * True only for small page devices; large page devices do not support
167 * autoincrement.
168 */
169#define NAND_NEED_READRDY 0x00000100
170
29072b96
TG
171/* Chip does not allow subpage writes */
172#define NAND_NO_SUBPAGE_WRITE 0x00000200
173
93edbad6
ML
174/* Device is one of 'new' xD cards that expose fake nand command set */
175#define NAND_BROKEN_XD 0x00000400
176
177/* Device behaves just like nand, but is readonly */
178#define NAND_ROM 0x00000800
179
a5ff4f10
JW
180/* Device supports subpage reads */
181#define NAND_SUBPAGE_READ 0x00001000
182
c03d9969
BB
183/*
184 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
185 * patterns.
186 */
187#define NAND_NEED_SCRAMBLING 0x00002000
188
1da177e4 189/* Options valid for Samsung large page devices */
3239a6cd 190#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
1da177e4
LT
191
192/* Macros to identify the above */
1da177e4 193#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
a5ff4f10 194#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
3371d663 195#define NAND_HAS_SUBPAGE_WRITE(chip) !((chip)->options & NAND_NO_SUBPAGE_WRITE)
1da177e4 196
1da177e4 197/* Non chip related options */
0040bf38 198/* This option skips the bbt scan during initialization. */
b4dc53e1 199#define NAND_SKIP_BBTSCAN 0x00010000
a0491fc4
SAS
200/*
201 * This option is defined if the board driver allocates its own buffers
202 * (e.g. because it needs them DMA-coherent).
203 */
b4dc53e1 204#define NAND_OWN_BUFFERS 0x00020000
b1c6e6db 205/* Chip may not exist, so silence any errors in scan */
b4dc53e1 206#define NAND_SCAN_SILENT_NODEV 0x00040000
64b37b2a
MC
207/*
208 * Autodetect nand buswidth with readid/onfi.
209 * This suppose the driver will configure the hardware in 8 bits mode
210 * when calling nand_scan_ident, and update its configuration
211 * before calling nand_scan_tail.
212 */
213#define NAND_BUSWIDTH_AUTO 0x00080000
5f867db6
SW
214/*
215 * This option could be defined by controller drivers to protect against
216 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
217 */
218#define NAND_USE_BOUNCE_BUFFER 0x00100000
b1c6e6db 219
6ea40a3b
BB
220/*
221 * In case your controller is implementing ->cmd_ctrl() and is relying on the
222 * default ->cmdfunc() implementation, you may want to let the core handle the
223 * tCCS delay which is required when a column change (RNDIN or RNDOUT) is
224 * requested.
225 * If your controller already takes care of this delay, you don't need to set
226 * this flag.
227 */
228#define NAND_WAIT_TCCS 0x00200000
229
1da177e4 230/* Options set by nand scan */
a36ed299 231/* Nand scan has allocated controller struct */
f75e5097 232#define NAND_CONTROLLER_ALLOC 0x80000000
1da177e4 233
29072b96
TG
234/* Cell info constants */
235#define NAND_CI_CHIPNR_MSK 0x03
236#define NAND_CI_CELLTYPE_MSK 0x0C
7db906b7 237#define NAND_CI_CELLTYPE_SHIFT 2
1da177e4 238
1da177e4
LT
239/* Keep gcc happy */
240struct nand_chip;
241
5b40db68
HS
242/* ONFI features */
243#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
244#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
245
3e70192c
HS
246/* ONFI timing mode, used in both asynchronous and synchronous mode */
247#define ONFI_TIMING_MODE_0 (1 << 0)
248#define ONFI_TIMING_MODE_1 (1 << 1)
249#define ONFI_TIMING_MODE_2 (1 << 2)
250#define ONFI_TIMING_MODE_3 (1 << 3)
251#define ONFI_TIMING_MODE_4 (1 << 4)
252#define ONFI_TIMING_MODE_5 (1 << 5)
253#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
254
7db03ecc
HS
255/* ONFI feature address */
256#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
257
8429bb39
BN
258/* Vendor-specific feature address (Micron) */
259#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
260
7db03ecc
HS
261/* ONFI subfeature parameters length */
262#define ONFI_SUBFEATURE_PARAM_LEN 4
263
d914c932
DM
264/* ONFI optional commands SET/GET FEATURES supported? */
265#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
266
d1e1f4e4
FF
267struct nand_onfi_params {
268 /* rev info and features block */
b46daf7e
SAS
269 /* 'O' 'N' 'F' 'I' */
270 u8 sig[4];
271 __le16 revision;
272 __le16 features;
273 __le16 opt_cmd;
5138a98f
HS
274 u8 reserved0[2];
275 __le16 ext_param_page_length; /* since ONFI 2.1 */
276 u8 num_of_param_pages; /* since ONFI 2.1 */
277 u8 reserved1[17];
d1e1f4e4
FF
278
279 /* manufacturer information block */
b46daf7e
SAS
280 char manufacturer[12];
281 char model[20];
282 u8 jedec_id;
283 __le16 date_code;
284 u8 reserved2[13];
d1e1f4e4
FF
285
286 /* memory organization block */
b46daf7e
SAS
287 __le32 byte_per_page;
288 __le16 spare_bytes_per_page;
289 __le32 data_bytes_per_ppage;
290 __le16 spare_bytes_per_ppage;
291 __le32 pages_per_block;
292 __le32 blocks_per_lun;
293 u8 lun_count;
294 u8 addr_cycles;
295 u8 bits_per_cell;
296 __le16 bb_per_lun;
297 __le16 block_endurance;
298 u8 guaranteed_good_blocks;
299 __le16 guaranteed_block_endurance;
300 u8 programs_per_page;
301 u8 ppage_attr;
302 u8 ecc_bits;
303 u8 interleaved_bits;
304 u8 interleaved_ops;
305 u8 reserved3[13];
d1e1f4e4
FF
306
307 /* electrical parameter block */
b46daf7e
SAS
308 u8 io_pin_capacitance_max;
309 __le16 async_timing_mode;
310 __le16 program_cache_timing_mode;
311 __le16 t_prog;
312 __le16 t_bers;
313 __le16 t_r;
314 __le16 t_ccs;
315 __le16 src_sync_timing_mode;
de64aa9e 316 u8 src_ssync_features;
b46daf7e
SAS
317 __le16 clk_pin_capacitance_typ;
318 __le16 io_pin_capacitance_typ;
319 __le16 input_pin_capacitance_typ;
320 u8 input_pin_capacitance_max;
a55e85ce 321 u8 driver_strength_support;
b46daf7e 322 __le16 t_int_r;
74e98be4 323 __le16 t_adl;
de64aa9e 324 u8 reserved4[8];
d1e1f4e4
FF
325
326 /* vendor */
6f0065b0
BN
327 __le16 vendor_revision;
328 u8 vendor[88];
d1e1f4e4
FF
329
330 __le16 crc;
e2e6b7b7 331} __packed;
d1e1f4e4
FF
332
333#define ONFI_CRC_BASE 0x4F4E
334
5138a98f
HS
335/* Extended ECC information Block Definition (since ONFI 2.1) */
336struct onfi_ext_ecc_info {
337 u8 ecc_bits;
338 u8 codeword_size;
339 __le16 bb_per_lun;
340 __le16 block_endurance;
341 u8 reserved[2];
342} __packed;
343
344#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
345#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
346#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
347struct onfi_ext_section {
348 u8 type;
349 u8 length;
350} __packed;
351
352#define ONFI_EXT_SECTION_MAX 8
353
354/* Extended Parameter Page Definition (since ONFI 2.1) */
355struct onfi_ext_param_page {
356 __le16 crc;
357 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
358 u8 reserved0[10];
359 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
360
361 /*
362 * The actual size of the Extended Parameter Page is in
363 * @ext_param_page_length of nand_onfi_params{}.
364 * The following are the variable length sections.
365 * So we do not add any fields below. Please see the ONFI spec.
366 */
367} __packed;
368
6f0065b0
BN
369struct nand_onfi_vendor_micron {
370 u8 two_plane_read;
371 u8 read_cache;
372 u8 read_unique_id;
373 u8 dq_imped;
374 u8 dq_imped_num_settings;
375 u8 dq_imped_feat_addr;
376 u8 rb_pulldown_strength;
377 u8 rb_pulldown_strength_feat_addr;
378 u8 rb_pulldown_strength_num_settings;
379 u8 otp_mode;
380 u8 otp_page_start;
381 u8 otp_data_prot_addr;
382 u8 otp_num_pages;
383 u8 otp_feat_addr;
384 u8 read_retry_options;
385 u8 reserved[72];
386 u8 param_revision;
387} __packed;
388
afbfff03
HS
389struct jedec_ecc_info {
390 u8 ecc_bits;
391 u8 codeword_size;
392 __le16 bb_per_lun;
393 __le16 block_endurance;
394 u8 reserved[2];
395} __packed;
396
7852f896
HS
397/* JEDEC features */
398#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
399
afbfff03
HS
400struct nand_jedec_params {
401 /* rev info and features block */
402 /* 'J' 'E' 'S' 'D' */
403 u8 sig[4];
404 __le16 revision;
405 __le16 features;
406 u8 opt_cmd[3];
407 __le16 sec_cmd;
408 u8 num_of_param_pages;
409 u8 reserved0[18];
410
411 /* manufacturer information block */
412 char manufacturer[12];
413 char model[20];
414 u8 jedec_id[6];
415 u8 reserved1[10];
416
417 /* memory organization block */
418 __le32 byte_per_page;
419 __le16 spare_bytes_per_page;
420 u8 reserved2[6];
421 __le32 pages_per_block;
422 __le32 blocks_per_lun;
423 u8 lun_count;
424 u8 addr_cycles;
425 u8 bits_per_cell;
426 u8 programs_per_page;
427 u8 multi_plane_addr;
428 u8 multi_plane_op_attr;
429 u8 reserved3[38];
430
431 /* electrical parameter block */
432 __le16 async_sdr_speed_grade;
433 __le16 toggle_ddr_speed_grade;
434 __le16 sync_ddr_speed_grade;
435 u8 async_sdr_features;
436 u8 toggle_ddr_features;
437 u8 sync_ddr_features;
438 __le16 t_prog;
439 __le16 t_bers;
440 __le16 t_r;
441 __le16 t_r_multi_plane;
442 __le16 t_ccs;
443 __le16 io_pin_capacitance_typ;
444 __le16 input_pin_capacitance_typ;
445 __le16 clk_pin_capacitance_typ;
446 u8 driver_strength_support;
74e98be4 447 __le16 t_adl;
afbfff03
HS
448 u8 reserved4[36];
449
450 /* ECC and endurance block */
451 u8 guaranteed_good_blocks;
452 __le16 guaranteed_block_endurance;
453 struct jedec_ecc_info ecc_info[4];
454 u8 reserved5[29];
455
456 /* reserved */
457 u8 reserved6[148];
458
459 /* vendor */
460 __le16 vendor_rev_num;
461 u8 reserved7[88];
462
463 /* CRC for Parameter Page */
464 __le16 crc;
465} __packed;
466
1da177e4 467/**
844d3b42 468 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
61ecfa87 469 * @lock: protection lock
1da177e4 470 * @active: the mtd device which holds the controller currently
a0491fc4
SAS
471 * @wq: wait queue to sleep on if a NAND operation is in
472 * progress used instead of the per chip wait queue
473 * when a hw controller is available.
1da177e4
LT
474 */
475struct nand_hw_control {
b46daf7e 476 spinlock_t lock;
1da177e4 477 struct nand_chip *active;
0dfc6246 478 wait_queue_head_t wq;
1da177e4
LT
479};
480
d45bc58d
MG
481static inline void nand_hw_control_init(struct nand_hw_control *nfc)
482{
483 nfc->active = NULL;
484 spin_lock_init(&nfc->lock);
485 init_waitqueue_head(&nfc->wq);
486}
487
6dfc6d25 488/**
7854d3f7
BN
489 * struct nand_ecc_ctrl - Control structure for ECC
490 * @mode: ECC mode
b0fcd8ab 491 * @algo: ECC algorithm
7854d3f7
BN
492 * @steps: number of ECC steps per page
493 * @size: data bytes per ECC step
494 * @bytes: ECC bytes per step
1d0b95b0 495 * @strength: max number of correctible bits per ECC step
7854d3f7
BN
496 * @total: total number of ECC bytes per page
497 * @prepad: padding information for syndrome based ECC generators
498 * @postpad: padding information for syndrome based ECC generators
40cbe6ee 499 * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
7854d3f7
BN
500 * @priv: pointer to private ECC control data
501 * @hwctl: function to control hardware ECC generator. Must only
6dfc6d25 502 * be provided if an hardware ECC is available
7854d3f7 503 * @calculate: function for ECC calculation or readback from ECC hardware
6e941192
BB
504 * @correct: function for ECC correction, matching to ECC generator (sw/hw).
505 * Should return a positive number representing the number of
506 * corrected bitflips, -EBADMSG if the number of bitflips exceed
507 * ECC strength, or any other error code if the error is not
508 * directly related to correction.
509 * If -EBADMSG is returned the input buffers should be left
510 * untouched.
62d956dc
BB
511 * @read_page_raw: function to read a raw page without ECC. This function
512 * should hide the specific layout used by the ECC
513 * controller and always return contiguous in-band and
514 * out-of-band data even if they're not stored
515 * contiguously on the NAND chip (e.g.
516 * NAND_ECC_HW_SYNDROME interleaves in-band and
517 * out-of-band data).
518 * @write_page_raw: function to write a raw page without ECC. This function
519 * should hide the specific layout used by the ECC
520 * controller and consider the passed data as contiguous
521 * in-band and out-of-band data. ECC controller is
522 * responsible for doing the appropriate transformations
523 * to adapt to its specific layout (e.g.
524 * NAND_ECC_HW_SYNDROME interleaves in-band and
525 * out-of-band data).
7854d3f7 526 * @read_page: function to read a page according to the ECC generator
5ca7f415
MD
527 * requirements; returns maximum number of bitflips corrected in
528 * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
529 * @read_subpage: function to read parts of the page covered by ECC;
530 * returns same as read_page()
837a6ba4 531 * @write_subpage: function to write parts of the page covered by ECC.
7854d3f7 532 * @write_page: function to write a page according to the ECC generator
a0491fc4 533 * requirements.
9ce244b3 534 * @write_oob_raw: function to write chip OOB data without ECC
c46f6483 535 * @read_oob_raw: function to read chip OOB data without ECC
844d3b42
RD
536 * @read_oob: function to read chip OOB data
537 * @write_oob: function to write chip OOB data
6dfc6d25
TG
538 */
539struct nand_ecc_ctrl {
b46daf7e 540 nand_ecc_modes_t mode;
b0fcd8ab 541 enum nand_ecc_algo algo;
b46daf7e
SAS
542 int steps;
543 int size;
544 int bytes;
545 int total;
1d0b95b0 546 int strength;
b46daf7e
SAS
547 int prepad;
548 int postpad;
40cbe6ee 549 unsigned int options;
193bd400 550 void *priv;
b46daf7e
SAS
551 void (*hwctl)(struct mtd_info *mtd, int mode);
552 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
553 uint8_t *ecc_code);
554 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
555 uint8_t *calc_ecc);
556 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
1fbb938d 557 uint8_t *buf, int oob_required, int page);
fdbad98d 558 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
45aaeff9 559 const uint8_t *buf, int oob_required, int page);
b46daf7e 560 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
1fbb938d 561 uint8_t *buf, int oob_required, int page);
b46daf7e 562 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
e004debd 563 uint32_t offs, uint32_t len, uint8_t *buf, int page);
837a6ba4
GP
564 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
565 uint32_t offset, uint32_t data_len,
45aaeff9 566 const uint8_t *data_buf, int oob_required, int page);
fdbad98d 567 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
45aaeff9 568 const uint8_t *buf, int oob_required, int page);
9ce244b3
BN
569 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
570 int page);
c46f6483 571 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
5c2ffb11
SL
572 int page);
573 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
b46daf7e
SAS
574 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
575 int page);
f75e5097
TG
576};
577
3371d663
MG
578static inline int nand_standard_page_accessors(struct nand_ecc_ctrl *ecc)
579{
580 return !(ecc->options & NAND_ECC_CUSTOM_PAGE_ACCESS);
581}
582
f75e5097
TG
583/**
584 * struct nand_buffers - buffer structure for read/write
f02ea4e6
HS
585 * @ecccalc: buffer pointer for calculated ECC, size is oobsize.
586 * @ecccode: buffer pointer for ECC read from flash, size is oobsize.
587 * @databuf: buffer pointer for data, size is (page size + oobsize).
f75e5097
TG
588 *
589 * Do not change the order of buffers. databuf and oobrbuf must be in
590 * consecutive order.
591 */
592struct nand_buffers {
f02ea4e6
HS
593 uint8_t *ecccalc;
594 uint8_t *ecccode;
595 uint8_t *databuf;
6dfc6d25
TG
596};
597
eee64b70
SH
598/**
599 * struct nand_sdr_timings - SDR NAND chip timings
600 *
601 * This struct defines the timing requirements of a SDR NAND chip.
602 * These information can be found in every NAND datasheets and the timings
603 * meaning are described in the ONFI specifications:
604 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
605 * Parameters)
606 *
607 * All these timings are expressed in picoseconds.
608 *
204e7ecd
BB
609 * @tBERS_max: Block erase time
610 * @tCCS_min: Change column setup time
611 * @tPROG_max: Page program time
612 * @tR_max: Page read time
eee64b70
SH
613 * @tALH_min: ALE hold time
614 * @tADL_min: ALE to data loading time
615 * @tALS_min: ALE setup time
616 * @tAR_min: ALE to RE# delay
617 * @tCEA_max: CE# access time
61babe94 618 * @tCEH_min: CE# high hold time
eee64b70
SH
619 * @tCH_min: CE# hold time
620 * @tCHZ_max: CE# high to output hi-Z
621 * @tCLH_min: CLE hold time
622 * @tCLR_min: CLE to RE# delay
623 * @tCLS_min: CLE setup time
624 * @tCOH_min: CE# high to output hold
625 * @tCS_min: CE# setup time
626 * @tDH_min: Data hold time
627 * @tDS_min: Data setup time
628 * @tFEAT_max: Busy time for Set Features and Get Features
629 * @tIR_min: Output hi-Z to RE# low
630 * @tITC_max: Interface and Timing Mode Change time
631 * @tRC_min: RE# cycle time
632 * @tREA_max: RE# access time
633 * @tREH_min: RE# high hold time
634 * @tRHOH_min: RE# high to output hold
635 * @tRHW_min: RE# high to WE# low
636 * @tRHZ_max: RE# high to output hi-Z
637 * @tRLOH_min: RE# low to output hold
638 * @tRP_min: RE# pulse width
639 * @tRR_min: Ready to RE# low (data only)
640 * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
641 * rising edge of R/B#.
642 * @tWB_max: WE# high to SR[6] low
643 * @tWC_min: WE# cycle time
644 * @tWH_min: WE# high hold time
645 * @tWHR_min: WE# high to RE# low
646 * @tWP_min: WE# pulse width
647 * @tWW_min: WP# transition to WE# low
648 */
649struct nand_sdr_timings {
204e7ecd
BB
650 u32 tBERS_max;
651 u32 tCCS_min;
652 u32 tPROG_max;
653 u32 tR_max;
eee64b70
SH
654 u32 tALH_min;
655 u32 tADL_min;
656 u32 tALS_min;
657 u32 tAR_min;
658 u32 tCEA_max;
659 u32 tCEH_min;
660 u32 tCH_min;
661 u32 tCHZ_max;
662 u32 tCLH_min;
663 u32 tCLR_min;
664 u32 tCLS_min;
665 u32 tCOH_min;
666 u32 tCS_min;
667 u32 tDH_min;
668 u32 tDS_min;
669 u32 tFEAT_max;
670 u32 tIR_min;
671 u32 tITC_max;
672 u32 tRC_min;
673 u32 tREA_max;
674 u32 tREH_min;
675 u32 tRHOH_min;
676 u32 tRHW_min;
677 u32 tRHZ_max;
678 u32 tRLOH_min;
679 u32 tRP_min;
680 u32 tRR_min;
681 u64 tRST_max;
682 u32 tWB_max;
683 u32 tWC_min;
684 u32 tWH_min;
685 u32 tWHR_min;
686 u32 tWP_min;
687 u32 tWW_min;
688};
689
690/**
691 * enum nand_data_interface_type - NAND interface timing type
692 * @NAND_SDR_IFACE: Single Data Rate interface
693 */
694enum nand_data_interface_type {
695 NAND_SDR_IFACE,
696};
697
698/**
699 * struct nand_data_interface - NAND interface timing
700 * @type: type of the timing
701 * @timings: The timing, type according to @type
702 */
703struct nand_data_interface {
704 enum nand_data_interface_type type;
705 union {
706 struct nand_sdr_timings sdr;
707 } timings;
708};
709
710/**
711 * nand_get_sdr_timings - get SDR timing from data interface
712 * @conf: The data interface
713 */
714static inline const struct nand_sdr_timings *
715nand_get_sdr_timings(const struct nand_data_interface *conf)
716{
717 if (conf->type != NAND_SDR_IFACE)
718 return ERR_PTR(-EINVAL);
719
720 return &conf->timings.sdr;
721}
722
1da177e4
LT
723/**
724 * struct nand_chip - NAND Private Flash Chip Data
ed4f85c0 725 * @mtd: MTD device registered to the MTD framework
a0491fc4
SAS
726 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
727 * flash device
728 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
729 * flash device.
1da177e4 730 * @read_byte: [REPLACEABLE] read one byte from the chip
1da177e4 731 * @read_word: [REPLACEABLE] read one word from the chip
05f78359
UKK
732 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
733 * low 8 I/O lines
1da177e4
LT
734 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
735 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
1da177e4 736 * @select_chip: [REPLACEABLE] select chip nr
ce157510
BN
737 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
738 * @block_markbad: [REPLACEABLE] mark a block bad
25985edc 739 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
7abd3ef9 740 * ALE/CLE/nCE. Also used to write command and address
7854d3f7 741 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
a0491fc4
SAS
742 * device ready/busy line. If set to NULL no access to
743 * ready/busy is available and the ready/busy information
744 * is read from the chip status register.
745 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
746 * commands to the chip.
747 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
748 * ready.
ba84fb59
BN
749 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
750 * setting the read-retry mode. Mostly needed for MLC NAND.
7854d3f7 751 * @ecc: [BOARDSPECIFIC] ECC control structure
844d3b42
RD
752 * @buffers: buffer structure for read/write
753 * @hwcontrol: platform-specific hardware control structure
49c50b97 754 * @erase: [REPLACEABLE] erase function
1da177e4 755 * @scan_bbt: [REPLACEABLE] function to scan bad block table
25985edc 756 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
a0491fc4 757 * data from array to read regs (tR).
2c0a2bed 758 * @state: [INTERN] the current state of the NAND device
e9195edc
BN
759 * @oob_poi: "poison value buffer," used for laying out OOB data
760 * before writing
a0491fc4
SAS
761 * @page_shift: [INTERN] number of address bits in a page (column
762 * address bits).
1da177e4
LT
763 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
764 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
765 * @chip_shift: [INTERN] number of address bits in one chip
a0491fc4
SAS
766 * @options: [BOARDSPECIFIC] various chip options. They can partly
767 * be set to inform nand_scan about special functionality.
768 * See the defines for further explanation.
5fb1549d
BN
769 * @bbt_options: [INTERN] bad block specific options. All options used
770 * here must come from bbm.h. By default, these options
771 * will be copied to the appropriate nand_bbt_descr's.
a0491fc4
SAS
772 * @badblockpos: [INTERN] position of the bad block marker in the oob
773 * area.
661a0832
BN
774 * @badblockbits: [INTERN] minimum number of set bits in a good block's
775 * bad block marker position; i.e., BBM == 11110111b is
776 * not bad when badblockbits == 7
7db906b7 777 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
4cfeca2d
HS
778 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
779 * Minimum amount of bit errors per @ecc_step_ds guaranteed
780 * to be correctable. If unknown, set to zero.
781 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
782 * also from the datasheet. It is the recommended ECC step
783 * size, if known; if unknown, set to zero.
57a94e24 784 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
d8e725dd
BB
785 * set to the actually used ONFI mode if the chip is
786 * ONFI compliant or deduced from the datasheet if
787 * the NAND chip is not ONFI compliant.
1da177e4
LT
788 * @numchips: [INTERN] number of physical chips
789 * @chipsize: [INTERN] the size of one chip for multichip arrays
790 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
a0491fc4
SAS
791 * @pagebuf: [INTERN] holds the pagenumber which is currently in
792 * data_buf.
edbc4540
MD
793 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
794 * currently in data_buf.
29072b96 795 * @subpagesize: [INTERN] holds the subpagesize
a0491fc4
SAS
796 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
797 * non 0 if ONFI supported.
d94abba7
HS
798 * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
799 * non 0 if JEDEC supported.
a0491fc4
SAS
800 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
801 * supported, 0 otherwise.
d94abba7
HS
802 * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
803 * supported, 0 otherwise.
ceb374eb
ZB
804 * @max_bb_per_die: [INTERN] the max number of bad blocks each die of a
805 * this nand device will encounter their life times.
806 * @blocks_per_die: [INTERN] The number of PEBs in a die
61babe94 807 * @data_interface: [INTERN] NAND interface timing information
ba84fb59 808 * @read_retries: [INTERN] the number of read retry modes supported
9ef525a9
RD
809 * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
810 * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
d8e725dd 811 * @setup_data_interface: [OPTIONAL] setup the data interface and timing
1da177e4 812 * @bbt: [INTERN] bad block table pointer
a0491fc4
SAS
813 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
814 * lookup.
1da177e4 815 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
a0491fc4
SAS
816 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
817 * bad block scan.
818 * @controller: [REPLACEABLE] a pointer to a hardware controller
7854d3f7 819 * structure which is shared among multiple independent
a0491fc4 820 * devices.
32c8db8f 821 * @priv: [OPTIONAL] pointer to private chip data
a0491fc4
SAS
822 * @errstat: [OPTIONAL] hardware specific function to perform
823 * additional error status checks (determine if errors are
824 * correctable).
351edd24 825 * @write_page: [REPLACEABLE] High-level page write function
1da177e4 826 */
61ecfa87 827
1da177e4 828struct nand_chip {
ed4f85c0 829 struct mtd_info mtd;
b46daf7e
SAS
830 void __iomem *IO_ADDR_R;
831 void __iomem *IO_ADDR_W;
832
833 uint8_t (*read_byte)(struct mtd_info *mtd);
834 u16 (*read_word)(struct mtd_info *mtd);
05f78359 835 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
b46daf7e
SAS
836 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
837 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
b46daf7e 838 void (*select_chip)(struct mtd_info *mtd, int chip);
9f3e0429 839 int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
b46daf7e
SAS
840 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
841 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
b46daf7e
SAS
842 int (*dev_ready)(struct mtd_info *mtd);
843 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
844 int page_addr);
845 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
49c50b97 846 int (*erase)(struct mtd_info *mtd, int page);
b46daf7e
SAS
847 int (*scan_bbt)(struct mtd_info *mtd);
848 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
849 int status, int page);
850 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
837a6ba4
GP
851 uint32_t offset, int data_len, const uint8_t *buf,
852 int oob_required, int page, int cached, int raw);
7db03ecc
HS
853 int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
854 int feature_addr, uint8_t *subfeature_para);
855 int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
856 int feature_addr, uint8_t *subfeature_para);
ba84fb59 857 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
d8e725dd
BB
858 int (*setup_data_interface)(struct mtd_info *mtd,
859 const struct nand_data_interface *conf,
860 bool check_only);
861
b46daf7e
SAS
862
863 int chip_delay;
864 unsigned int options;
5fb1549d 865 unsigned int bbt_options;
b46daf7e
SAS
866
867 int page_shift;
868 int phys_erase_shift;
869 int bbt_erase_shift;
870 int chip_shift;
871 int numchips;
872 uint64_t chipsize;
873 int pagemask;
874 int pagebuf;
edbc4540 875 unsigned int pagebuf_bitflips;
b46daf7e 876 int subpagesize;
7db906b7 877 uint8_t bits_per_cell;
4cfeca2d
HS
878 uint16_t ecc_strength_ds;
879 uint16_t ecc_step_ds;
57a94e24 880 int onfi_timing_mode_default;
b46daf7e
SAS
881 int badblockpos;
882 int badblockbits;
883
884 int onfi_version;
d94abba7
HS
885 int jedec_version;
886 union {
887 struct nand_onfi_params onfi_params;
888 struct nand_jedec_params jedec_params;
889 };
ceb374eb
ZB
890 u16 max_bb_per_die;
891 u32 blocks_per_die;
d1e1f4e4 892
d8e725dd
BB
893 struct nand_data_interface *data_interface;
894
ba84fb59
BN
895 int read_retries;
896
b46daf7e 897 flstate_t state;
f75e5097 898
b46daf7e
SAS
899 uint8_t *oob_poi;
900 struct nand_hw_control *controller;
f75e5097
TG
901
902 struct nand_ecc_ctrl ecc;
4bf63fcb 903 struct nand_buffers *buffers;
f75e5097
TG
904 struct nand_hw_control hwcontrol;
905
b46daf7e
SAS
906 uint8_t *bbt;
907 struct nand_bbt_descr *bbt_td;
908 struct nand_bbt_descr *bbt_md;
f75e5097 909
b46daf7e 910 struct nand_bbt_descr *badblock_pattern;
f75e5097 911
b46daf7e 912 void *priv;
1da177e4
LT
913};
914
41b207a7
BB
915extern const struct mtd_ooblayout_ops nand_ooblayout_sp_ops;
916extern const struct mtd_ooblayout_ops nand_ooblayout_lp_ops;
917
28b8b26b
BN
918static inline void nand_set_flash_node(struct nand_chip *chip,
919 struct device_node *np)
920{
29574ede 921 mtd_set_of_node(&chip->mtd, np);
28b8b26b
BN
922}
923
924static inline struct device_node *nand_get_flash_node(struct nand_chip *chip)
925{
29574ede 926 return mtd_get_of_node(&chip->mtd);
28b8b26b
BN
927}
928
9eba47dd
BB
929static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
930{
2d3b77ba 931 return container_of(mtd, struct nand_chip, mtd);
9eba47dd
BB
932}
933
ffd014f4
BB
934static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
935{
936 return &chip->mtd;
937}
938
d39ddbd9
BB
939static inline void *nand_get_controller_data(struct nand_chip *chip)
940{
941 return chip->priv;
942}
943
944static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
945{
946 chip->priv = priv;
947}
948
1da177e4
LT
949/*
950 * NAND Flash Manufacturer ID Codes
951 */
952#define NAND_MFR_TOSHIBA 0x98
1c7fe6b4 953#define NAND_MFR_ESMT 0xc8
1da177e4
LT
954#define NAND_MFR_SAMSUNG 0xec
955#define NAND_MFR_FUJITSU 0x04
956#define NAND_MFR_NATIONAL 0x8f
957#define NAND_MFR_RENESAS 0x07
958#define NAND_MFR_STMICRO 0x20
2c0a2bed 959#define NAND_MFR_HYNIX 0xad
8c60e547 960#define NAND_MFR_MICRON 0x2c
30eb0db0 961#define NAND_MFR_AMD 0x01
c1257b47 962#define NAND_MFR_MACRONIX 0xc2
b1ccfab3 963#define NAND_MFR_EON 0x92
3f97c6ff 964#define NAND_MFR_SANDISK 0x45
4968a412 965#define NAND_MFR_INTEL 0x89
641519cb 966#define NAND_MFR_ATO 0x9b
a4077ce5 967#define NAND_MFR_WINBOND 0xef
1da177e4 968
53552d22
AB
969/* The maximum expected count of bytes in the NAND ID sequence */
970#define NAND_MAX_ID_LEN 8
971
8dbfae1e
AB
972/*
973 * A helper for defining older NAND chips where the second ID byte fully
974 * defined the chip, including the geometry (chip size, eraseblock size, page
5bfa9b71 975 * size). All these chips have 512 bytes NAND page size.
8dbfae1e 976 */
5bfa9b71
AB
977#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
978 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
979 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
8dbfae1e
AB
980
981/*
982 * A helper for defining newer chips which report their page size and
983 * eraseblock size via the extended ID bytes.
984 *
985 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
986 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
987 * device ID now only represented a particular total chip size (and voltage,
988 * buswidth), and the page size, eraseblock size, and OOB size could vary while
989 * using the same device ID.
990 */
8e12b474
AB
991#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
992 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
8dbfae1e
AB
993 .options = (opts) }
994
2dc0bdd9
HS
995#define NAND_ECC_INFO(_strength, _step) \
996 { .strength_ds = (_strength), .step_ds = (_step) }
997#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
998#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
999
1da177e4
LT
1000/**
1001 * struct nand_flash_dev - NAND Flash Device ID Structure
68aa352d
AB
1002 * @name: a human-readable name of the NAND chip
1003 * @dev_id: the device ID (the second byte of the full chip ID array)
8e12b474
AB
1004 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
1005 * memory address as @id[0])
1006 * @dev_id: device ID part of the full chip ID array (refers the same memory
1007 * address as @id[1])
1008 * @id: full device ID array
68aa352d
AB
1009 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
1010 * well as the eraseblock size) is determined from the extended NAND
1011 * chip ID array)
68aa352d 1012 * @chipsize: total chip size in MiB
ecb42fea 1013 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
68aa352d 1014 * @options: stores various chip bit options
f22d5f63
HS
1015 * @id_len: The valid length of the @id.
1016 * @oobsize: OOB size
7b7d8982 1017 * @ecc: ECC correctability and step information from the datasheet.
2dc0bdd9
HS
1018 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
1019 * @ecc_strength_ds in nand_chip{}.
1020 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
1021 * @ecc_step_ds in nand_chip{}, also from the datasheet.
1022 * For example, the "4bit ECC for each 512Byte" can be set with
1023 * NAND_ECC_INFO(4, 512).
57a94e24
BB
1024 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
1025 * reset. Should be deduced from timings described
1026 * in the datasheet.
1027 *
1da177e4
LT
1028 */
1029struct nand_flash_dev {
1030 char *name;
8e12b474
AB
1031 union {
1032 struct {
1033 uint8_t mfr_id;
1034 uint8_t dev_id;
1035 };
53552d22 1036 uint8_t id[NAND_MAX_ID_LEN];
8e12b474 1037 };
ecb42fea
AB
1038 unsigned int pagesize;
1039 unsigned int chipsize;
1040 unsigned int erasesize;
1041 unsigned int options;
f22d5f63
HS
1042 uint16_t id_len;
1043 uint16_t oobsize;
2dc0bdd9
HS
1044 struct {
1045 uint16_t strength_ds;
1046 uint16_t step_ds;
1047 } ecc;
57a94e24 1048 int onfi_timing_mode_default;
1da177e4
LT
1049};
1050
1051/**
1052 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
1053 * @name: Manufacturer name
2c0a2bed 1054 * @id: manufacturer ID code of device.
1da177e4
LT
1055*/
1056struct nand_manufacturers {
1057 int id;
a0491fc4 1058 char *name;
1da177e4
LT
1059};
1060
1061extern struct nand_flash_dev nand_flash_ids[];
1062extern struct nand_manufacturers nand_manuf_ids[];
1063
79022591
SH
1064int nand_default_bbt(struct mtd_info *mtd);
1065int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
1066int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
1067int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
1068int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
1069 int allowbbt);
1070int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
1071 size_t *retlen, uint8_t *buf);
1da177e4 1072
41796c2e
TG
1073/**
1074 * struct platform_nand_chip - chip level device structure
41796c2e 1075 * @nr_chips: max. number of chips to scan for
844d3b42 1076 * @chip_offset: chip number offset
8be834f7 1077 * @nr_partitions: number of partitions pointed to by partitions (or zero)
41796c2e
TG
1078 * @partitions: mtd partition list
1079 * @chip_delay: R/B delay value in us
1080 * @options: Option flags, e.g. 16bit buswidth
a40f7341 1081 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
972edcb7 1082 * @part_probe_types: NULL-terminated array of probe types
41796c2e
TG
1083 */
1084struct platform_nand_chip {
b46daf7e
SAS
1085 int nr_chips;
1086 int chip_offset;
1087 int nr_partitions;
1088 struct mtd_partition *partitions;
b46daf7e
SAS
1089 int chip_delay;
1090 unsigned int options;
a40f7341 1091 unsigned int bbt_options;
b46daf7e 1092 const char **part_probe_types;
41796c2e
TG
1093};
1094
bf95efd4
HS
1095/* Keep gcc happy */
1096struct platform_device;
1097
41796c2e
TG
1098/**
1099 * struct platform_nand_ctrl - controller level device structure
bf95efd4
HS
1100 * @probe: platform specific function to probe/setup hardware
1101 * @remove: platform specific function to remove/teardown hardware
41796c2e
TG
1102 * @hwcontrol: platform specific hardware control structure
1103 * @dev_ready: platform specific function to read ready/busy pin
1104 * @select_chip: platform specific chip select function
972edcb7
VW
1105 * @cmd_ctrl: platform specific function for controlling
1106 * ALE/CLE/nCE. Also used to write command and address
d6fed9e9
AC
1107 * @write_buf: platform specific function for write buffer
1108 * @read_buf: platform specific function for read buffer
25806d3c 1109 * @read_byte: platform specific function to read one byte from chip
844d3b42 1110 * @priv: private data to transport driver specific settings
41796c2e
TG
1111 *
1112 * All fields are optional and depend on the hardware driver requirements
1113 */
1114struct platform_nand_ctrl {
b46daf7e
SAS
1115 int (*probe)(struct platform_device *pdev);
1116 void (*remove)(struct platform_device *pdev);
1117 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
1118 int (*dev_ready)(struct mtd_info *mtd);
1119 void (*select_chip)(struct mtd_info *mtd, int chip);
1120 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
1121 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1122 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
b4f7aa84 1123 unsigned char (*read_byte)(struct mtd_info *mtd);
b46daf7e 1124 void *priv;
41796c2e
TG
1125};
1126
972edcb7
VW
1127/**
1128 * struct platform_nand_data - container structure for platform-specific data
1129 * @chip: chip level chip structure
1130 * @ctrl: controller level device structure
1131 */
1132struct platform_nand_data {
b46daf7e
SAS
1133 struct platform_nand_chip chip;
1134 struct platform_nand_ctrl ctrl;
972edcb7
VW
1135};
1136
5b40db68
HS
1137/* return the supported features. */
1138static inline int onfi_feature(struct nand_chip *chip)
1139{
1140 return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
1141}
1142
3e70192c
HS
1143/* return the supported asynchronous timing mode. */
1144static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
1145{
1146 if (!chip->onfi_version)
1147 return ONFI_TIMING_MODE_UNKNOWN;
1148 return le16_to_cpu(chip->onfi_params.async_timing_mode);
1149}
1150
1151/* return the supported synchronous timing mode. */
1152static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
1153{
1154 if (!chip->onfi_version)
1155 return ONFI_TIMING_MODE_UNKNOWN;
1156 return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
1157}
1158
b88730ad
SH
1159int onfi_init_data_interface(struct nand_chip *chip,
1160 struct nand_data_interface *iface,
1161 enum nand_data_interface_type type,
1162 int timing_mode);
1163
1d0ed69d
HS
1164/*
1165 * Check if it is a SLC nand.
1166 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1167 * We do not distinguish the MLC and TLC now.
1168 */
1169static inline bool nand_is_slc(struct nand_chip *chip)
1170{
7db906b7 1171 return chip->bits_per_cell == 1;
1d0ed69d 1172}
3dad2344
BN
1173
1174/**
1175 * Check if the opcode's address should be sent only on the lower 8 bits
1176 * @command: opcode to check
1177 */
1178static inline int nand_opcode_8bits(unsigned int command)
1179{
e34fcb07
DM
1180 switch (command) {
1181 case NAND_CMD_READID:
1182 case NAND_CMD_PARAM:
1183 case NAND_CMD_GET_FEATURES:
1184 case NAND_CMD_SET_FEATURES:
1185 return 1;
1186 default:
1187 break;
1188 }
1189 return 0;
3dad2344
BN
1190}
1191
7852f896
HS
1192/* return the supported JEDEC features. */
1193static inline int jedec_feature(struct nand_chip *chip)
1194{
1195 return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
1196 : 0;
1197}
bb5fd0b6 1198
974647ea
BB
1199/* get timing characteristics from ONFI timing mode. */
1200const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
6e1f9708
SH
1201/* get data interface from ONFI timing mode 0, used after reset. */
1202const struct nand_data_interface *nand_get_default_data_interface(void);
730a43fb
BB
1203
1204int nand_check_erased_ecc_chunk(void *data, int datalen,
1205 void *ecc, int ecclen,
1206 void *extraoob, int extraooblen,
1207 int threshold);
9d02fc2a
BB
1208
1209/* Default write_oob implementation */
1210int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1211
1212/* Default write_oob syndrome implementation */
1213int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1214 int page);
1215
1216/* Default read_oob implementation */
1217int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1218
1219/* Default read_oob syndrome implementation */
1220int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1221 int page);
2f94abfe
SH
1222
1223/* Reset and initialize a NAND device */
73f907fd 1224int nand_reset(struct nand_chip *chip, int chipnr);
2f94abfe 1225
d44154f9
RW
1226/* Free resources held by the NAND device */
1227void nand_cleanup(struct nand_chip *chip);
1228
1da177e4 1229#endif /* __LINUX_MTD_NAND_H */