]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
netfilter: nft_ct: add zone id set support
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
14d76b68 32#include <linux/resource_ext.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35#include <linux/pci_ids.h>
36
85467136
SK
37/*
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
41 *
42 * 7:3 = slot
43 * 2:0 = function
f7625980
BH
44 *
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 46 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 47 * the following kernel-only defines are being added here.
85467136 48 */
63ddc0b8 49#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
fde09c6d
YZ
73/*
74 * For PCI devices, the region numbers are assigned this way:
75 */
76enum {
77 /* #0-5: standard PCI resources */
78 PCI_STD_RESOURCES,
79 PCI_STD_RESOURCE_END = 5,
80
81 /* #6: expansion ROM resource */
82 PCI_ROM_RESOURCE,
83
d1b054da
YZ
84 /* device specific resources */
85#ifdef CONFIG_PCI_IOV
86 PCI_IOV_RESOURCES,
87 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
88#endif
89
fde09c6d
YZ
90 /* resources assigned to buses behind the bridge */
91#define PCI_BRIDGE_RESOURCE_NUM 4
92
93 PCI_BRIDGE_RESOURCES,
94 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
95 PCI_BRIDGE_RESOURCE_NUM - 1,
96
97 /* total resources associated with a PCI device */
98 PCI_NUM_RESOURCES,
99
100 /* preserve this for compatibility */
cda57bf9 101 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 102};
1da177e4 103
224abb67
BH
104/*
105 * pci_power_t values must match the bits in the Capabilities PME_Support
106 * and Control/Status PowerState fields in the Power Management capability.
107 */
1da177e4
LT
108typedef int __bitwise pci_power_t;
109
4352dfd5
GKH
110#define PCI_D0 ((pci_power_t __force) 0)
111#define PCI_D1 ((pci_power_t __force) 1)
112#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
113#define PCI_D3hot ((pci_power_t __force) 3)
114#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 115#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 116#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 117
00240c38
AS
118/* Remember to update this when the list above changes! */
119extern const char *pci_power_names[];
120
121static inline const char *pci_power_name(pci_power_t state)
122{
9661e783 123 return pci_power_names[1 + (__force int) state];
00240c38
AS
124}
125
448bd857
HY
126#define PCI_PM_D2_DELAY 200
127#define PCI_PM_D3_WAIT 10
128#define PCI_PM_D3COLD_WAIT 100
129#define PCI_PM_BUS_WAIT 50
aa8c6c93 130
392a1ce7
LV
131/** The pci_channel state describes connectivity between the CPU and
132 * the pci device. If some PCI bus between here and the pci device
133 * has crashed or locked up, this info is reflected here.
134 */
135typedef unsigned int __bitwise pci_channel_state_t;
136
137enum pci_channel_state {
138 /* I/O channel is in normal state */
139 pci_channel_io_normal = (__force pci_channel_state_t) 1,
140
141 /* I/O to channel is blocked */
142 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
143
144 /* PCI card is dead */
145 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
146};
147
f7bdd12d
BK
148typedef unsigned int __bitwise pcie_reset_state_t;
149
150enum pcie_reset_state {
151 /* Reset is NOT asserted (Use to deassert reset) */
152 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
153
f7625980 154 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
155 pcie_warm_reset = (__force pcie_reset_state_t) 2,
156
f7625980 157 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
158 pcie_hot_reset = (__force pcie_reset_state_t) 3
159};
160
ba698ad4
DM
161typedef unsigned short __bitwise pci_dev_flags_t;
162enum pci_dev_flags {
163 /* INTX_DISABLE in PCI_COMMAND register disables MSI
164 * generation too.
165 */
6b121592 166 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 167 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 168 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 169 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 170 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 171 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 172 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
c8fe16e3
AW
173 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
174 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
175 /* Do not use bus resets for device */
176 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
177 /* Do not use PM reset even if device advertises NoSoftRst- */
178 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
179 /* Get VPD from function 0 VPD */
180 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ba698ad4
DM
181};
182
e1d3a908
SA
183enum pci_irq_reroute_variant {
184 INTEL_IRQ_REROUTE_VARIANT = 1,
185 MAX_IRQ_REROUTE_VARIANTS = 3
186};
187
6e325a62
MT
188typedef unsigned short __bitwise pci_bus_flags_t;
189enum pci_bus_flags {
032c3d86
JD
190 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
191 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
192 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
6e325a62
MT
193};
194
59da381e
JK
195/* These values come from the PCI Express Spec */
196enum pcie_link_width {
197 PCIE_LNK_WIDTH_RESRV = 0x00,
198 PCIE_LNK_X1 = 0x01,
199 PCIE_LNK_X2 = 0x02,
200 PCIE_LNK_X4 = 0x04,
201 PCIE_LNK_X8 = 0x08,
202 PCIE_LNK_X12 = 0x0C,
203 PCIE_LNK_X16 = 0x10,
204 PCIE_LNK_X32 = 0x20,
205 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
206};
207
536c8cb4
MW
208/* Based on the PCI Hotplug Spec, but some values are made up by us */
209enum pci_bus_speed {
210 PCI_SPEED_33MHz = 0x00,
211 PCI_SPEED_66MHz = 0x01,
212 PCI_SPEED_66MHz_PCIX = 0x02,
213 PCI_SPEED_100MHz_PCIX = 0x03,
214 PCI_SPEED_133MHz_PCIX = 0x04,
215 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
216 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
217 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
218 PCI_SPEED_66MHz_PCIX_266 = 0x09,
219 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
220 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
221 AGP_UNKNOWN = 0x0c,
222 AGP_1X = 0x0d,
223 AGP_2X = 0x0e,
224 AGP_4X = 0x0f,
225 AGP_8X = 0x10,
536c8cb4
MW
226 PCI_SPEED_66MHz_PCIX_533 = 0x11,
227 PCI_SPEED_100MHz_PCIX_533 = 0x12,
228 PCI_SPEED_133MHz_PCIX_533 = 0x13,
229 PCIE_SPEED_2_5GT = 0x14,
230 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 231 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
232 PCI_SPEED_UNKNOWN = 0xff,
233};
234
24a4742f 235struct pci_cap_saved_data {
fd0f7f73
AW
236 u16 cap_nr;
237 bool cap_extended;
24a4742f 238 unsigned int size;
41017f0c
SL
239 u32 data[0];
240};
241
24a4742f
AW
242struct pci_cap_saved_state {
243 struct hlist_node next;
244 struct pci_cap_saved_data cap;
245};
246
402723ad 247struct irq_affinity;
7d715a6c 248struct pcie_link_state;
ee69439c 249struct pci_vpd;
d1b054da 250struct pci_sriov;
302b4215 251struct pci_ats;
ee69439c 252
1da177e4
LT
253/*
254 * The pci_dev structure is used to describe PCI devices.
255 */
256struct pci_dev {
1da177e4
LT
257 struct list_head bus_list; /* node in per-bus list */
258 struct pci_bus *bus; /* bus this device is on */
259 struct pci_bus *subordinate; /* bus this device bridges to */
260
261 void *sysdata; /* hook for sys-specific extension */
262 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 263 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
264
265 unsigned int devfn; /* encoded device & function index */
266 unsigned short vendor;
267 unsigned short device;
268 unsigned short subsystem_vendor;
269 unsigned short subsystem_device;
270 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 271 u8 revision; /* PCI revision, low byte of class word */
1da177e4 272 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
66b80809
KB
273#ifdef CONFIG_PCIEAER
274 u16 aer_cap; /* AER capability offset */
275#endif
f7625980 276 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
277 u8 msi_cap; /* MSI capability offset */
278 u8 msix_cap; /* MSI-X capability offset */
f7625980 279 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 280 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
281 u8 pin; /* which interrupt pin this device uses */
282 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
338c3149 283 unsigned long *dma_alias_mask;/* mask of enabled devfn aliases */
1da177e4
LT
284
285 struct pci_driver *driver; /* which driver has allocated this device */
286 u64 dma_mask; /* Mask of the bits of bus address this
287 device implements. Normally this is
288 0xffffffff. You only need to change
289 this if your device has broken DMA
290 or supports 64-bit transfers. */
291
4d57cdfa
FT
292 struct device_dma_parameters dma_parms;
293
1da177e4
LT
294 pci_power_t current_state; /* Current operating state. In ACPI-speak,
295 this is D0-D3, D0 being fully functional,
296 and D3 being off. */
703860ed 297 u8 pm_cap; /* PM capability offset */
337001b6
RW
298 unsigned int pme_support:5; /* Bitmask of states from which PME#
299 can be generated */
c7f48656 300 unsigned int pme_interrupt:1;
379021d5 301 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
302 unsigned int d1_support:1; /* Low power state D1 is supported */
303 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
304 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
305 unsigned int no_d3cold:1; /* D3cold is forbidden */
9d26d3a8 306 unsigned int bridge_d3:1; /* Allow D3 for bridge */
448bd857 307 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
308 unsigned int mmio_always_on:1; /* disallow turning off io/mem
309 decoding during bar sizing */
e80bb09d 310 unsigned int wakeup_prepared:1;
448bd857
HY
311 unsigned int runtime_d3cold:1; /* whether go through runtime
312 D3cold, not set for devices
313 powered on/off by the
314 corresponding bridge */
b440bde7 315 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
576243b3
KB
316 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
317 controlled exclusively by
318 user sysfs */
1ae861e6 319 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 320 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 321
7d715a6c 322#ifdef CONFIG_PCIEASPM
f7625980 323 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
324#endif
325
392a1ce7 326 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
327 struct device dev; /* Generic device interface */
328
1da177e4
LT
329 int cfg_size; /* Size of configuration space */
330
331 /*
332 * Instead of touching interrupt line and base address registers
333 * directly, use the values stored here. They might be different!
334 */
335 unsigned int irq;
336 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
337
58d9a38f 338 bool match_driver; /* Skip attaching driver */
1da177e4 339 /* These fields are used by common fixups */
f7625980 340 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
341 unsigned int multifunction:1;/* Part of multi-function device */
342 /* keep track of device state */
8a1bc901 343 unsigned int is_added:1;
1da177e4 344 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 345 unsigned int no_msi:1; /* device may not use msi */
f144d149 346 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 347 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 348 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 349 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 350 unsigned int msi_enabled:1;
99dc804d 351 unsigned int msix_enabled:1;
58c3a727 352 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 353 unsigned int ats_enabled:1; /* Address Translation Service */
9ac7849e 354 unsigned int is_managed:1;
260d703a 355 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 356 unsigned int state_saved:1;
d1b054da 357 unsigned int is_physfn:1;
dd7cc44d 358 unsigned int is_virtfn:1;
711d5779 359 unsigned int reset_fn:1;
28760489 360 unsigned int is_hotplug_bridge:1;
affb72c3
HY
361 unsigned int __aer_firmware_first_valid:1;
362 unsigned int __aer_firmware_first:1;
fbebb9fd 363 unsigned int broken_intx_masking:1;
2b28ae19 364 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 365 unsigned int irq_managed:1;
d0751b98 366 unsigned int has_secondary_link:1;
b84106b4 367 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
ba698ad4 368 pci_dev_flags_t dev_flags;
bae94d02 369 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 370
1da177e4 371 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 372 struct hlist_head saved_cap_space;
1da177e4
LT
373 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
374 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
375 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 376 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
9bb04a0c
JY
377
378#ifdef CONFIG_PCIE_PTM
379 unsigned int ptm_root:1;
380 unsigned int ptm_enabled:1;
8b2ec318 381 u8 ptm_granularity;
9bb04a0c 382#endif
ded86d8d 383#ifdef CONFIG_PCI_MSI
1c51b50c 384 const struct attribute_group **msi_irq_groups;
ded86d8d 385#endif
94e61088 386 struct pci_vpd *vpd;
466b3ddf 387#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
388 union {
389 struct pci_sriov *sriov; /* SR-IOV capability related */
390 struct pci_dev *physfn; /* the PF this VF is associated with */
391 };
67930995
BH
392 u16 ats_cap; /* ATS Capability offset */
393 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 394 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
d1b054da 395#endif
dbd3fc33 396 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 397 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 398 char *driver_override; /* Driver name to force a match */
1da177e4
LT
399};
400
dda56549
Y
401static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
402{
403#ifdef CONFIG_PCI_IOV
404 if (dev->is_virtfn)
405 dev = dev->physfn;
406#endif
dda56549
Y
407 return dev;
408}
409
3c6e6ae7 410struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 411
1da177e4
LT
412#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
413#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
414
a7369f1f
LV
415static inline int pci_channel_offline(struct pci_dev *pdev)
416{
417 return (pdev->error_state != pci_channel_io_normal);
418}
419
5a21d70d 420struct pci_host_bridge {
7b543663 421 struct device dev;
5a21d70d 422 struct pci_bus *bus; /* root bus */
37d6a0a6
AB
423 struct pci_ops *ops;
424 void *sysdata;
425 int busnr;
14d76b68 426 struct list_head windows; /* resource_entry */
4fa2649a
YL
427 void (*release_fn)(struct pci_host_bridge *);
428 void *release_data;
37d6a0a6 429 struct msi_controller *msi;
e33caa82 430 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
7c7a0e94
GP
431 /* Resource alignment requirements */
432 resource_size_t (*align_resource)(struct pci_dev *dev,
433 const struct resource *res,
434 resource_size_t start,
435 resource_size_t size,
436 resource_size_t align);
59094065 437 unsigned long private[0] ____cacheline_aligned;
5a21d70d 438};
41017f0c 439
7b543663 440#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94 441
59094065
TR
442static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
443{
444 return (void *)bridge->private;
445}
446
447static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
448{
449 return container_of(priv, struct pci_host_bridge, private);
450}
451
a52d1443
TR
452struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
453int pci_register_host_bridge(struct pci_host_bridge *bridge);
7c7a0e94
GP
454struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
455
4fa2649a
YL
456void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
457 void (*release_fn)(struct pci_host_bridge *),
458 void *release_data);
7b543663 459
6c0cc950
RW
460int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
461
2fe2abf8
BH
462/*
463 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
464 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
465 * buses below host bridges or subtractive decode bridges) go in the list.
466 * Use pci_bus_for_each_resource() to iterate through all the resources.
467 */
468
469/*
470 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
471 * and there's no way to program the bridge with the details of the window.
472 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
473 * decode bit set, because they are explicit and can be programmed with _SRS.
474 */
475#define PCI_SUBTRACTIVE_DECODE 0x1
476
477struct pci_bus_resource {
478 struct list_head list;
479 struct resource *res;
480 unsigned int flags;
481};
4352dfd5
GKH
482
483#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
484
485struct pci_bus {
486 struct list_head node; /* node in list of buses */
487 struct pci_bus *parent; /* parent bus this bridge is on */
488 struct list_head children; /* list of child buses */
489 struct list_head devices; /* list of devices on this bus */
490 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
491 struct list_head slots; /* list of slots on this bus;
492 protected by pci_slot_mutex */
2fe2abf8
BH
493 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
494 struct list_head resources; /* address space routed to this bus */
92f02430 495 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
496
497 struct pci_ops *ops; /* configuration access functions */
c2791b80 498 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
499 void *sysdata; /* hook for sys-specific extension */
500 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
501
502 unsigned char number; /* bus number */
503 unsigned char primary; /* number of primary bridge */
3749c51a
MW
504 unsigned char max_bus_speed; /* enum pci_bus_speed */
505 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
506#ifdef CONFIG_PCI_DOMAINS_GENERIC
507 int domain_nr;
508#endif
1da177e4
LT
509
510 char name[48];
511
512 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 513 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 514 struct device *bridge;
fd7d1ced 515 struct device dev;
1da177e4
LT
516 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
517 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 518 unsigned int is_added:1;
1da177e4
LT
519};
520
fd7d1ced 521#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 522
79af72d7 523/*
f7625980 524 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 525 * false otherwise
77a0dfcd
BH
526 *
527 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
528 * This is incorrect because "virtual" buses added for SR-IOV (via
529 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
530 */
531static inline bool pci_is_root_bus(struct pci_bus *pbus)
532{
533 return !(pbus->parent);
534}
535
1c86438c
YW
536/**
537 * pci_is_bridge - check if the PCI device is a bridge
538 * @dev: PCI device
539 *
540 * Return true if the PCI device is bridge whether it has subordinate
541 * or not.
542 */
543static inline bool pci_is_bridge(struct pci_dev *dev)
544{
545 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
546 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
547}
548
c6bde215
BH
549static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
550{
551 dev = pci_physfn(dev);
552 if (pci_is_root_bus(dev->bus))
553 return NULL;
554
555 return dev->bus->self;
556}
557
6675a601
MK
558struct device *pci_get_host_bridge_device(struct pci_dev *dev);
559void pci_put_host_bridge_device(struct device *dev);
560
16cf0ebc
RW
561#ifdef CONFIG_PCI_MSI
562static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
563{
564 return pci_dev->msi_enabled || pci_dev->msix_enabled;
565}
566#else
567static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
568#endif
569
1da177e4
LT
570/*
571 * Error values that may be returned by PCI functions.
572 */
573#define PCIBIOS_SUCCESSFUL 0x00
574#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
575#define PCIBIOS_BAD_VENDOR_ID 0x83
576#define PCIBIOS_DEVICE_NOT_FOUND 0x86
577#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
578#define PCIBIOS_SET_FAILED 0x88
579#define PCIBIOS_BUFFER_TOO_SMALL 0x89
580
a6961651 581/*
f7625980 582 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
583 */
584static inline int pcibios_err_to_errno(int err)
585{
586 if (err <= PCIBIOS_SUCCESSFUL)
587 return err; /* Assume already errno */
588
589 switch (err) {
590 case PCIBIOS_FUNC_NOT_SUPPORTED:
591 return -ENOENT;
592 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 593 return -ENOTTY;
a6961651
AW
594 case PCIBIOS_DEVICE_NOT_FOUND:
595 return -ENODEV;
596 case PCIBIOS_BAD_REGISTER_NUMBER:
597 return -EFAULT;
598 case PCIBIOS_SET_FAILED:
599 return -EIO;
600 case PCIBIOS_BUFFER_TOO_SMALL:
601 return -ENOSPC;
602 }
603
d97ffe23 604 return -ERANGE;
a6961651
AW
605}
606
1da177e4
LT
607/* Low-level architecture-dependent routines */
608
609struct pci_ops {
057bd2e0
TR
610 int (*add_bus)(struct pci_bus *bus);
611 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 612 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
613 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
614 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
615};
616
b6ce068a
MW
617/*
618 * ACPI needs to be able to access PCI config space before we've done a
619 * PCI bus scan and created pci_bus structures.
620 */
f39d5b72
BH
621int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
622 int reg, int len, u32 *val);
623int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
624 int reg, int len, u32 val);
1da177e4 625
3a9ad0b4
YL
626#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
627typedef u64 pci_bus_addr_t;
628#else
629typedef u32 pci_bus_addr_t;
630#endif
631
1da177e4 632struct pci_bus_region {
3a9ad0b4
YL
633 pci_bus_addr_t start;
634 pci_bus_addr_t end;
1da177e4
LT
635};
636
637struct pci_dynids {
638 spinlock_t lock; /* protects list, index */
639 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
640};
641
f7625980
BH
642
643/*
644 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
645 * a set of callbacks in struct pci_error_handlers, that device driver
646 * will be notified of PCI bus errors, and will be driven to recovery
647 * when an error occurs.
392a1ce7
LV
648 */
649
650typedef unsigned int __bitwise pci_ers_result_t;
651
652enum pci_ers_result {
653 /* no result/none/not supported in device driver */
654 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
655
656 /* Device driver can recover without slot reset */
657 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
658
659 /* Device driver wants slot to be reset. */
660 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
661
662 /* Device has completely failed, is unrecoverable */
663 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
664
665 /* Device driver is fully recovered and operational */
666 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
667
668 /* No AER capabilities registered for the driver */
669 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
670};
671
672/* PCI bus error event callbacks */
05cca6e5 673struct pci_error_handlers {
392a1ce7
LV
674 /* PCI bus error detected on this device */
675 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 676 enum pci_channel_state error);
392a1ce7
LV
677
678 /* MMIO has been re-enabled, but not DMA */
679 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
680
681 /* PCI Express link has been reset */
682 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
683
684 /* PCI slot has been reset */
685 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
686
3ebe7f9f
KB
687 /* PCI function reset prepare or completed */
688 void (*reset_notify)(struct pci_dev *dev, bool prepare);
689
392a1ce7
LV
690 /* Device driver may resume normal operations */
691 void (*resume)(struct pci_dev *dev);
692};
693
392a1ce7 694
1da177e4
LT
695struct module;
696struct pci_driver {
697 struct list_head node;
42b21932 698 const char *name;
1da177e4
LT
699 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
700 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
701 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
702 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
703 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
704 int (*resume_early) (struct pci_dev *dev);
1da177e4 705 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 706 void (*shutdown) (struct pci_dev *dev);
1789382a 707 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 708 const struct pci_error_handlers *err_handler;
1da177e4
LT
709 struct device_driver driver;
710 struct pci_dynids dynids;
711};
712
05cca6e5 713#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4
LT
714
715/**
716 * PCI_DEVICE - macro used to describe a specific pci device
717 * @vend: the 16 bit PCI Vendor ID
718 * @dev: the 16 bit PCI Device ID
719 *
720 * This macro is used to create a struct pci_device_id that matches a
721 * specific device. The subvendor and subdevice fields will be set to
722 * PCI_ANY_ID.
723 */
724#define PCI_DEVICE(vend,dev) \
725 .vendor = (vend), .device = (dev), \
726 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
727
3d567e0e
NNS
728/**
729 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
730 * @vend: the 16 bit PCI Vendor ID
731 * @dev: the 16 bit PCI Device ID
732 * @subvend: the 16 bit PCI Subvendor ID
733 * @subdev: the 16 bit PCI Subdevice ID
734 *
735 * This macro is used to create a struct pci_device_id that matches a
736 * specific device with subsystem information.
737 */
738#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
739 .vendor = (vend), .device = (dev), \
740 .subvendor = (subvend), .subdevice = (subdev)
741
1da177e4
LT
742/**
743 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
744 * @dev_class: the class, subclass, prog-if triple for this device
745 * @dev_class_mask: the class mask for this device
746 *
747 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 748 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
749 * fields will be set to PCI_ANY_ID.
750 */
751#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
752 .class = (dev_class), .class_mask = (dev_class_mask), \
753 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
754 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
755
1597cacb
AC
756/**
757 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
758 * @vend: the vendor name
759 * @dev: the 16 bit PCI Device ID
1597cacb
AC
760 *
761 * This macro is used to create a struct pci_device_id that matches a
762 * specific PCI device. The subvendor, and subdevice fields will be set
763 * to PCI_ANY_ID. The macro allows the next field to follow as the device
764 * private data.
765 */
766
c1309040
MR
767#define PCI_VDEVICE(vend, dev) \
768 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
769 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 770
5bbe029f
BH
771enum {
772 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
773 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
774 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
775 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
776 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
777 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
778 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
779};
780
1da177e4
LT
781/* these external functions are only available when PCI support is enabled */
782#ifdef CONFIG_PCI
783
5bbe029f
BH
784extern unsigned int pci_flags;
785
786static inline void pci_set_flags(int flags) { pci_flags = flags; }
787static inline void pci_add_flags(int flags) { pci_flags |= flags; }
788static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
789static inline int pci_has_flag(int flag) { return pci_flags & flag; }
790
a58674ff 791void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
792
793enum pcie_bus_config_types {
27d868b5
KB
794 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
795 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
796 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
797 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
798 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
799};
800
801extern enum pcie_bus_config_types pcie_bus_config;
802
1da177e4
LT
803extern struct bus_type pci_bus_type;
804
f7625980
BH
805/* Do NOT directly access these two variables, unless you are arch-specific PCI
806 * code, or PCI core code. */
1da177e4 807extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 808/* Some device drivers need know if PCI is initiated */
f39d5b72 809int no_pci_devices(void);
1da177e4 810
3c449ed0 811void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 812void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
813void pcibios_add_bus(struct pci_bus *bus);
814void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 815void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 816int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 817/* Architecture-specific versions may override this (weak) */
05cca6e5 818char *pcibios_setup(char *str);
1da177e4
LT
819
820/* Used only when drivers/pci/setup.c is used */
3b7a17fc 821resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 822 resource_size_t,
e31dd6e4 823 resource_size_t);
1da177e4
LT
824void pcibios_update_irq(struct pci_dev *, int irq);
825
2d1c8618
BH
826/* Weak but can be overriden by arch */
827void pci_fixup_cardbus(struct pci_bus *);
828
1da177e4
LT
829/* Generic PCI functions used internally */
830
fc279850 831void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 832 struct resource *res);
fc279850 833void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 834 struct pci_bus_region *region);
d1fd4fb6 835void pcibios_scan_specific_bus(int busn);
f39d5b72 836struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 837void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 838struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
839struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
840 struct pci_ops *ops, void *sysdata,
841 struct list_head *resources);
98a35831
YL
842int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
843int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
844void pci_bus_release_busn_res(struct pci_bus *b);
d2a7926d
LP
845struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
846 struct pci_ops *ops, void *sysdata,
847 struct list_head *resources,
848 struct msi_controller *msi);
15856ad5 849struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
850 struct pci_ops *ops, void *sysdata,
851 struct list_head *resources);
05cca6e5
GKH
852struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
853 int busnr);
3749c51a 854void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 855struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
856 const char *name,
857 struct hotplug_slot *hotplug);
f46753c5 858void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
859#ifdef CONFIG_SYSFS
860void pci_dev_assign_slot(struct pci_dev *dev);
861#else
862static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
863#endif
1da177e4 864int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 865struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 866void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 867unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 868void pci_bus_add_device(struct pci_dev *dev);
1da177e4 869void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
870struct resource *pci_find_parent_resource(const struct pci_dev *dev,
871 struct resource *res);
c56d4450 872struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
3df425f3 873u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 874int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 875u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
876struct pci_dev *pci_dev_get(struct pci_dev *dev);
877void pci_dev_put(struct pci_dev *dev);
878void pci_remove_bus(struct pci_bus *b);
879void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 880void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
881void pci_stop_root_bus(struct pci_bus *bus);
882void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 883void pci_setup_cardbus(struct pci_bus *bus);
d366d28c 884void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
f39d5b72 885void pci_sort_breadthfirst(void);
fb8a0d9d
WM
886#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
887#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1da177e4
LT
888
889/* Generic PCI functions exported to card drivers */
890
388c8c16
JB
891enum pci_lost_interrupt_reason {
892 PCI_LOST_IRQ_NO_INFORMATION = 0,
893 PCI_LOST_IRQ_DISABLE_MSI,
894 PCI_LOST_IRQ_DISABLE_MSIX,
895 PCI_LOST_IRQ_DISABLE_ACPI,
896};
897enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
898int pci_find_capability(struct pci_dev *dev, int cap);
899int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
900int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 901int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
902int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
903int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 904struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 905
d42552c3
AM
906struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
907 struct pci_dev *from);
05cca6e5 908struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 909 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 910 struct pci_dev *from);
05cca6e5 911struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
912struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
913 unsigned int devfn);
914static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
915 unsigned int devfn)
916{
917 return pci_get_domain_bus_and_slot(0, bus, devfn);
918}
05cca6e5 919struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
920int pci_dev_present(const struct pci_device_id *ids);
921
05cca6e5
GKH
922int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
923 int where, u8 *val);
924int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
925 int where, u16 *val);
926int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
927 int where, u32 *val);
928int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
929 int where, u8 val);
930int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
931 int where, u16 val);
932int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
933 int where, u32 val);
1f94a94f
RH
934
935int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
936 int where, int size, u32 *val);
937int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
938 int where, int size, u32 val);
939int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
940 int where, int size, u32 *val);
941int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
942 int where, int size, u32 val);
943
a72b46c3 944struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 945
bf362f75 946static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 947{
05cca6e5 948 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 949}
bf362f75 950static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 951{
05cca6e5 952 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 953}
bf362f75 954static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 955 u32 *val)
1da177e4 956{
05cca6e5 957 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 958}
bf362f75 959static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 960{
05cca6e5 961 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 962}
bf362f75 963static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 964{
05cca6e5 965 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 966}
bf362f75 967static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 968 u32 val)
1da177e4 969{
05cca6e5 970 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
971}
972
8c0d3a02
JL
973int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
974int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
975int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
976int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
977int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
978 u16 clear, u16 set);
979int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
980 u32 clear, u32 set);
981
982static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
983 u16 set)
984{
985 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
986}
987
988static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
989 u32 set)
990{
991 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
992}
993
994static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
995 u16 clear)
996{
997 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
998}
999
1000static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
1001 u32 clear)
1002{
1003 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
1004}
1005
c63587d7
AW
1006/* user-space driven config access */
1007int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
1008int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
1009int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
1010int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
1011int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
1012int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
1013
4a7fb636 1014int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
1015int __must_check pci_enable_device_io(struct pci_dev *dev);
1016int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 1017int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
1018int __must_check pcim_enable_device(struct pci_dev *pdev);
1019void pcim_pin_device(struct pci_dev *pdev);
1020
296ccb08
YS
1021static inline int pci_is_enabled(struct pci_dev *pdev)
1022{
1023 return (atomic_read(&pdev->enable_cnt) > 0);
1024}
1025
9ac7849e
TH
1026static inline int pci_is_managed(struct pci_dev *pdev)
1027{
1028 return pdev->is_managed;
1029}
1030
1da177e4 1031void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1032
1033extern unsigned int pcibios_max_latency;
1da177e4 1034void pci_set_master(struct pci_dev *dev);
6a479079 1035void pci_clear_master(struct pci_dev *dev);
96c55900 1036
f7bdd12d 1037int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1038int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1039#define HAVE_PCI_SET_MWI
4a7fb636 1040int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1041int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1042void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1043void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1044bool pci_intx_mask_supported(struct pci_dev *dev);
1045bool pci_check_and_mask_intx(struct pci_dev *dev);
1046bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1047int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1048int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1049int pcix_get_max_mmrbc(struct pci_dev *dev);
1050int pcix_get_mmrbc(struct pci_dev *dev);
1051int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1052int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1053int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1054int pcie_get_mps(struct pci_dev *dev);
1055int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1056int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1057 enum pcie_link_width *width);
8c1c699f 1058int __pci_reset_function(struct pci_dev *dev);
a96d627a 1059int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1060int pci_reset_function(struct pci_dev *dev);
61cf16d8 1061int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1062int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1063int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1064int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1065int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1066int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1067int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1068void pci_reset_secondary_bus(struct pci_dev *dev);
1069void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1070void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1071void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1072int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1073int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1074int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1075bool pci_device_is_present(struct pci_dev *pdev);
08249651 1076void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4
LT
1077
1078/* ROM control related routines */
e416de5e
AC
1079int pci_enable_rom(struct pci_dev *pdev);
1080void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1081void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1082void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1083size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1084void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1085
1086/* Power management related routines */
1087int pci_save_state(struct pci_dev *dev);
1d3c16a8 1088void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1089struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1090int pci_load_saved_state(struct pci_dev *dev,
1091 struct pci_saved_state *state);
ffbdd3f7
AW
1092int pci_load_and_free_saved_state(struct pci_dev *dev,
1093 struct pci_saved_state **state);
fd0f7f73
AW
1094struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1095struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1096 u16 cap);
1097int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1098int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1099 u16 cap, unsigned int size);
0e5dd46b 1100int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1101int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1102pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1103bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1104void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1105int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1106 bool runtime, bool enable);
0235c4fc 1107int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1108int pci_prepare_to_sleep(struct pci_dev *dev);
1109int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1110bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1111bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1112void pci_pme_wakeup_bus(struct pci_bus *bus);
9d26d3a8
MW
1113void pci_d3cold_enable(struct pci_dev *dev);
1114void pci_d3cold_disable(struct pci_dev *dev);
1da177e4 1115
6cbf8214
RW
1116static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1117 bool enable)
1118{
1119 return __pci_enable_wake(dev, state, false, enable);
1120}
1da177e4 1121
425c1b22
AW
1122/* PCI Virtual Channel */
1123int pci_save_vc_state(struct pci_dev *dev);
1124void pci_restore_vc_state(struct pci_dev *dev);
1125void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1126
bb209c82
BH
1127/* For use by arch with custom probe code */
1128void set_pcie_port_type(struct pci_dev *pdev);
1129void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1130
ce5ccdef 1131/* Functions for PCI Hotplug drivers to use */
05cca6e5 1132int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1133unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1134unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1135void pci_lock_rescan_remove(void);
1136void pci_unlock_rescan_remove(void);
ce5ccdef 1137
287d19ce
SH
1138/* Vital product data routines */
1139ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1140ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
cb92148b 1141int pci_set_vpd_size(struct pci_dev *dev, size_t len);
287d19ce 1142
1da177e4 1143/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1144resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1145void pci_bus_assign_resources(const struct pci_bus *bus);
765bf9b7 1146void pci_bus_claim_resources(struct pci_bus *bus);
1da177e4
LT
1147void pci_bus_size_bridges(struct pci_bus *bus);
1148int pci_claim_resource(struct pci_dev *, int);
8505e729 1149int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1150void pci_assign_unassigned_resources(void);
6841ec68 1151void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1152void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1153void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1154void pdev_enable_device(struct pci_dev *);
842de40d 1155int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1156void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1157 int (*)(const struct pci_dev *, u8, u8));
afd29f90 1158struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1da177e4 1159#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1160int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1161int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1162void pci_release_regions(struct pci_dev *);
4a7fb636 1163int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1164int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1165void pci_release_region(struct pci_dev *, int);
c87deff7 1166int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1167int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1168void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1169
1170/* drivers/pci/bus.c */
fe830ef6
JL
1171struct pci_bus *pci_bus_get(struct pci_bus *bus);
1172void pci_bus_put(struct pci_bus *bus);
45ca9e97 1173void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1174void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1175 resource_size_t offset);
45ca9e97 1176void pci_free_resource_list(struct list_head *resources);
950334bc
BH
1177void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1178 unsigned int flags);
2fe2abf8
BH
1179struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1180void pci_bus_remove_resources(struct pci_bus *bus);
950334bc
BH
1181int devm_request_pci_bus_resources(struct device *dev,
1182 struct list_head *resources);
2fe2abf8 1183
89a74ecc 1184#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1185 for (i = 0; \
1186 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1187 i++)
89a74ecc 1188
4a7fb636
AM
1189int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1190 struct resource *res, resource_size_t size,
1191 resource_size_t align, resource_size_t min,
664c2848 1192 unsigned long type_mask,
3b7a17fc
DB
1193 resource_size_t (*alignf)(void *,
1194 const struct resource *,
b26b2d49
DB
1195 resource_size_t,
1196 resource_size_t),
4a7fb636 1197 void *alignf_data);
1da177e4 1198
8b921acf 1199
c5076cfe
TN
1200int pci_register_io_range(phys_addr_t addr, resource_size_t size);
1201unsigned long pci_address_to_pio(phys_addr_t addr);
1202phys_addr_t pci_pio_to_address(unsigned long pio);
8b921acf 1203int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
4d3f1384 1204void pci_unmap_iospace(struct resource *res);
8b921acf 1205
3a9ad0b4 1206static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1207{
1208 struct pci_bus_region region;
1209
1210 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1211 return region.start;
1212}
1213
863b18f4 1214/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1215int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1216 const char *mod_name);
bba81165
AM
1217
1218/*
1219 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1220 */
1221#define pci_register_driver(driver) \
1222 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1223
05cca6e5 1224void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1225
1226/**
1227 * module_pci_driver() - Helper macro for registering a PCI driver
1228 * @__pci_driver: pci_driver struct
1229 *
1230 * Helper macro for PCI drivers which do not do anything special in module
1231 * init/exit. This eliminates a lot of boilerplate. Each module may only
1232 * use this macro once, and calling it replaces module_init() and module_exit()
1233 */
1234#define module_pci_driver(__pci_driver) \
1235 module_driver(__pci_driver, pci_register_driver, \
1236 pci_unregister_driver)
1237
b4eb6cdb
PG
1238/**
1239 * builtin_pci_driver() - Helper macro for registering a PCI driver
1240 * @__pci_driver: pci_driver struct
1241 *
1242 * Helper macro for PCI drivers which do not do anything special in their
1243 * init code. This eliminates a lot of boilerplate. Each driver may only
1244 * use this macro once, and calling it replaces device_initcall(...)
1245 */
1246#define builtin_pci_driver(__pci_driver) \
1247 builtin_driver(__pci_driver, pci_register_driver)
1248
05cca6e5 1249struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1250int pci_add_dynid(struct pci_driver *drv,
1251 unsigned int vendor, unsigned int device,
1252 unsigned int subvendor, unsigned int subdevice,
1253 unsigned int class, unsigned int class_mask,
1254 unsigned long driver_data);
05cca6e5
GKH
1255const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1256 struct pci_dev *dev);
1257int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1258 int pass);
1da177e4 1259
70298c6e 1260void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1261 void *userdata);
ac7dc65a 1262int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1263unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1264void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1265resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1266 unsigned long type);
978d2d68 1267resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1268
3448a19d
DA
1269#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1270#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1271
deb2d2ec 1272int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1273 unsigned int command_bits, u32 flags);
fe537670 1274
4fe0d154
CH
1275#define PCI_IRQ_LEGACY (1 << 0) /* allow legacy interrupts */
1276#define PCI_IRQ_MSI (1 << 1) /* allow MSI interrupts */
1277#define PCI_IRQ_MSIX (1 << 2) /* allow MSI-X interrupts */
1278#define PCI_IRQ_AFFINITY (1 << 3) /* auto-assign affinity */
1279#define PCI_IRQ_ALL_TYPES \
1280 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
aff17164 1281
1da177e4
LT
1282/* kmem_cache style wrapper around pci_alloc_consistent() */
1283
f41b1771 1284#include <linux/pci-dma.h>
1da177e4
LT
1285#include <linux/dmapool.h>
1286
1287#define pci_pool dma_pool
1288#define pci_pool_create(name, pdev, size, align, allocation) \
1289 dma_pool_create(name, &pdev->dev, size, align, allocation)
1290#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1291#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
01a7fd33
SS
1292#define pci_pool_zalloc(pool, flags, handle) \
1293 dma_pool_zalloc(pool, flags, handle)
1da177e4
LT
1294#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1295
1da177e4 1296struct msix_entry {
16dbef4a 1297 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1298 u16 entry; /* driver uses to specify entry, OS writes */
1299};
1300
4c859804
BH
1301#ifdef CONFIG_PCI_MSI
1302int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1303void pci_msi_shutdown(struct pci_dev *dev);
1304void pci_disable_msi(struct pci_dev *dev);
4c859804 1305int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1306int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1307void pci_msix_shutdown(struct pci_dev *dev);
1308void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1309void pci_restore_msi_state(struct pci_dev *dev);
1310int pci_msi_enabled(void);
4c859804 1311int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1312static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1313{
1314 int rc = pci_enable_msi_range(dev, nvec, nvec);
1315 if (rc < 0)
1316 return rc;
1317 return 0;
1318}
4c859804
BH
1319int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1320 int minvec, int maxvec);
f7fc32cb
AG
1321static inline int pci_enable_msix_exact(struct pci_dev *dev,
1322 struct msix_entry *entries, int nvec)
1323{
1324 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1325 if (rc < 0)
1326 return rc;
1327 return 0;
1328}
402723ad
CH
1329int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1330 unsigned int max_vecs, unsigned int flags,
1331 const struct irq_affinity *affd);
1332
aff17164
CH
1333void pci_free_irq_vectors(struct pci_dev *dev);
1334int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
ee8d41e5 1335const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
aff17164 1336
4c859804 1337#else
2ee546c4 1338static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1339static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1340static inline void pci_disable_msi(struct pci_dev *dev) { }
1341static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1342static inline int pci_enable_msix(struct pci_dev *dev,
1343 struct msix_entry *entries, int nvec)
2ee546c4
BH
1344{ return -ENOSYS; }
1345static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1346static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1347static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1348static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1349static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1350 int maxvec)
2ee546c4 1351{ return -ENOSYS; }
f7fc32cb
AG
1352static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1353{ return -ENOSYS; }
302a2523
AG
1354static inline int pci_enable_msix_range(struct pci_dev *dev,
1355 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1356{ return -ENOSYS; }
f7fc32cb
AG
1357static inline int pci_enable_msix_exact(struct pci_dev *dev,
1358 struct msix_entry *entries, int nvec)
1359{ return -ENOSYS; }
402723ad
CH
1360
1361static inline int
1362pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1363 unsigned int max_vecs, unsigned int flags,
1364 const struct irq_affinity *aff_desc)
aff17164
CH
1365{
1366 if (min_vecs > 1)
1367 return -EINVAL;
1368 return 1;
1369}
402723ad 1370
aff17164
CH
1371static inline void pci_free_irq_vectors(struct pci_dev *dev)
1372{
1373}
1374
1375static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1376{
1377 if (WARN_ON_ONCE(nr > 0))
1378 return -EINVAL;
1379 return dev->irq;
1380}
ee8d41e5
TG
1381static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1382 int vec)
1383{
1384 return cpu_possible_mask;
1385}
1da177e4
LT
1386#endif
1387
402723ad
CH
1388static inline int
1389pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1390 unsigned int max_vecs, unsigned int flags)
1391{
1392 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs, flags,
1393 NULL);
1394}
1395
ab0724ff 1396#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1397extern bool pcie_ports_disabled;
1398extern bool pcie_ports_auto;
ab0724ff
MT
1399#else
1400#define pcie_ports_disabled true
1401#define pcie_ports_auto false
1402#endif
415e12b2 1403
4c859804 1404#ifdef CONFIG_PCIEASPM
f39d5b72 1405bool pcie_aspm_support_enabled(void);
4c859804
BH
1406#else
1407static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1408#endif
1409
415e12b2
RW
1410#ifdef CONFIG_PCIEAER
1411void pci_no_aer(void);
1412bool pci_aer_available(void);
66b80809 1413int pci_aer_init(struct pci_dev *dev);
415e12b2
RW
1414#else
1415static inline void pci_no_aer(void) { }
1416static inline bool pci_aer_available(void) { return false; }
66b80809 1417static inline int pci_aer_init(struct pci_dev *d) { return -ENODEV; }
415e12b2
RW
1418#endif
1419
4c859804 1420#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1421void pcie_set_ecrc_checking(struct pci_dev *dev);
1422void pcie_ecrc_get_policy(char *str);
4c859804 1423#else
2ee546c4
BH
1424static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1425static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1426#endif
1427
034cd97e 1428#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1429
8b955b0d 1430#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1431/* The functions a driver should call */
1432int ht_create_irq(struct pci_dev *dev, int idx);
1433void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1434#endif /* CONFIG_HT_IRQ */
1435
edc90fee
BH
1436#ifdef CONFIG_PCI_ATS
1437/* Address Translation Service */
1438void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1439int pci_enable_ats(struct pci_dev *dev, int ps);
1440void pci_disable_ats(struct pci_dev *dev);
1441int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1442#else
ff9bee89
BH
1443static inline void pci_ats_init(struct pci_dev *d) { }
1444static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1445static inline void pci_disable_ats(struct pci_dev *d) { }
1446static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1447#endif
1448
eec097d4
BH
1449#ifdef CONFIG_PCIE_PTM
1450int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1451#else
1452static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1453{ return -EINVAL; }
1454#endif
1455
f39d5b72
BH
1456void pci_cfg_access_lock(struct pci_dev *dev);
1457bool pci_cfg_access_trylock(struct pci_dev *dev);
1458void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1459
4352dfd5
GKH
1460/*
1461 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1462 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1463 * configuration space.
1464 */
32a2eea7
JG
1465#ifdef CONFIG_PCI_DOMAINS
1466extern int pci_domains_supported;
41e5c0f8 1467int pci_get_new_domain_nr(void);
32a2eea7
JG
1468#else
1469enum { pci_domains_supported = 0 };
2ee546c4
BH
1470static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1471static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1472static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1473#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1474
670ba0c8
CM
1475/*
1476 * Generic implementation for PCI domain support. If your
1477 * architecture does not need custom management of PCI
1478 * domains then this implementation will be used
1479 */
1480#ifdef CONFIG_PCI_DOMAINS_GENERIC
1481static inline int pci_domain_nr(struct pci_bus *bus)
1482{
1483 return bus->domain_nr;
1484}
2ab51dde
TN
1485#ifdef CONFIG_ACPI
1486int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
670ba0c8 1487#else
2ab51dde
TN
1488static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1489{ return 0; }
1490#endif
9c7cb891 1491int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
670ba0c8
CM
1492#endif
1493
95a8b6ef
MT
1494/* some architectures require additional setup to direct VGA traffic */
1495typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1496 unsigned int command_bits, u32 flags);
f39d5b72 1497void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1498
be9d2e89
JT
1499static inline int
1500pci_request_io_regions(struct pci_dev *pdev, const char *name)
1501{
1502 return pci_request_selected_regions(pdev,
1503 pci_select_bars(pdev, IORESOURCE_IO), name);
1504}
1505
1506static inline void
1507pci_release_io_regions(struct pci_dev *pdev)
1508{
1509 return pci_release_selected_regions(pdev,
1510 pci_select_bars(pdev, IORESOURCE_IO));
1511}
1512
1513static inline int
1514pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1515{
1516 return pci_request_selected_regions(pdev,
1517 pci_select_bars(pdev, IORESOURCE_MEM), name);
1518}
1519
1520static inline void
1521pci_release_mem_regions(struct pci_dev *pdev)
1522{
1523 return pci_release_selected_regions(pdev,
1524 pci_select_bars(pdev, IORESOURCE_MEM));
1525}
1526
4352dfd5 1527#else /* CONFIG_PCI is not enabled */
1da177e4 1528
5bbe029f
BH
1529static inline void pci_set_flags(int flags) { }
1530static inline void pci_add_flags(int flags) { }
1531static inline void pci_clear_flags(int flags) { }
1532static inline int pci_has_flag(int flag) { return 0; }
1533
1da177e4
LT
1534/*
1535 * If the system does not have PCI, clearly these return errors. Define
1536 * these as simple inline functions to avoid hair in drivers.
1537 */
1538
05cca6e5
GKH
1539#define _PCI_NOP(o, s, t) \
1540 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1541 int where, t val) \
1da177e4 1542 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1543
1544#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1545 _PCI_NOP(o, word, u16 x) \
1546 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1547_PCI_NOP_ALL(read, *)
1548_PCI_NOP_ALL(write,)
1549
d42552c3 1550static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1551 unsigned int device,
1552 struct pci_dev *from)
2ee546c4 1553{ return NULL; }
d42552c3 1554
05cca6e5
GKH
1555static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1556 unsigned int device,
1557 unsigned int ss_vendor,
1558 unsigned int ss_device,
b08508c4 1559 struct pci_dev *from)
2ee546c4 1560{ return NULL; }
1da177e4 1561
05cca6e5
GKH
1562static inline struct pci_dev *pci_get_class(unsigned int class,
1563 struct pci_dev *from)
2ee546c4 1564{ return NULL; }
1da177e4
LT
1565
1566#define pci_dev_present(ids) (0)
ed4aaadb 1567#define no_pci_devices() (1)
1da177e4
LT
1568#define pci_dev_put(dev) do { } while (0)
1569
2ee546c4
BH
1570static inline void pci_set_master(struct pci_dev *dev) { }
1571static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1572static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1573static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1574{ return -EBUSY; }
05cca6e5
GKH
1575static inline int __pci_register_driver(struct pci_driver *drv,
1576 struct module *owner)
2ee546c4 1577{ return 0; }
05cca6e5 1578static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1579{ return 0; }
1580static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1581static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1582{ return 0; }
05cca6e5
GKH
1583static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1584 int cap)
2ee546c4 1585{ return 0; }
05cca6e5 1586static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1587{ return 0; }
05cca6e5 1588
1da177e4 1589/* Power management related routines */
2ee546c4
BH
1590static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1591static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1592static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1593{ return 0; }
3449248c 1594static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1595{ return 0; }
05cca6e5
GKH
1596static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1597 pm_message_t state)
2ee546c4 1598{ return PCI_D0; }
05cca6e5
GKH
1599static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1600 int enable)
2ee546c4 1601{ return 0; }
48a92a81 1602
afd29f90
MW
1603static inline struct resource *pci_find_resource(struct pci_dev *dev,
1604 struct resource *res)
1605{ return NULL; }
05cca6e5 1606static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1607{ return -EIO; }
1608static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1609
c5076cfe
TN
1610static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1611
2ee546c4 1612static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1613static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1614{ return 0; }
2ee546c4 1615static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1616
d80d0217
RD
1617static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1618{ return NULL; }
d80d0217
RD
1619static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1620 unsigned int devfn)
1621{ return NULL; }
d80d0217
RD
1622static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1623 unsigned int devfn)
1624{ return NULL; }
1625
2ee546c4
BH
1626static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1627static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1628static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1629
fb8a0d9d
WM
1630#define dev_is_pci(d) (false)
1631#define dev_is_pf(d) (false)
4352dfd5 1632#endif /* CONFIG_PCI */
1da177e4 1633
4352dfd5
GKH
1634/* Include architecture-dependent settings and functions */
1635
1636#include <asm/pci.h>
1da177e4 1637
92016ba5
JO
1638#ifndef pci_root_bus_fwnode
1639#define pci_root_bus_fwnode(bus) NULL
1640#endif
1641
1da177e4
LT
1642/* these helpers provide future and backwards compatibility
1643 * for accessing popular PCI BAR info */
05cca6e5
GKH
1644#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1645#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1646#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1647#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1648 ((pci_resource_start((dev), (bar)) == 0 && \
1649 pci_resource_end((dev), (bar)) == \
1650 pci_resource_start((dev), (bar))) ? 0 : \
1651 \
1652 (pci_resource_end((dev), (bar)) - \
1653 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1654
1655/* Similar to the helpers above, these manipulate per-pci_dev
1656 * driver-specific data. They are really just a wrapper around
1657 * the generic device structure functions of these calls.
1658 */
05cca6e5 1659static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1660{
1661 return dev_get_drvdata(&pdev->dev);
1662}
1663
05cca6e5 1664static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1665{
1666 dev_set_drvdata(&pdev->dev, data);
1667}
1668
1669/* If you want to know what to call your pci_dev, ask this function.
1670 * Again, it's a wrapper around the generic device.
1671 */
2fc90f61 1672static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1673{
c6c4f070 1674 return dev_name(&pdev->dev);
1da177e4
LT
1675}
1676
2311b1f2
ME
1677
1678/* Some archs don't want to expose struct resource to userland as-is
1679 * in sysfs and /proc
1680 */
8221a013
BH
1681#ifdef HAVE_ARCH_PCI_RESOURCE_TO_USER
1682void pci_resource_to_user(const struct pci_dev *dev, int bar,
1683 const struct resource *rsrc,
1684 resource_size_t *start, resource_size_t *end);
1685#else
2311b1f2 1686static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1687 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1688 resource_size_t *end)
2311b1f2
ME
1689{
1690 *start = rsrc->start;
1691 *end = rsrc->end;
1692}
1693#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1694
1695
1da177e4
LT
1696/*
1697 * The world is not perfect and supplies us with broken PCI devices.
1698 * For at least a part of these bugs we need a work-around, so both
1699 * generic (drivers/pci/quirks.c) and per-architecture code can define
1700 * fixup hooks to be called for particular buggy devices.
1701 */
1702
1703struct pci_fixup {
f4ca5c6a
YL
1704 u16 vendor; /* You can use PCI_ANY_ID here of course */
1705 u16 device; /* You can use PCI_ANY_ID here of course */
1706 u32 class; /* You can use PCI_ANY_ID here too */
1707 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1708 void (*hook)(struct pci_dev *dev);
1709};
1710
1711enum pci_fixup_pass {
1712 pci_fixup_early, /* Before probing BARs */
1713 pci_fixup_header, /* After reading configuration header */
1714 pci_fixup_final, /* Final phase of device fixups */
1715 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1716 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1717 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1718 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1719 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1720};
1721
1722/* Anonymous variables would be nice... */
f4ca5c6a
YL
1723#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1724 class_shift, hook) \
ecf61c78 1725 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1726 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1727 = { vendor, device, class, class_shift, hook };
1728
1729#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1730 class_shift, hook) \
1731 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1732 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1733#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1734 class_shift, hook) \
1735 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1736 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1737#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1738 class_shift, hook) \
1739 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1740 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1741#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1742 class_shift, hook) \
1743 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1744 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1745#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1746 class_shift, hook) \
1747 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1748 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1749 class_shift, hook)
1750#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1751 class_shift, hook) \
1752 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1753 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1754 class, class_shift, hook)
1755#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1756 class_shift, hook) \
1757 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1758 suspend##hook, vendor, device, class, \
f4ca5c6a 1759 class_shift, hook)
7d2a01b8
AN
1760#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1761 class_shift, hook) \
1762 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1763 suspend_late##hook, vendor, device, \
1764 class, class_shift, hook)
f4ca5c6a 1765
1da177e4
LT
1766#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1767 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1768 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1769#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1770 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1771 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1772#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1773 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1774 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1775#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1776 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1777 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1778#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1779 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1780 resume##hook, vendor, device, \
f4ca5c6a 1781 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1782#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1783 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1784 resume_early##hook, vendor, device, \
f4ca5c6a 1785 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1786#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1787 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1788 suspend##hook, vendor, device, \
f4ca5c6a 1789 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1790#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1791 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1792 suspend_late##hook, vendor, device, \
1793 PCI_ANY_ID, 0, hook)
1da177e4 1794
93177a74 1795#ifdef CONFIG_PCI_QUIRKS
1da177e4 1796void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1797int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
c1d61c9b 1798int pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1799#else
1800static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1801 struct pci_dev *dev) { }
ad805758
AW
1802static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1803 u16 acs_flags)
1804{
1805 return -ENOTTY;
1806}
c1d61c9b
AW
1807static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
1808{
1809 return -ENOTTY;
1810}
93177a74 1811#endif
1da177e4 1812
05cca6e5 1813void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1814void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1815void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1816int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1817int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1818 const char *name);
fb7ebfe4 1819void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1820
1da177e4 1821extern int pci_pci_problems;
236561e5 1822#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1823#define PCIPCI_TRITON 2
1824#define PCIPCI_NATOMA 4
1825#define PCIPCI_VIAETBF 8
1826#define PCIPCI_VSFX 16
236561e5
AC
1827#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1828#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1829
4516a618
AN
1830extern unsigned long pci_cardbus_io_size;
1831extern unsigned long pci_cardbus_mem_size;
15856ad5 1832extern u8 pci_dfl_cache_line_size;
ac1aa47b 1833extern u8 pci_cache_line_size;
4516a618 1834
28760489
EB
1835extern unsigned long pci_hotplug_io_size;
1836extern unsigned long pci_hotplug_mem_size;
e16b4660 1837extern unsigned long pci_hotplug_bus_size;
28760489 1838
f7625980 1839/* Architecture-specific versions may override these (weak) */
19792a08 1840void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1841void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1842int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1843 enum pcie_reset_state state);
eca0d467 1844int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1845void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1846void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1847int pcibios_alloc_irq(struct pci_dev *dev);
1848void pcibios_free_irq(struct pci_dev *dev);
575e3348 1849
699c1985
SO
1850#ifdef CONFIG_HIBERNATE_CALLBACKS
1851extern struct dev_pm_ops pcibios_pm_ops;
1852#endif
1853
935c760e 1854#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
f39d5b72
BH
1855void __init pci_mmcfg_early_init(void);
1856void __init pci_mmcfg_late_init(void);
7752d5cf 1857#else
bb63b421 1858static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1859static inline void pci_mmcfg_late_init(void) { }
1860#endif
1861
642c92da 1862int pci_ext_cfg_avail(void);
0ef5f8f6 1863
1684f5dd 1864void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1865void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1866
dd7cc44d 1867#ifdef CONFIG_PCI_IOV
b07579c0
WY
1868int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1869int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1870
f39d5b72
BH
1871int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1872void pci_disable_sriov(struct pci_dev *dev);
c194f7ea
WY
1873int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset);
1874void pci_iov_remove_virtfn(struct pci_dev *dev, int id, int reset);
f39d5b72 1875int pci_num_vf(struct pci_dev *dev);
5a8eb242 1876int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1877int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1878int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1879resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1880#else
b07579c0
WY
1881static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1882{
1883 return -ENOSYS;
1884}
1885static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1886{
1887 return -ENOSYS;
1888}
dd7cc44d 1889static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 1890{ return -ENODEV; }
c194f7ea
WY
1891static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset)
1892{
1893 return -ENOSYS;
1894}
1895static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
1896 int id, int reset) { }
2ee546c4 1897static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1898static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1899static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1900{ return 0; }
bff73156 1901static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1902{ return 0; }
bff73156 1903static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1904{ return 0; }
0e6c9122
WY
1905static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1906{ return 0; }
dd7cc44d
YZ
1907#endif
1908
c825bc94 1909#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1910void pci_hp_create_module_link(struct pci_slot *pci_slot);
1911void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1912#endif
1913
d7b7e605
KK
1914/**
1915 * pci_pcie_cap - get the saved PCIe capability offset
1916 * @dev: PCI device
1917 *
1918 * PCIe capability offset is calculated at PCI device initialization
1919 * time and saved in the data structure. This function returns saved
1920 * PCIe capability offset. Using this instead of pci_find_capability()
1921 * reduces unnecessary search in the PCI configuration space. If you
1922 * need to calculate PCIe capability offset from raw device for some
1923 * reasons, please use pci_find_capability() instead.
1924 */
1925static inline int pci_pcie_cap(struct pci_dev *dev)
1926{
1927 return dev->pcie_cap;
1928}
1929
7eb776c4
KK
1930/**
1931 * pci_is_pcie - check if the PCI device is PCI Express capable
1932 * @dev: PCI device
1933 *
a895c28a 1934 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1935 */
1936static inline bool pci_is_pcie(struct pci_dev *dev)
1937{
a895c28a 1938 return pci_pcie_cap(dev);
7eb776c4
KK
1939}
1940
7c9c003c
MS
1941/**
1942 * pcie_caps_reg - get the PCIe Capabilities Register
1943 * @dev: PCI device
1944 */
1945static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1946{
1947 return dev->pcie_flags_reg;
1948}
1949
786e2288
YW
1950/**
1951 * pci_pcie_type - get the PCIe device/port type
1952 * @dev: PCI device
1953 */
1954static inline int pci_pcie_type(const struct pci_dev *dev)
1955{
1c531d82 1956 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1957}
1958
e784930b
JT
1959static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
1960{
1961 while (1) {
1962 if (!pci_is_pcie(dev))
1963 break;
1964 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
1965 return dev;
1966 if (!dev->bus->self)
1967 break;
1968 dev = dev->bus->self;
1969 }
1970 return NULL;
1971}
1972
5d990b62 1973void pci_request_acs(void);
ad805758
AW
1974bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1975bool pci_acs_path_enabled(struct pci_dev *start,
1976 struct pci_dev *end, u16 acs_flags);
a2ce7662 1977
7ad506fa 1978#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1979#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1980
1981/* Large Resource Data Type Tag Item Names */
1982#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1983#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1984#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1985
1986#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1987#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1988#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1989
1990/* Small Resource Data Type Tag Item Names */
9eb45d5c 1991#define PCI_VPD_STIN_END 0x0f /* End */
7ad506fa 1992
9eb45d5c 1993#define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
7ad506fa
MC
1994
1995#define PCI_VPD_SRDT_TIN_MASK 0x78
1996#define PCI_VPD_SRDT_LEN_MASK 0x07
9eb45d5c 1997#define PCI_VPD_LRDT_TIN_MASK 0x7f
7ad506fa
MC
1998
1999#define PCI_VPD_LRDT_TAG_SIZE 3
2000#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 2001
e1d5bdab
MC
2002#define PCI_VPD_INFO_FLD_HDR_SIZE 3
2003
4067a854
MC
2004#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
2005#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
2006#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 2007#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 2008
a2ce7662
MC
2009/**
2010 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
2011 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2012 *
2013 * Returns the extracted Large Resource Data Type length.
2014 */
2015static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
2016{
2017 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
2018}
2019
9eb45d5c
HR
2020/**
2021 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
2022 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2023 *
2024 * Returns the extracted Large Resource Data Type Tag item.
2025 */
2026static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
2027{
2028 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
2029}
2030
7ad506fa
MC
2031/**
2032 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
2033 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2034 *
2035 * Returns the extracted Small Resource Data Type length.
2036 */
2037static inline u8 pci_vpd_srdt_size(const u8 *srdt)
2038{
2039 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
2040}
2041
9eb45d5c
HR
2042/**
2043 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
2044 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2045 *
2046 * Returns the extracted Small Resource Data Type Tag Item.
2047 */
2048static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
2049{
2050 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
2051}
2052
e1d5bdab
MC
2053/**
2054 * pci_vpd_info_field_size - Extracts the information field length
2055 * @lrdt: Pointer to the beginning of an information field header
2056 *
2057 * Returns the extracted information field length.
2058 */
2059static inline u8 pci_vpd_info_field_size(const u8 *info_field)
2060{
2061 return info_field[2];
2062}
2063
b55ac1b2
MC
2064/**
2065 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2066 * @buf: Pointer to buffered vpd data
2067 * @off: The offset into the buffer at which to begin the search
2068 * @len: The length of the vpd buffer
2069 * @rdt: The Resource Data Type to search for
2070 *
2071 * Returns the index where the Resource Data Type was found or
2072 * -ENOENT otherwise.
2073 */
2074int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2075
4067a854
MC
2076/**
2077 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2078 * @buf: Pointer to buffered vpd data
2079 * @off: The offset into the buffer at which to begin the search
2080 * @len: The length of the buffer area, relative to off, in which to search
2081 * @kw: The keyword to search for
2082 *
2083 * Returns the index where the information field keyword was found or
2084 * -ENOENT otherwise.
2085 */
2086int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2087 unsigned int len, const char *kw);
2088
98d9f30c
BH
2089/* PCI <-> OF binding helpers */
2090#ifdef CONFIG_OF
2091struct device_node;
b165e2b6 2092struct irq_domain;
f39d5b72
BH
2093void pci_set_of_node(struct pci_dev *dev);
2094void pci_release_of_node(struct pci_dev *dev);
2095void pci_set_bus_of_node(struct pci_bus *bus);
2096void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 2097struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
2098
2099/* Arch may override this (weak) */
723ec4d0 2100struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 2101
3df425f3
JC
2102static inline struct device_node *
2103pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
2104{
2105 return pdev ? pdev->dev.of_node : NULL;
2106}
2107
ef3b4f8c
BH
2108static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2109{
2110 return bus ? bus->dev.of_node : NULL;
2111}
2112
98d9f30c
BH
2113#else /* CONFIG_OF */
2114static inline void pci_set_of_node(struct pci_dev *dev) { }
2115static inline void pci_release_of_node(struct pci_dev *dev) { }
2116static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
2117static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
2118static inline struct device_node *
2119pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
2120static inline struct irq_domain *
2121pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
2122#endif /* CONFIG_OF */
2123
471036b2
SS
2124#ifdef CONFIG_ACPI
2125struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2126
2127void
2128pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2129#else
2130static inline struct irq_domain *
2131pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
2132#endif
2133
eb740b5f
GS
2134#ifdef CONFIG_EEH
2135static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2136{
2137 return pdev->dev.archdata.edev;
2138}
2139#endif
2140
f0af9593 2141void pci_add_dma_alias(struct pci_dev *dev, u8 devfn);
338c3149 2142bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
c25dc828
AW
2143int pci_for_each_dma_alias(struct pci_dev *pdev,
2144 int (*fn)(struct pci_dev *pdev,
2145 u16 alias, void *data), void *data);
2146
ce052984
EZ
2147/* helper functions for operation of device flag */
2148static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2149{
2150 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2151}
2152static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2153{
2154 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2155}
2156static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2157{
2158 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2159}
19bdb6e4
AW
2160
2161/**
2162 * pci_ari_enabled - query ARI forwarding status
2163 * @bus: the PCI bus
2164 *
2165 * Returns true if ARI forwarding is enabled.
2166 */
2167static inline bool pci_ari_enabled(struct pci_bus *bus)
2168{
2169 return bus->self && bus->self->ari_enabled;
2170}
bc4b024a
CH
2171
2172/* provide the legacy pci_dma_* API */
2173#include <linux/pci-dma-compat.h>
2174
1da177e4 2175#endif /* LINUX_PCI_H */