]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
x86/PCI: host mmconfig detect clean up
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
aa8c6c93
RW
127#define PCI_PM_D2_DELAY 200
128#define PCI_PM_D3_WAIT 10
129#define PCI_PM_BUS_WAIT 50
130
392a1ce7
LV
131/** The pci_channel state describes connectivity between the CPU and
132 * the pci device. If some PCI bus between here and the pci device
133 * has crashed or locked up, this info is reflected here.
134 */
135typedef unsigned int __bitwise pci_channel_state_t;
136
137enum pci_channel_state {
138 /* I/O channel is in normal state */
139 pci_channel_io_normal = (__force pci_channel_state_t) 1,
140
141 /* I/O to channel is blocked */
142 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
143
144 /* PCI card is dead */
145 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
146};
147
f7bdd12d
BK
148typedef unsigned int __bitwise pcie_reset_state_t;
149
150enum pcie_reset_state {
151 /* Reset is NOT asserted (Use to deassert reset) */
152 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
153
154 /* Use #PERST to reset PCI-E device */
155 pcie_warm_reset = (__force pcie_reset_state_t) 2,
156
157 /* Use PCI-E Hot Reset to reset device */
158 pcie_hot_reset = (__force pcie_reset_state_t) 3
159};
160
ba698ad4
DM
161typedef unsigned short __bitwise pci_dev_flags_t;
162enum pci_dev_flags {
163 /* INTX_DISABLE in PCI_COMMAND register disables MSI
164 * generation too.
165 */
166 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
167 /* Device configuration is irrevocably lost if disabled into D3 */
168 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
169};
170
e1d3a908
SA
171enum pci_irq_reroute_variant {
172 INTEL_IRQ_REROUTE_VARIANT = 1,
173 MAX_IRQ_REROUTE_VARIANTS = 3
174};
175
6e325a62
MT
176typedef unsigned short __bitwise pci_bus_flags_t;
177enum pci_bus_flags {
d556ad4b
PO
178 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
179 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
180};
181
41017f0c
SL
182struct pci_cap_saved_state {
183 struct hlist_node next;
184 char cap_nr;
185 u32 data[0];
186};
187
7d715a6c 188struct pcie_link_state;
ee69439c 189struct pci_vpd;
d1b054da 190struct pci_sriov;
ee69439c 191
1da177e4
LT
192/*
193 * The pci_dev structure is used to describe PCI devices.
194 */
195struct pci_dev {
1da177e4
LT
196 struct list_head bus_list; /* node in per-bus list */
197 struct pci_bus *bus; /* bus this device is on */
198 struct pci_bus *subordinate; /* bus this device bridges to */
199
200 void *sysdata; /* hook for sys-specific extension */
201 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 202 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
203
204 unsigned int devfn; /* encoded device & function index */
205 unsigned short vendor;
206 unsigned short device;
207 unsigned short subsystem_vendor;
208 unsigned short subsystem_device;
209 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 210 u8 revision; /* PCI revision, low byte of class word */
1da177e4 211 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 212 u8 pcie_type; /* PCI-E device/port type */
1da177e4 213 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 214 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
215
216 struct pci_driver *driver; /* which driver has allocated this device */
217 u64 dma_mask; /* Mask of the bits of bus address this
218 device implements. Normally this is
219 0xffffffff. You only need to change
220 this if your device has broken DMA
221 or supports 64-bit transfers. */
222
4d57cdfa
FT
223 struct device_dma_parameters dma_parms;
224
1da177e4
LT
225 pci_power_t current_state; /* Current operating state. In ACPI-speak,
226 this is D0-D3, D0 being fully functional,
227 and D3 being off. */
337001b6
RW
228 int pm_cap; /* PM capability offset in the
229 configuration space */
230 unsigned int pme_support:5; /* Bitmask of states from which PME#
231 can be generated */
232 unsigned int d1_support:1; /* Low power state D1 is supported */
233 unsigned int d2_support:1; /* Low power state D2 is supported */
234 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
1da177e4 235
7d715a6c
SL
236#ifdef CONFIG_PCIEASPM
237 struct pcie_link_state *link_state; /* ASPM link state. */
238#endif
239
392a1ce7 240 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
241 struct device dev; /* Generic device interface */
242
1da177e4
LT
243 int cfg_size; /* Size of configuration space */
244
245 /*
246 * Instead of touching interrupt line and base address registers
247 * directly, use the values stored here. They might be different!
248 */
249 unsigned int irq;
250 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
251
252 /* These fields are used by common fixups */
253 unsigned int transparent:1; /* Transparent PCI bridge */
254 unsigned int multifunction:1;/* Part of multi-function device */
255 /* keep track of device state */
8a1bc901 256 unsigned int is_added:1;
1da177e4 257 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 258 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 259 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 260 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 261 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
262 unsigned int msi_enabled:1;
263 unsigned int msix_enabled:1;
58c3a727 264 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 265 unsigned int is_managed:1;
994a65e2 266 unsigned int is_pcie:1;
aa8c6c93 267 unsigned int state_saved:1;
d1b054da 268 unsigned int is_physfn:1;
dd7cc44d 269 unsigned int is_virtfn:1;
ba698ad4 270 pci_dev_flags_t dev_flags;
bae94d02 271 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 272
1da177e4 273 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 274 struct hlist_head saved_cap_space;
1da177e4
LT
275 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
276 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
277 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 278 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 279#ifdef CONFIG_PCI_MSI
4aa9bc95 280 struct list_head msi_list;
ded86d8d 281#endif
94e61088 282 struct pci_vpd *vpd;
d1b054da 283#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
284 union {
285 struct pci_sriov *sriov; /* SR-IOV capability related */
286 struct pci_dev *physfn; /* the PF this VF is associated with */
287 };
d1b054da 288#endif
1da177e4
LT
289};
290
65891215
ME
291extern struct pci_dev *alloc_pci_dev(void);
292
1da177e4
LT
293#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
294#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
295#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
296
a7369f1f
LV
297static inline int pci_channel_offline(struct pci_dev *pdev)
298{
299 return (pdev->error_state != pci_channel_io_normal);
300}
301
41017f0c 302static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 303 struct pci_dev *pci_dev, char cap)
41017f0c
SL
304{
305 struct pci_cap_saved_state *tmp;
306 struct hlist_node *pos;
307
308 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
309 if (tmp->cap_nr == cap)
310 return tmp;
311 }
312 return NULL;
313}
314
315static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
316 struct pci_cap_saved_state *new_cap)
317{
318 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
319}
320
1da177e4 321#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 322#define PCI_BUS_NUM_RESOURCES 16
1da177e4 323#endif
4352dfd5
GKH
324
325#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
326
327struct pci_bus {
328 struct list_head node; /* node in list of buses */
329 struct pci_bus *parent; /* parent bus this bridge is on */
330 struct list_head children; /* list of child buses */
331 struct list_head devices; /* list of devices on this bus */
332 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 333 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
334 struct resource *resource[PCI_BUS_NUM_RESOURCES];
335 /* address space routed to this bus */
336
337 struct pci_ops *ops; /* configuration access functions */
338 void *sysdata; /* hook for sys-specific extension */
339 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
340
341 unsigned char number; /* bus number */
342 unsigned char primary; /* number of primary bridge */
343 unsigned char secondary; /* number of secondary bridge */
344 unsigned char subordinate; /* max number of subordinate buses */
345
346 char name[48];
347
348 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 349 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 350 struct device *bridge;
fd7d1ced 351 struct device dev;
1da177e4
LT
352 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
353 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 354 unsigned int is_added:1;
1da177e4
LT
355};
356
357#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 358#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 359
16cf0ebc
RW
360#ifdef CONFIG_PCI_MSI
361static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
362{
363 return pci_dev->msi_enabled || pci_dev->msix_enabled;
364}
365#else
366static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
367#endif
368
1da177e4
LT
369/*
370 * Error values that may be returned by PCI functions.
371 */
372#define PCIBIOS_SUCCESSFUL 0x00
373#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
374#define PCIBIOS_BAD_VENDOR_ID 0x83
375#define PCIBIOS_DEVICE_NOT_FOUND 0x86
376#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
377#define PCIBIOS_SET_FAILED 0x88
378#define PCIBIOS_BUFFER_TOO_SMALL 0x89
379
380/* Low-level architecture-dependent routines */
381
382struct pci_ops {
383 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
384 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
385};
386
b6ce068a
MW
387/*
388 * ACPI needs to be able to access PCI config space before we've done a
389 * PCI bus scan and created pci_bus structures.
390 */
391extern int raw_pci_read(unsigned int domain, unsigned int bus,
392 unsigned int devfn, int reg, int len, u32 *val);
393extern int raw_pci_write(unsigned int domain, unsigned int bus,
394 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
395
396struct pci_bus_region {
c40a22e0
BH
397 resource_size_t start;
398 resource_size_t end;
1da177e4
LT
399};
400
401struct pci_dynids {
402 spinlock_t lock; /* protects list, index */
403 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
404};
405
392a1ce7
LV
406/* ---------------------------------------------------------------- */
407/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 408 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
409 * will be notified of PCI bus errors, and will be driven to recovery
410 * when an error occurs.
411 */
412
413typedef unsigned int __bitwise pci_ers_result_t;
414
415enum pci_ers_result {
416 /* no result/none/not supported in device driver */
417 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
418
419 /* Device driver can recover without slot reset */
420 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
421
422 /* Device driver wants slot to be reset. */
423 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
424
425 /* Device has completely failed, is unrecoverable */
426 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
427
428 /* Device driver is fully recovered and operational */
429 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
430};
431
432/* PCI bus error event callbacks */
05cca6e5 433struct pci_error_handlers {
392a1ce7
LV
434 /* PCI bus error detected on this device */
435 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 436 enum pci_channel_state error);
392a1ce7
LV
437
438 /* MMIO has been re-enabled, but not DMA */
439 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
440
441 /* PCI Express link has been reset */
442 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
443
444 /* PCI slot has been reset */
445 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
446
447 /* Device driver may resume normal operations */
448 void (*resume)(struct pci_dev *dev);
449};
450
451/* ---------------------------------------------------------------- */
452
1da177e4
LT
453struct module;
454struct pci_driver {
455 struct list_head node;
456 char *name;
1da177e4
LT
457 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
458 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
459 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
460 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
461 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
462 int (*resume_early) (struct pci_dev *dev);
1da177e4 463 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 464 void (*shutdown) (struct pci_dev *dev);
392a1ce7 465 struct pci_error_handlers *err_handler;
1da177e4
LT
466 struct device_driver driver;
467 struct pci_dynids dynids;
468};
469
05cca6e5 470#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 471
90a1ba0c 472/**
9f9351bb 473 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
474 * @_table: device table name
475 *
476 * This macro is used to create a struct pci_device_id array (a device table)
477 * in a generic manner.
478 */
9f9351bb 479#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
480 const struct pci_device_id _table[] __devinitconst
481
1da177e4
LT
482/**
483 * PCI_DEVICE - macro used to describe a specific pci device
484 * @vend: the 16 bit PCI Vendor ID
485 * @dev: the 16 bit PCI Device ID
486 *
487 * This macro is used to create a struct pci_device_id that matches a
488 * specific device. The subvendor and subdevice fields will be set to
489 * PCI_ANY_ID.
490 */
491#define PCI_DEVICE(vend,dev) \
492 .vendor = (vend), .device = (dev), \
493 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
494
495/**
496 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
497 * @dev_class: the class, subclass, prog-if triple for this device
498 * @dev_class_mask: the class mask for this device
499 *
500 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 501 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
502 * fields will be set to PCI_ANY_ID.
503 */
504#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
505 .class = (dev_class), .class_mask = (dev_class_mask), \
506 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
507 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
508
1597cacb
AC
509/**
510 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
511 * @vendor: the vendor name
512 * @device: the 16 bit PCI Device ID
1597cacb
AC
513 *
514 * This macro is used to create a struct pci_device_id that matches a
515 * specific PCI device. The subvendor, and subdevice fields will be set
516 * to PCI_ANY_ID. The macro allows the next field to follow as the device
517 * private data.
518 */
519
520#define PCI_VDEVICE(vendor, device) \
521 PCI_VENDOR_ID_##vendor, (device), \
522 PCI_ANY_ID, PCI_ANY_ID, 0, 0
523
1da177e4
LT
524/* these external functions are only available when PCI support is enabled */
525#ifdef CONFIG_PCI
526
527extern struct bus_type pci_bus_type;
528
529/* Do NOT directly access these two variables, unless you are arch specific pci
530 * code, or pci core code. */
531extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
532/* Some device drivers need know if pci is initiated */
533extern int no_pci_devices(void);
1da177e4
LT
534
535void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 536int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 537char *pcibios_setup(char *str);
1da177e4
LT
538
539/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
540void pcibios_align_resource(void *, struct resource *, resource_size_t,
541 resource_size_t);
1da177e4
LT
542void pcibios_update_irq(struct pci_dev *, int irq);
543
544/* Generic PCI functions used internally */
545
546extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 547void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
548struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
549 struct pci_ops *ops, void *sysdata);
98db6f19 550static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 551 void *sysdata)
1da177e4 552{
c431ada4
RS
553 struct pci_bus *root_bus;
554 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
555 if (root_bus)
556 pci_bus_add_devices(root_bus);
557 return root_bus;
1da177e4 558}
05cca6e5
GKH
559struct pci_bus *pci_create_bus(struct device *parent, int bus,
560 struct pci_ops *ops, void *sysdata);
561struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
562 int busnr);
f46753c5 563struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
564 const char *name,
565 struct hotplug_slot *hotplug);
f46753c5 566void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 567void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 568int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 569struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 570void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 571unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 572int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 573void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
574struct resource *pci_find_parent_resource(const struct pci_dev *dev,
575 struct resource *res);
57c2cf71 576u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 577int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 578u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
579extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
580extern void pci_dev_put(struct pci_dev *dev);
581extern void pci_remove_bus(struct pci_bus *b);
582extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 583extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 584void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 585extern void pci_sort_breadthfirst(void);
1da177e4
LT
586
587/* Generic PCI functions exported to card drivers */
588
bd3989e0 589#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
590struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
591 unsigned int device,
b08508c4 592 struct pci_dev *from);
05cca6e5
GKH
593struct pci_dev __deprecated *pci_find_slot(unsigned int bus,
594 unsigned int devfn);
bd3989e0
JG
595#endif /* CONFIG_PCI_LEGACY */
596
388c8c16
JB
597enum pci_lost_interrupt_reason {
598 PCI_LOST_IRQ_NO_INFORMATION = 0,
599 PCI_LOST_IRQ_DISABLE_MSI,
600 PCI_LOST_IRQ_DISABLE_MSIX,
601 PCI_LOST_IRQ_DISABLE_ACPI,
602};
603enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
604int pci_find_capability(struct pci_dev *dev, int cap);
605int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
606int pci_find_ext_capability(struct pci_dev *dev, int cap);
607int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
608int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 609struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 610
d42552c3
AM
611struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
612 struct pci_dev *from);
05cca6e5 613struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 614 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 615 struct pci_dev *from);
05cca6e5
GKH
616struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
617struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
618struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
619int pci_dev_present(const struct pci_device_id *ids);
620
05cca6e5
GKH
621int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
622 int where, u8 *val);
623int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
624 int where, u16 *val);
625int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
626 int where, u32 *val);
627int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
628 int where, u8 val);
629int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
630 int where, u16 val);
631int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
632 int where, u32 val);
1da177e4
LT
633
634static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
635{
05cca6e5 636 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
637}
638static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
639{
05cca6e5 640 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 641}
05cca6e5
GKH
642static inline int pci_read_config_dword(struct pci_dev *dev, int where,
643 u32 *val)
1da177e4 644{
05cca6e5 645 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
646}
647static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
648{
05cca6e5 649 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
650}
651static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
652{
05cca6e5 653 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 654}
05cca6e5
GKH
655static inline int pci_write_config_dword(struct pci_dev *dev, int where,
656 u32 val)
1da177e4 657{
05cca6e5 658 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
659}
660
4a7fb636 661int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
662int __must_check pci_enable_device_io(struct pci_dev *dev);
663int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 664int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
665int __must_check pcim_enable_device(struct pci_dev *pdev);
666void pcim_pin_device(struct pci_dev *pdev);
667
668static inline int pci_is_managed(struct pci_dev *pdev)
669{
670 return pdev->is_managed;
671}
672
1da177e4
LT
673void pci_disable_device(struct pci_dev *dev);
674void pci_set_master(struct pci_dev *dev);
6a479079 675void pci_clear_master(struct pci_dev *dev);
f7bdd12d 676int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 677#define HAVE_PCI_SET_MWI
4a7fb636 678int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 679int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 680void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 681void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 682void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
683int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
684int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 685int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 686int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
687int pcix_get_max_mmrbc(struct pci_dev *dev);
688int pcix_get_mmrbc(struct pci_dev *dev);
689int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 690int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 691int pcie_set_readrq(struct pci_dev *dev, int rq);
8dd7f803
SY
692int pci_reset_function(struct pci_dev *dev);
693int pci_execute_reset_function(struct pci_dev *dev);
14add80b 694void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 695int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 696int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
697
698/* ROM control related routines */
e416de5e
AC
699int pci_enable_rom(struct pci_dev *pdev);
700void pci_disable_rom(struct pci_dev *pdev);
144a50ea 701void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 702void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 703size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
704
705/* Power management related routines */
706int pci_save_state(struct pci_dev *dev);
707int pci_restore_state(struct pci_dev *dev);
9c8550ee
LT
708int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
709pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 710bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 711void pci_pme_active(struct pci_dev *dev, bool enable);
9c8550ee 712int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
0235c4fc 713int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 714pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
715int pci_prepare_to_sleep(struct pci_dev *dev);
716int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 717
ce5ccdef 718/* Functions for PCI Hotplug drivers to use */
05cca6e5 719int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
ce5ccdef 720
287d19ce
SH
721/* Vital product data routines */
722ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
723ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 724int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 725
1da177e4 726/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 727void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
728void pci_bus_size_bridges(struct pci_bus *bus);
729int pci_claim_resource(struct pci_dev *, int);
730void pci_assign_unassigned_resources(void);
731void pdev_enable_device(struct pci_dev *);
732void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 733int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
734void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
735 int (*)(struct pci_dev *, u8, u8));
736#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 737int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 738int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 739void pci_release_regions(struct pci_dev *);
4a7fb636 740int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 741int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 742void pci_release_region(struct pci_dev *, int);
c87deff7 743int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 744int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 745void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
746
747/* drivers/pci/bus.c */
4a7fb636
AM
748int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
749 struct resource *res, resource_size_t size,
750 resource_size_t align, resource_size_t min,
751 unsigned int type_mask,
752 void (*alignf)(void *, struct resource *,
753 resource_size_t, resource_size_t),
754 void *alignf_data);
1da177e4
LT
755void pci_enable_bridges(struct pci_bus *bus);
756
863b18f4 757/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
758int __must_check __pci_register_driver(struct pci_driver *, struct module *,
759 const char *mod_name);
bba81165
AM
760
761/*
762 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
763 */
764#define pci_register_driver(driver) \
765 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 766
05cca6e5
GKH
767void pci_unregister_driver(struct pci_driver *dev);
768void pci_remove_behind_bridge(struct pci_dev *dev);
769struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
770const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
771 struct pci_dev *dev);
772int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
773 int pass);
1da177e4 774
cecf4864
PM
775void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
776 void *userdata);
70b9f7dc 777int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 778int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 779unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 780
1da177e4
LT
781/* kmem_cache style wrapper around pci_alloc_consistent() */
782
783#include <linux/dmapool.h>
784
785#define pci_pool dma_pool
786#define pci_pool_create(name, pdev, size, align, allocation) \
787 dma_pool_create(name, &pdev->dev, size, align, allocation)
788#define pci_pool_destroy(pool) dma_pool_destroy(pool)
789#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
790#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
791
e24c2d96
DM
792enum pci_dma_burst_strategy {
793 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
794 strategy_parameter is N/A */
795 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
796 byte boundaries */
797 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
798 strategy_parameter byte boundaries */
799};
800
1da177e4 801struct msix_entry {
16dbef4a 802 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
803 u16 entry; /* driver uses to specify entry, OS writes */
804};
805
0366f8f7 806
1da177e4 807#ifndef CONFIG_PCI_MSI
1c8d7b0a 808static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
809{
810 return -1;
811}
812
d52877c7
YL
813static inline void pci_msi_shutdown(struct pci_dev *dev)
814{ }
05cca6e5
GKH
815static inline void pci_disable_msi(struct pci_dev *dev)
816{ }
817
a52e2e35
RW
818static inline int pci_msix_table_size(struct pci_dev *dev)
819{
820 return 0;
821}
05cca6e5
GKH
822static inline int pci_enable_msix(struct pci_dev *dev,
823 struct msix_entry *entries, int nvec)
824{
825 return -1;
826}
827
d52877c7
YL
828static inline void pci_msix_shutdown(struct pci_dev *dev)
829{ }
05cca6e5
GKH
830static inline void pci_disable_msix(struct pci_dev *dev)
831{ }
832
833static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
834{ }
835
836static inline void pci_restore_msi_state(struct pci_dev *dev)
837{ }
07ae95f9
AP
838static inline int pci_msi_enabled(void)
839{
840 return 0;
841}
1da177e4 842#else
1c8d7b0a 843extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 844extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 845extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 846extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 847extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 848 struct msix_entry *entries, int nvec);
d52877c7 849extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
850extern void pci_disable_msix(struct pci_dev *dev);
851extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 852extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 853extern int pci_msi_enabled(void);
1da177e4
LT
854#endif
855
3e1b1600
AP
856#ifndef CONFIG_PCIEASPM
857static inline int pcie_aspm_enabled(void)
858{
859 return 0;
860}
861#else
862extern int pcie_aspm_enabled(void);
863#endif
864
1c8d7b0a
MW
865#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
866
8b955b0d 867#ifdef CONFIG_HT_IRQ
8b955b0d
EB
868/* The functions a driver should call */
869int ht_create_irq(struct pci_dev *dev, int idx);
870void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
871#endif /* CONFIG_HT_IRQ */
872
e04b0ea2
BK
873extern void pci_block_user_cfg_access(struct pci_dev *dev);
874extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
875
4352dfd5
GKH
876/*
877 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
878 * a PCI domain is defined to be a set of PCI busses which share
879 * configuration space.
880 */
32a2eea7
JG
881#ifdef CONFIG_PCI_DOMAINS
882extern int pci_domains_supported;
883#else
884enum { pci_domains_supported = 0 };
05cca6e5
GKH
885static inline int pci_domain_nr(struct pci_bus *bus)
886{
887 return 0;
888}
889
4352dfd5
GKH
890static inline int pci_proc_domain(struct pci_bus *bus)
891{
892 return 0;
893}
32a2eea7 894#endif /* CONFIG_PCI_DOMAINS */
1da177e4 895
4352dfd5 896#else /* CONFIG_PCI is not enabled */
1da177e4
LT
897
898/*
899 * If the system does not have PCI, clearly these return errors. Define
900 * these as simple inline functions to avoid hair in drivers.
901 */
902
05cca6e5
GKH
903#define _PCI_NOP(o, s, t) \
904 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
905 int where, t val) \
1da177e4 906 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
907
908#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
909 _PCI_NOP(o, word, u16 x) \
910 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
911_PCI_NOP_ALL(read, *)
912_PCI_NOP_ALL(write,)
913
05cca6e5
GKH
914static inline struct pci_dev *pci_find_device(unsigned int vendor,
915 unsigned int device,
b08508c4 916 struct pci_dev *from)
05cca6e5
GKH
917{
918 return NULL;
919}
1da177e4 920
05cca6e5
GKH
921static inline struct pci_dev *pci_find_slot(unsigned int bus,
922 unsigned int devfn)
923{
924 return NULL;
925}
1da177e4 926
d42552c3 927static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
928 unsigned int device,
929 struct pci_dev *from)
930{
931 return NULL;
932}
d42552c3 933
05cca6e5
GKH
934static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
935 unsigned int device,
936 unsigned int ss_vendor,
937 unsigned int ss_device,
b08508c4 938 struct pci_dev *from)
05cca6e5
GKH
939{
940 return NULL;
941}
1da177e4 942
05cca6e5
GKH
943static inline struct pci_dev *pci_get_class(unsigned int class,
944 struct pci_dev *from)
945{
946 return NULL;
947}
1da177e4
LT
948
949#define pci_dev_present(ids) (0)
ed4aaadb 950#define no_pci_devices() (1)
1da177e4
LT
951#define pci_dev_put(dev) do { } while (0)
952
05cca6e5
GKH
953static inline void pci_set_master(struct pci_dev *dev)
954{ }
955
956static inline int pci_enable_device(struct pci_dev *dev)
957{
958 return -EIO;
959}
960
961static inline void pci_disable_device(struct pci_dev *dev)
962{ }
963
964static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
965{
966 return -EIO;
967}
968
80be0385
RD
969static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
970{
971 return -EIO;
972}
973
4d57cdfa
FT
974static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
975 unsigned int size)
976{
977 return -EIO;
978}
979
59fc67de
FT
980static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
981 unsigned long mask)
982{
983 return -EIO;
984}
985
05cca6e5
GKH
986static inline int pci_assign_resource(struct pci_dev *dev, int i)
987{
988 return -EBUSY;
989}
990
991static inline int __pci_register_driver(struct pci_driver *drv,
992 struct module *owner)
993{
994 return 0;
995}
996
997static inline int pci_register_driver(struct pci_driver *drv)
998{
999 return 0;
1000}
1001
1002static inline void pci_unregister_driver(struct pci_driver *drv)
1003{ }
1004
1005static inline int pci_find_capability(struct pci_dev *dev, int cap)
1006{
1007 return 0;
1008}
1009
1010static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1011 int cap)
1012{
1013 return 0;
1014}
1015
1016static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1017{
1018 return 0;
1019}
1020
1da177e4 1021/* Power management related routines */
05cca6e5
GKH
1022static inline int pci_save_state(struct pci_dev *dev)
1023{
1024 return 0;
1025}
1026
1027static inline int pci_restore_state(struct pci_dev *dev)
1028{
1029 return 0;
1030}
1da177e4 1031
05cca6e5
GKH
1032static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1033{
1034 return 0;
1035}
1036
1037static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1038 pm_message_t state)
1039{
1040 return PCI_D0;
1041}
1042
1043static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1044 int enable)
1045{
1046 return 0;
1047}
1048
1049static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1050{
1051 return -EIO;
1052}
1053
1054static inline void pci_release_regions(struct pci_dev *dev)
1055{ }
0da0ead9 1056
a46e8126
KG
1057#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1058
05cca6e5
GKH
1059static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1060{ }
1061
1062static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1063{ }
e04b0ea2 1064
d80d0217
RD
1065static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1066{ return NULL; }
1067
1068static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1069 unsigned int devfn)
1070{ return NULL; }
1071
1072static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1073 unsigned int devfn)
1074{ return NULL; }
1075
4352dfd5 1076#endif /* CONFIG_PCI */
1da177e4 1077
4352dfd5
GKH
1078/* Include architecture-dependent settings and functions */
1079
1080#include <asm/pci.h>
1da177e4
LT
1081
1082/* these helpers provide future and backwards compatibility
1083 * for accessing popular PCI BAR info */
05cca6e5
GKH
1084#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1085#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1086#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1087#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1088 ((pci_resource_start((dev), (bar)) == 0 && \
1089 pci_resource_end((dev), (bar)) == \
1090 pci_resource_start((dev), (bar))) ? 0 : \
1091 \
1092 (pci_resource_end((dev), (bar)) - \
1093 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1094
1095/* Similar to the helpers above, these manipulate per-pci_dev
1096 * driver-specific data. They are really just a wrapper around
1097 * the generic device structure functions of these calls.
1098 */
05cca6e5 1099static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1100{
1101 return dev_get_drvdata(&pdev->dev);
1102}
1103
05cca6e5 1104static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1105{
1106 dev_set_drvdata(&pdev->dev, data);
1107}
1108
1109/* If you want to know what to call your pci_dev, ask this function.
1110 * Again, it's a wrapper around the generic device.
1111 */
c6c4f070 1112static inline const char *pci_name(struct pci_dev *pdev)
1da177e4 1113{
c6c4f070 1114 return dev_name(&pdev->dev);
1da177e4
LT
1115}
1116
2311b1f2
ME
1117
1118/* Some archs don't want to expose struct resource to userland as-is
1119 * in sysfs and /proc
1120 */
1121#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1122static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1123 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1124 resource_size_t *end)
2311b1f2
ME
1125{
1126 *start = rsrc->start;
1127 *end = rsrc->end;
1128}
1129#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1130
1131
1da177e4
LT
1132/*
1133 * The world is not perfect and supplies us with broken PCI devices.
1134 * For at least a part of these bugs we need a work-around, so both
1135 * generic (drivers/pci/quirks.c) and per-architecture code can define
1136 * fixup hooks to be called for particular buggy devices.
1137 */
1138
1139struct pci_fixup {
1140 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1141 void (*hook)(struct pci_dev *dev);
1142};
1143
1144enum pci_fixup_pass {
1145 pci_fixup_early, /* Before probing BARs */
1146 pci_fixup_header, /* After reading configuration header */
1147 pci_fixup_final, /* Final phase of device fixups */
1148 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1149 pci_fixup_resume, /* pci_device_resume() */
1150 pci_fixup_suspend, /* pci_device_suspend */
1151 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1152};
1153
1154/* Anonymous variables would be nice... */
1155#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1156 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1157 __attribute__((__section__(#section))) = { vendor, device, hook };
1158#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1159 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1160 vendor##device##hook, vendor, device, hook)
1161#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1162 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1163 vendor##device##hook, vendor, device, hook)
1164#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1165 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1166 vendor##device##hook, vendor, device, hook)
1167#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1168 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1169 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1170#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1171 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1172 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1173#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1174 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1175 resume_early##vendor##device##hook, vendor, device, hook)
1176#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1177 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1178 suspend##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1179
1180
1181void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1182
05cca6e5 1183void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1184void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1185void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1186int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1187int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1188 const char *name);
ec04b075 1189void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1190
1da177e4 1191extern int pci_pci_problems;
236561e5 1192#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1193#define PCIPCI_TRITON 2
1194#define PCIPCI_NATOMA 4
1195#define PCIPCI_VIAETBF 8
1196#define PCIPCI_VSFX 16
236561e5
AC
1197#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1198#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1199
4516a618
AN
1200extern unsigned long pci_cardbus_io_size;
1201extern unsigned long pci_cardbus_mem_size;
1202
19792a08
AB
1203int pcibios_add_platform_entries(struct pci_dev *dev);
1204void pcibios_disable_device(struct pci_dev *dev);
1205int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1206 enum pcie_reset_state state);
575e3348 1207
7752d5cf 1208#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1209extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1210extern void __init pci_mmcfg_late_init(void);
1211#else
bb63b421 1212static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1213static inline void pci_mmcfg_late_init(void) { }
1214#endif
1215
0ef5f8f6
AP
1216int pci_ext_cfg_avail(struct pci_dev *dev);
1217
1684f5dd 1218void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1219
dd7cc44d
YZ
1220#ifdef CONFIG_PCI_IOV
1221extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1222extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1223extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
dd7cc44d
YZ
1224#else
1225static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1226{
1227 return -ENODEV;
1228}
1229static inline void pci_disable_sriov(struct pci_dev *dev)
1230{
1231}
74bb1bcc
YZ
1232static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1233{
1234 return IRQ_NONE;
1235}
dd7cc44d
YZ
1236#endif
1237
1da177e4
LT
1238#endif /* __KERNEL__ */
1239#endif /* LINUX_PCI_H */