]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
of/pci: Fix the conversion of IO ranges into IO resources
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
607ca46e 32#include <uapi/linux/pci.h>
1da177e4 33
7e7a43c3
AB
34#include <linux/pci_ids.h>
35
85467136
SK
36/*
37 * The PCI interface treats multi-function devices as independent
38 * devices. The slot/function address of each device is encoded
39 * in a single byte as follows:
40 *
41 * 7:3 = slot
42 * 2:0 = function
f7625980
BH
43 *
44 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 45 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 46 * the following kernel-only defines are being added here.
85467136
SK
47 */
48#define PCI_DEVID(bus, devfn) ((((u16)bus) << 8) | devfn)
49/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
50#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
51
f46753c5
AC
52/* pci_slot represents a physical slot */
53struct pci_slot {
54 struct pci_bus *bus; /* The bus this slot is on */
55 struct list_head list; /* node in list of slots on this bus */
56 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
57 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
58 struct kobject kobj;
59};
60
0ad772ec
AC
61static inline const char *pci_slot_name(const struct pci_slot *slot)
62{
63 return kobject_name(&slot->kobj);
64}
65
1da177e4
LT
66/* File state for mmap()s on /proc/bus/pci/X/Y */
67enum pci_mmap_state {
68 pci_mmap_io,
69 pci_mmap_mem
70};
71
72/* This defines the direction arg to the DMA mapping routines. */
73#define PCI_DMA_BIDIRECTIONAL 0
74#define PCI_DMA_TODEVICE 1
75#define PCI_DMA_FROMDEVICE 2
76#define PCI_DMA_NONE 3
77
fde09c6d
YZ
78/*
79 * For PCI devices, the region numbers are assigned this way:
80 */
81enum {
82 /* #0-5: standard PCI resources */
83 PCI_STD_RESOURCES,
84 PCI_STD_RESOURCE_END = 5,
85
86 /* #6: expansion ROM resource */
87 PCI_ROM_RESOURCE,
88
d1b054da
YZ
89 /* device specific resources */
90#ifdef CONFIG_PCI_IOV
91 PCI_IOV_RESOURCES,
92 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
93#endif
94
fde09c6d
YZ
95 /* resources assigned to buses behind the bridge */
96#define PCI_BRIDGE_RESOURCE_NUM 4
97
98 PCI_BRIDGE_RESOURCES,
99 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
100 PCI_BRIDGE_RESOURCE_NUM - 1,
101
102 /* total resources associated with a PCI device */
103 PCI_NUM_RESOURCES,
104
105 /* preserve this for compatibility */
cda57bf9 106 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 107};
1da177e4
LT
108
109typedef int __bitwise pci_power_t;
110
4352dfd5
GKH
111#define PCI_D0 ((pci_power_t __force) 0)
112#define PCI_D1 ((pci_power_t __force) 1)
113#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
114#define PCI_D3hot ((pci_power_t __force) 3)
115#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 116#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 117#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 118
00240c38
AS
119/* Remember to update this when the list above changes! */
120extern const char *pci_power_names[];
121
122static inline const char *pci_power_name(pci_power_t state)
123{
124 return pci_power_names[1 + (int) state];
125}
126
448bd857
HY
127#define PCI_PM_D2_DELAY 200
128#define PCI_PM_D3_WAIT 10
129#define PCI_PM_D3COLD_WAIT 100
130#define PCI_PM_BUS_WAIT 50
aa8c6c93 131
392a1ce7
LV
132/** The pci_channel state describes connectivity between the CPU and
133 * the pci device. If some PCI bus between here and the pci device
134 * has crashed or locked up, this info is reflected here.
135 */
136typedef unsigned int __bitwise pci_channel_state_t;
137
138enum pci_channel_state {
139 /* I/O channel is in normal state */
140 pci_channel_io_normal = (__force pci_channel_state_t) 1,
141
142 /* I/O to channel is blocked */
143 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
144
145 /* PCI card is dead */
146 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
147};
148
f7bdd12d
BK
149typedef unsigned int __bitwise pcie_reset_state_t;
150
151enum pcie_reset_state {
152 /* Reset is NOT asserted (Use to deassert reset) */
153 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
154
f7625980 155 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
156 pcie_warm_reset = (__force pcie_reset_state_t) 2,
157
f7625980 158 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
159 pcie_hot_reset = (__force pcie_reset_state_t) 3
160};
161
ba698ad4
DM
162typedef unsigned short __bitwise pci_dev_flags_t;
163enum pci_dev_flags {
164 /* INTX_DISABLE in PCI_COMMAND register disables MSI
165 * generation too.
166 */
6b121592 167 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 168 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 169 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 170 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 171 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 172 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 173 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
174 /* Flag to indicate the device uses dma_alias_devfn */
175 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
c8fe16e3
AW
176 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
177 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
ba698ad4
DM
178};
179
e1d3a908
SA
180enum pci_irq_reroute_variant {
181 INTEL_IRQ_REROUTE_VARIANT = 1,
182 MAX_IRQ_REROUTE_VARIANTS = 3
183};
184
6e325a62
MT
185typedef unsigned short __bitwise pci_bus_flags_t;
186enum pci_bus_flags {
d556ad4b
PO
187 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
188 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
189};
190
59da381e
JK
191/* These values come from the PCI Express Spec */
192enum pcie_link_width {
193 PCIE_LNK_WIDTH_RESRV = 0x00,
194 PCIE_LNK_X1 = 0x01,
195 PCIE_LNK_X2 = 0x02,
196 PCIE_LNK_X4 = 0x04,
197 PCIE_LNK_X8 = 0x08,
198 PCIE_LNK_X12 = 0x0C,
199 PCIE_LNK_X16 = 0x10,
200 PCIE_LNK_X32 = 0x20,
201 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
202};
203
536c8cb4
MW
204/* Based on the PCI Hotplug Spec, but some values are made up by us */
205enum pci_bus_speed {
206 PCI_SPEED_33MHz = 0x00,
207 PCI_SPEED_66MHz = 0x01,
208 PCI_SPEED_66MHz_PCIX = 0x02,
209 PCI_SPEED_100MHz_PCIX = 0x03,
210 PCI_SPEED_133MHz_PCIX = 0x04,
211 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
212 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
213 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
214 PCI_SPEED_66MHz_PCIX_266 = 0x09,
215 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
216 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
217 AGP_UNKNOWN = 0x0c,
218 AGP_1X = 0x0d,
219 AGP_2X = 0x0e,
220 AGP_4X = 0x0f,
221 AGP_8X = 0x10,
536c8cb4
MW
222 PCI_SPEED_66MHz_PCIX_533 = 0x11,
223 PCI_SPEED_100MHz_PCIX_533 = 0x12,
224 PCI_SPEED_133MHz_PCIX_533 = 0x13,
225 PCIE_SPEED_2_5GT = 0x14,
226 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 227 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
228 PCI_SPEED_UNKNOWN = 0xff,
229};
230
24a4742f 231struct pci_cap_saved_data {
fd0f7f73
AW
232 u16 cap_nr;
233 bool cap_extended;
24a4742f 234 unsigned int size;
41017f0c
SL
235 u32 data[0];
236};
237
24a4742f
AW
238struct pci_cap_saved_state {
239 struct hlist_node next;
240 struct pci_cap_saved_data cap;
241};
242
7d715a6c 243struct pcie_link_state;
ee69439c 244struct pci_vpd;
d1b054da 245struct pci_sriov;
302b4215 246struct pci_ats;
ee69439c 247
1da177e4
LT
248/*
249 * The pci_dev structure is used to describe PCI devices.
250 */
251struct pci_dev {
1da177e4
LT
252 struct list_head bus_list; /* node in per-bus list */
253 struct pci_bus *bus; /* bus this device is on */
254 struct pci_bus *subordinate; /* bus this device bridges to */
255
256 void *sysdata; /* hook for sys-specific extension */
257 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 258 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
259
260 unsigned int devfn; /* encoded device & function index */
261 unsigned short vendor;
262 unsigned short device;
263 unsigned short subsystem_vendor;
264 unsigned short subsystem_device;
265 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 266 u8 revision; /* PCI revision, low byte of class word */
1da177e4 267 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 268 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
269 u8 msi_cap; /* MSI capability offset */
270 u8 msix_cap; /* MSI-X capability offset */
f7625980 271 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 272 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
273 u8 pin; /* which interrupt pin this device uses */
274 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 275 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
276
277 struct pci_driver *driver; /* which driver has allocated this device */
278 u64 dma_mask; /* Mask of the bits of bus address this
279 device implements. Normally this is
280 0xffffffff. You only need to change
281 this if your device has broken DMA
282 or supports 64-bit transfers. */
283
4d57cdfa
FT
284 struct device_dma_parameters dma_parms;
285
1da177e4
LT
286 pci_power_t current_state; /* Current operating state. In ACPI-speak,
287 this is D0-D3, D0 being fully functional,
288 and D3 being off. */
703860ed 289 u8 pm_cap; /* PM capability offset */
337001b6
RW
290 unsigned int pme_support:5; /* Bitmask of states from which PME#
291 can be generated */
c7f48656 292 unsigned int pme_interrupt:1;
379021d5 293 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
294 unsigned int d1_support:1; /* Low power state D1 is supported */
295 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
296 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
297 unsigned int no_d3cold:1; /* D3cold is forbidden */
298 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
299 unsigned int mmio_always_on:1; /* disallow turning off io/mem
300 decoding during bar sizing */
e80bb09d 301 unsigned int wakeup_prepared:1;
448bd857
HY
302 unsigned int runtime_d3cold:1; /* whether go through runtime
303 D3cold, not set for devices
304 powered on/off by the
305 corresponding bridge */
1ae861e6 306 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 307 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 308
7d715a6c 309#ifdef CONFIG_PCIEASPM
f7625980 310 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
311#endif
312
392a1ce7 313 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
314 struct device dev; /* Generic device interface */
315
1da177e4
LT
316 int cfg_size; /* Size of configuration space */
317
318 /*
319 * Instead of touching interrupt line and base address registers
320 * directly, use the values stored here. They might be different!
321 */
322 unsigned int irq;
323 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
324
58d9a38f 325 bool match_driver; /* Skip attaching driver */
1da177e4 326 /* These fields are used by common fixups */
f7625980 327 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
328 unsigned int multifunction:1;/* Part of multi-function device */
329 /* keep track of device state */
8a1bc901 330 unsigned int is_added:1;
1da177e4 331 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 332 unsigned int no_msi:1; /* device may not use msi */
fb51ccbf 333 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 334 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 335 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 336 unsigned int msi_enabled:1;
99dc804d 337 unsigned int msix_enabled:1;
58c3a727 338 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 339 unsigned int is_managed:1;
260d703a 340 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 341 unsigned int state_saved:1;
d1b054da 342 unsigned int is_physfn:1;
dd7cc44d 343 unsigned int is_virtfn:1;
711d5779 344 unsigned int reset_fn:1;
28760489 345 unsigned int is_hotplug_bridge:1;
affb72c3
HY
346 unsigned int __aer_firmware_first_valid:1;
347 unsigned int __aer_firmware_first:1;
fbebb9fd 348 unsigned int broken_intx_masking:1;
2b28ae19 349 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
ba698ad4 350 pci_dev_flags_t dev_flags;
bae94d02 351 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 352
1da177e4 353 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 354 struct hlist_head saved_cap_space;
1da177e4
LT
355 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
356 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
357 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 358 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 359#ifdef CONFIG_PCI_MSI
4aa9bc95 360 struct list_head msi_list;
1c51b50c 361 const struct attribute_group **msi_irq_groups;
ded86d8d 362#endif
94e61088 363 struct pci_vpd *vpd;
466b3ddf 364#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
365 union {
366 struct pci_sriov *sriov; /* SR-IOV capability related */
367 struct pci_dev *physfn; /* the PF this VF is associated with */
368 };
302b4215 369 struct pci_ats *ats; /* Address Translation Service */
d1b054da 370#endif
dbd3fc33 371 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 372 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 373 char *driver_override; /* Driver name to force a match */
1da177e4
LT
374};
375
dda56549
Y
376static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
377{
378#ifdef CONFIG_PCI_IOV
379 if (dev->is_virtfn)
380 dev = dev->physfn;
381#endif
dda56549
Y
382 return dev;
383}
384
3c6e6ae7 385struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 386
1da177e4
LT
387#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
388#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
389
a7369f1f
LV
390static inline int pci_channel_offline(struct pci_dev *pdev)
391{
392 return (pdev->error_state != pci_channel_io_normal);
393}
394
0efd5aab
BH
395struct pci_host_bridge_window {
396 struct list_head list;
397 struct resource *res; /* host bridge aperture (CPU address) */
398 resource_size_t offset; /* bus address + offset = CPU address */
399};
41017f0c 400
5a21d70d 401struct pci_host_bridge {
7b543663 402 struct device dev;
5a21d70d 403 struct pci_bus *bus; /* root bus */
0efd5aab 404 struct list_head windows; /* pci_host_bridge_windows */
4fa2649a
YL
405 void (*release_fn)(struct pci_host_bridge *);
406 void *release_data;
5a21d70d 407};
41017f0c 408
7b543663 409#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
410void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
411 void (*release_fn)(struct pci_host_bridge *),
412 void *release_data);
7b543663 413
6c0cc950
RW
414int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
415
2fe2abf8
BH
416/*
417 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
418 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
419 * buses below host bridges or subtractive decode bridges) go in the list.
420 * Use pci_bus_for_each_resource() to iterate through all the resources.
421 */
422
423/*
424 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
425 * and there's no way to program the bridge with the details of the window.
426 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
427 * decode bit set, because they are explicit and can be programmed with _SRS.
428 */
429#define PCI_SUBTRACTIVE_DECODE 0x1
430
431struct pci_bus_resource {
432 struct list_head list;
433 struct resource *res;
434 unsigned int flags;
435};
4352dfd5
GKH
436
437#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
438
439struct pci_bus {
440 struct list_head node; /* node in list of buses */
441 struct pci_bus *parent; /* parent bus this bridge is on */
442 struct list_head children; /* list of child buses */
443 struct list_head devices; /* list of devices on this bus */
444 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 445 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
446 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
447 struct list_head resources; /* address space routed to this bus */
92f02430 448 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
449
450 struct pci_ops *ops; /* configuration access functions */
0cbdcfcf 451 struct msi_chip *msi; /* MSI controller */
1da177e4
LT
452 void *sysdata; /* hook for sys-specific extension */
453 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
454
455 unsigned char number; /* bus number */
456 unsigned char primary; /* number of primary bridge */
3749c51a
MW
457 unsigned char max_bus_speed; /* enum pci_bus_speed */
458 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
459
460 char name[48];
461
462 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 463 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 464 struct device *bridge;
fd7d1ced 465 struct device dev;
1da177e4
LT
466 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
467 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 468 unsigned int is_added:1;
1da177e4
LT
469};
470
fd7d1ced 471#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 472
79af72d7 473/*
f7625980 474 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 475 * false otherwise
77a0dfcd
BH
476 *
477 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
478 * This is incorrect because "virtual" buses added for SR-IOV (via
479 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
480 */
481static inline bool pci_is_root_bus(struct pci_bus *pbus)
482{
483 return !(pbus->parent);
484}
485
1c86438c
YW
486/**
487 * pci_is_bridge - check if the PCI device is a bridge
488 * @dev: PCI device
489 *
490 * Return true if the PCI device is bridge whether it has subordinate
491 * or not.
492 */
493static inline bool pci_is_bridge(struct pci_dev *dev)
494{
495 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
496 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
497}
498
c6bde215
BH
499static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
500{
501 dev = pci_physfn(dev);
502 if (pci_is_root_bus(dev->bus))
503 return NULL;
504
505 return dev->bus->self;
506}
507
16cf0ebc
RW
508#ifdef CONFIG_PCI_MSI
509static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
510{
511 return pci_dev->msi_enabled || pci_dev->msix_enabled;
512}
513#else
514static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
515#endif
516
1da177e4
LT
517/*
518 * Error values that may be returned by PCI functions.
519 */
520#define PCIBIOS_SUCCESSFUL 0x00
521#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
522#define PCIBIOS_BAD_VENDOR_ID 0x83
523#define PCIBIOS_DEVICE_NOT_FOUND 0x86
524#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
525#define PCIBIOS_SET_FAILED 0x88
526#define PCIBIOS_BUFFER_TOO_SMALL 0x89
527
a6961651 528/*
f7625980 529 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
530 */
531static inline int pcibios_err_to_errno(int err)
532{
533 if (err <= PCIBIOS_SUCCESSFUL)
534 return err; /* Assume already errno */
535
536 switch (err) {
537 case PCIBIOS_FUNC_NOT_SUPPORTED:
538 return -ENOENT;
539 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 540 return -ENOTTY;
a6961651
AW
541 case PCIBIOS_DEVICE_NOT_FOUND:
542 return -ENODEV;
543 case PCIBIOS_BAD_REGISTER_NUMBER:
544 return -EFAULT;
545 case PCIBIOS_SET_FAILED:
546 return -EIO;
547 case PCIBIOS_BUFFER_TOO_SMALL:
548 return -ENOSPC;
549 }
550
d97ffe23 551 return -ERANGE;
a6961651
AW
552}
553
1da177e4
LT
554/* Low-level architecture-dependent routines */
555
556struct pci_ops {
557 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
558 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
559};
560
b6ce068a
MW
561/*
562 * ACPI needs to be able to access PCI config space before we've done a
563 * PCI bus scan and created pci_bus structures.
564 */
f39d5b72
BH
565int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
566 int reg, int len, u32 *val);
567int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
568 int reg, int len, u32 val);
1da177e4
LT
569
570struct pci_bus_region {
0a5ef7b9
BH
571 dma_addr_t start;
572 dma_addr_t end;
1da177e4
LT
573};
574
575struct pci_dynids {
576 spinlock_t lock; /* protects list, index */
577 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
578};
579
f7625980
BH
580
581/*
582 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
583 * a set of callbacks in struct pci_error_handlers, that device driver
584 * will be notified of PCI bus errors, and will be driven to recovery
585 * when an error occurs.
392a1ce7
LV
586 */
587
588typedef unsigned int __bitwise pci_ers_result_t;
589
590enum pci_ers_result {
591 /* no result/none/not supported in device driver */
592 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
593
594 /* Device driver can recover without slot reset */
595 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
596
597 /* Device driver wants slot to be reset. */
598 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
599
600 /* Device has completely failed, is unrecoverable */
601 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
602
603 /* Device driver is fully recovered and operational */
604 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
605
606 /* No AER capabilities registered for the driver */
607 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
608};
609
610/* PCI bus error event callbacks */
05cca6e5 611struct pci_error_handlers {
392a1ce7
LV
612 /* PCI bus error detected on this device */
613 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 614 enum pci_channel_state error);
392a1ce7
LV
615
616 /* MMIO has been re-enabled, but not DMA */
617 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
618
619 /* PCI Express link has been reset */
620 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
621
622 /* PCI slot has been reset */
623 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
624
3ebe7f9f
KB
625 /* PCI function reset prepare or completed */
626 void (*reset_notify)(struct pci_dev *dev, bool prepare);
627
392a1ce7
LV
628 /* Device driver may resume normal operations */
629 void (*resume)(struct pci_dev *dev);
630};
631
392a1ce7 632
1da177e4
LT
633struct module;
634struct pci_driver {
635 struct list_head node;
42b21932 636 const char *name;
1da177e4
LT
637 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
638 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
639 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
640 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
641 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
642 int (*resume_early) (struct pci_dev *dev);
1da177e4 643 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 644 void (*shutdown) (struct pci_dev *dev);
1789382a 645 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 646 const struct pci_error_handlers *err_handler;
1da177e4
LT
647 struct device_driver driver;
648 struct pci_dynids dynids;
649};
650
05cca6e5 651#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 652
90a1ba0c 653/**
9f9351bb 654 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
655 * @_table: device table name
656 *
92e112fd 657 * This macro is deprecated and should not be used in new code.
90a1ba0c 658 */
9f9351bb 659#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 660 const struct pci_device_id _table[]
90a1ba0c 661
1da177e4
LT
662/**
663 * PCI_DEVICE - macro used to describe a specific pci device
664 * @vend: the 16 bit PCI Vendor ID
665 * @dev: the 16 bit PCI Device ID
666 *
667 * This macro is used to create a struct pci_device_id that matches a
668 * specific device. The subvendor and subdevice fields will be set to
669 * PCI_ANY_ID.
670 */
671#define PCI_DEVICE(vend,dev) \
672 .vendor = (vend), .device = (dev), \
673 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
674
3d567e0e
NNS
675/**
676 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
677 * @vend: the 16 bit PCI Vendor ID
678 * @dev: the 16 bit PCI Device ID
679 * @subvend: the 16 bit PCI Subvendor ID
680 * @subdev: the 16 bit PCI Subdevice ID
681 *
682 * This macro is used to create a struct pci_device_id that matches a
683 * specific device with subsystem information.
684 */
685#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
686 .vendor = (vend), .device = (dev), \
687 .subvendor = (subvend), .subdevice = (subdev)
688
1da177e4
LT
689/**
690 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
691 * @dev_class: the class, subclass, prog-if triple for this device
692 * @dev_class_mask: the class mask for this device
693 *
694 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 695 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
696 * fields will be set to PCI_ANY_ID.
697 */
698#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
699 .class = (dev_class), .class_mask = (dev_class_mask), \
700 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
701 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
702
1597cacb
AC
703/**
704 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
705 * @vend: the vendor name
706 * @dev: the 16 bit PCI Device ID
1597cacb
AC
707 *
708 * This macro is used to create a struct pci_device_id that matches a
709 * specific PCI device. The subvendor, and subdevice fields will be set
710 * to PCI_ANY_ID. The macro allows the next field to follow as the device
711 * private data.
712 */
713
c1309040
MR
714#define PCI_VDEVICE(vend, dev) \
715 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
716 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 717
1da177e4
LT
718/* these external functions are only available when PCI support is enabled */
719#ifdef CONFIG_PCI
720
a58674ff 721void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
722
723enum pcie_bus_config_types {
5f39e670 724 PCIE_BUS_TUNE_OFF,
b03e7495 725 PCIE_BUS_SAFE,
5f39e670 726 PCIE_BUS_PERFORMANCE,
b03e7495
JM
727 PCIE_BUS_PEER2PEER,
728};
729
730extern enum pcie_bus_config_types pcie_bus_config;
731
1da177e4
LT
732extern struct bus_type pci_bus_type;
733
f7625980
BH
734/* Do NOT directly access these two variables, unless you are arch-specific PCI
735 * code, or PCI core code. */
1da177e4 736extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 737/* Some device drivers need know if PCI is initiated */
f39d5b72 738int no_pci_devices(void);
1da177e4 739
3c449ed0 740void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
741void pcibios_add_bus(struct pci_bus *bus);
742void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 743void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 744int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 745/* Architecture-specific versions may override this (weak) */
05cca6e5 746char *pcibios_setup(char *str);
1da177e4
LT
747
748/* Used only when drivers/pci/setup.c is used */
3b7a17fc 749resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 750 resource_size_t,
e31dd6e4 751 resource_size_t);
1da177e4
LT
752void pcibios_update_irq(struct pci_dev *, int irq);
753
2d1c8618
BH
754/* Weak but can be overriden by arch */
755void pci_fixup_cardbus(struct pci_bus *);
756
1da177e4
LT
757/* Generic PCI functions used internally */
758
fc279850 759void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 760 struct resource *res);
fc279850 761void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 762 struct pci_bus_region *region);
d1fd4fb6 763void pcibios_scan_specific_bus(int busn);
f39d5b72 764struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 765void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
766struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
767 struct pci_ops *ops, void *sysdata);
de4b2f76 768struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
769struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
770 struct pci_ops *ops, void *sysdata,
771 struct list_head *resources);
98a35831
YL
772int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
773int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
774void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 775struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
776 struct pci_ops *ops, void *sysdata,
777 struct list_head *resources);
05cca6e5
GKH
778struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
779 int busnr);
3749c51a 780void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 781struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
782 const char *name,
783 struct hotplug_slot *hotplug);
f46753c5 784void pci_destroy_slot(struct pci_slot *slot);
1da177e4 785int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 786struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 787void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 788unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 789void pci_bus_add_device(struct pci_dev *dev);
1da177e4 790void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
791struct resource *pci_find_parent_resource(const struct pci_dev *dev,
792 struct resource *res);
3df425f3 793u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 794int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 795u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
796struct pci_dev *pci_dev_get(struct pci_dev *dev);
797void pci_dev_put(struct pci_dev *dev);
798void pci_remove_bus(struct pci_bus *b);
799void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 800void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
801void pci_stop_root_bus(struct pci_bus *bus);
802void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 803void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 804void pci_sort_breadthfirst(void);
fb8a0d9d
WM
805#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
806#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
807#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
808
809/* Generic PCI functions exported to card drivers */
810
388c8c16
JB
811enum pci_lost_interrupt_reason {
812 PCI_LOST_IRQ_NO_INFORMATION = 0,
813 PCI_LOST_IRQ_DISABLE_MSI,
814 PCI_LOST_IRQ_DISABLE_MSIX,
815 PCI_LOST_IRQ_DISABLE_ACPI,
816};
817enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
818int pci_find_capability(struct pci_dev *dev, int cap);
819int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
820int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 821int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
822int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
823int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 824struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 825
d42552c3
AM
826struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
827 struct pci_dev *from);
05cca6e5 828struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 829 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 830 struct pci_dev *from);
05cca6e5 831struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
832struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
833 unsigned int devfn);
834static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
835 unsigned int devfn)
836{
837 return pci_get_domain_bus_and_slot(0, bus, devfn);
838}
05cca6e5 839struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
840int pci_dev_present(const struct pci_device_id *ids);
841
05cca6e5
GKH
842int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
843 int where, u8 *val);
844int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
845 int where, u16 *val);
846int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
847 int where, u32 *val);
848int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
849 int where, u8 val);
850int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
851 int where, u16 val);
852int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
853 int where, u32 val);
a72b46c3 854struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 855
bf362f75 856static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 857{
05cca6e5 858 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 859}
bf362f75 860static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 861{
05cca6e5 862 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 863}
bf362f75 864static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 865 u32 *val)
1da177e4 866{
05cca6e5 867 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 868}
bf362f75 869static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 870{
05cca6e5 871 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 872}
bf362f75 873static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 874{
05cca6e5 875 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 876}
bf362f75 877static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 878 u32 val)
1da177e4 879{
05cca6e5 880 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
881}
882
8c0d3a02
JL
883int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
884int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
885int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
886int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
887int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
888 u16 clear, u16 set);
889int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
890 u32 clear, u32 set);
891
892static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
893 u16 set)
894{
895 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
896}
897
898static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
899 u32 set)
900{
901 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
902}
903
904static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
905 u16 clear)
906{
907 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
908}
909
910static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
911 u32 clear)
912{
913 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
914}
915
c63587d7
AW
916/* user-space driven config access */
917int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
918int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
919int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
920int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
921int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
922int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
923
4a7fb636 924int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
925int __must_check pci_enable_device_io(struct pci_dev *dev);
926int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 927int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
928int __must_check pcim_enable_device(struct pci_dev *pdev);
929void pcim_pin_device(struct pci_dev *pdev);
930
296ccb08
YS
931static inline int pci_is_enabled(struct pci_dev *pdev)
932{
933 return (atomic_read(&pdev->enable_cnt) > 0);
934}
935
9ac7849e
TH
936static inline int pci_is_managed(struct pci_dev *pdev)
937{
938 return pdev->is_managed;
939}
940
1da177e4 941void pci_disable_device(struct pci_dev *dev);
96c55900
MS
942
943extern unsigned int pcibios_max_latency;
1da177e4 944void pci_set_master(struct pci_dev *dev);
6a479079 945void pci_clear_master(struct pci_dev *dev);
96c55900 946
f7bdd12d 947int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 948int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 949#define HAVE_PCI_SET_MWI
4a7fb636 950int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 951int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 952void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 953void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
954bool pci_intx_mask_supported(struct pci_dev *dev);
955bool pci_check_and_mask_intx(struct pci_dev *dev);
956bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 957void pci_msi_off(struct pci_dev *dev);
4d57cdfa 958int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 959int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 960int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 961int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
962int pcix_get_max_mmrbc(struct pci_dev *dev);
963int pcix_get_mmrbc(struct pci_dev *dev);
964int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 965int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 966int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
967int pcie_get_mps(struct pci_dev *dev);
968int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
969int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
970 enum pcie_link_width *width);
8c1c699f 971int __pci_reset_function(struct pci_dev *dev);
a96d627a 972int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 973int pci_reset_function(struct pci_dev *dev);
61cf16d8 974int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 975int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 976int pci_reset_slot(struct pci_slot *slot);
61cf16d8 977int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 978int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 979int pci_reset_bus(struct pci_bus *bus);
61cf16d8 980int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
981void pci_reset_secondary_bus(struct pci_dev *dev);
982void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 983void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 984void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 985int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 986int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 987int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 988bool pci_device_is_present(struct pci_dev *pdev);
1da177e4
LT
989
990/* ROM control related routines */
e416de5e
AC
991int pci_enable_rom(struct pci_dev *pdev);
992void pci_disable_rom(struct pci_dev *pdev);
144a50ea 993void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 994void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 995size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 996void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
997
998/* Power management related routines */
999int pci_save_state(struct pci_dev *dev);
1d3c16a8 1000void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1001struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
ffbdd3f7
AW
1002int pci_load_and_free_saved_state(struct pci_dev *dev,
1003 struct pci_saved_state **state);
fd0f7f73
AW
1004struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1005struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1006 u16 cap);
1007int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1008int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1009 u16 cap, unsigned int size);
0e5dd46b 1010int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1011int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1012pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1013bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1014void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1015int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1016 bool runtime, bool enable);
0235c4fc 1017int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1018int pci_prepare_to_sleep(struct pci_dev *dev);
1019int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1020bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1021bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1022void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1023
6cbf8214
RW
1024static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1025 bool enable)
1026{
1027 return __pci_enable_wake(dev, state, false, enable);
1028}
1da177e4 1029
425c1b22
AW
1030/* PCI Virtual Channel */
1031int pci_save_vc_state(struct pci_dev *dev);
1032void pci_restore_vc_state(struct pci_dev *dev);
1033void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1034
bb209c82
BH
1035/* For use by arch with custom probe code */
1036void set_pcie_port_type(struct pci_dev *pdev);
1037void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1038
ce5ccdef 1039/* Functions for PCI Hotplug drivers to use */
05cca6e5 1040int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1041unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1042unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1043void pci_lock_rescan_remove(void);
1044void pci_unlock_rescan_remove(void);
ce5ccdef 1045
287d19ce
SH
1046/* Vital product data routines */
1047ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1048ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1049
1da177e4 1050/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1051resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1052void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1053void pci_bus_size_bridges(struct pci_bus *bus);
1054int pci_claim_resource(struct pci_dev *, int);
1055void pci_assign_unassigned_resources(void);
6841ec68 1056void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1057void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1058void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1059void pdev_enable_device(struct pci_dev *);
842de40d 1060int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1061void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1062 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1063#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1064int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1065int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1066void pci_release_regions(struct pci_dev *);
4a7fb636 1067int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1068int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1069void pci_release_region(struct pci_dev *, int);
c87deff7 1070int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1071int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1072void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1073
1074/* drivers/pci/bus.c */
fe830ef6
JL
1075struct pci_bus *pci_bus_get(struct pci_bus *bus);
1076void pci_bus_put(struct pci_bus *bus);
45ca9e97 1077void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1078void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1079 resource_size_t offset);
45ca9e97 1080void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1081void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1082struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1083void pci_bus_remove_resources(struct pci_bus *bus);
1084
89a74ecc 1085#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1086 for (i = 0; \
1087 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1088 i++)
89a74ecc 1089
4a7fb636
AM
1090int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1091 struct resource *res, resource_size_t size,
1092 resource_size_t align, resource_size_t min,
664c2848 1093 unsigned long type_mask,
3b7a17fc
DB
1094 resource_size_t (*alignf)(void *,
1095 const struct resource *,
b26b2d49
DB
1096 resource_size_t,
1097 resource_size_t),
4a7fb636 1098 void *alignf_data);
1da177e4 1099
06cf56e4
BH
1100static inline dma_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1101{
1102 struct pci_bus_region region;
1103
1104 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1105 return region.start;
1106}
1107
863b18f4 1108/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1109int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1110 const char *mod_name);
bba81165
AM
1111
1112/*
1113 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1114 */
1115#define pci_register_driver(driver) \
1116 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1117
05cca6e5 1118void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1119
1120/**
1121 * module_pci_driver() - Helper macro for registering a PCI driver
1122 * @__pci_driver: pci_driver struct
1123 *
1124 * Helper macro for PCI drivers which do not do anything special in module
1125 * init/exit. This eliminates a lot of boilerplate. Each module may only
1126 * use this macro once, and calling it replaces module_init() and module_exit()
1127 */
1128#define module_pci_driver(__pci_driver) \
1129 module_driver(__pci_driver, pci_register_driver, \
1130 pci_unregister_driver)
1131
05cca6e5 1132struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1133int pci_add_dynid(struct pci_driver *drv,
1134 unsigned int vendor, unsigned int device,
1135 unsigned int subvendor, unsigned int subdevice,
1136 unsigned int class, unsigned int class_mask,
1137 unsigned long driver_data);
05cca6e5
GKH
1138const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1139 struct pci_dev *dev);
1140int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1141 int pass);
1da177e4 1142
70298c6e 1143void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1144 void *userdata);
ac7dc65a 1145int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1146unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1147void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1148resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1149 unsigned long type);
cecf4864 1150
3448a19d
DA
1151#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1152#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1153
deb2d2ec 1154int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1155 unsigned int command_bits, u32 flags);
1da177e4
LT
1156/* kmem_cache style wrapper around pci_alloc_consistent() */
1157
f41b1771 1158#include <linux/pci-dma.h>
1da177e4
LT
1159#include <linux/dmapool.h>
1160
1161#define pci_pool dma_pool
1162#define pci_pool_create(name, pdev, size, align, allocation) \
1163 dma_pool_create(name, &pdev->dev, size, align, allocation)
1164#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1165#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1166#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1167
e24c2d96
DM
1168enum pci_dma_burst_strategy {
1169 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
1170 strategy_parameter is N/A */
1171 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
1172 byte boundaries */
1173 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
1174 strategy_parameter byte boundaries */
1175};
1176
1da177e4 1177struct msix_entry {
16dbef4a 1178 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1179 u16 entry; /* driver uses to specify entry, OS writes */
1180};
1181
0366f8f7 1182
4c859804
BH
1183#ifdef CONFIG_PCI_MSI
1184int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1185void pci_msi_shutdown(struct pci_dev *dev);
1186void pci_disable_msi(struct pci_dev *dev);
4c859804 1187int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1188int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1189void pci_msix_shutdown(struct pci_dev *dev);
1190void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1191void pci_restore_msi_state(struct pci_dev *dev);
1192int pci_msi_enabled(void);
4c859804 1193int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1194static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1195{
1196 int rc = pci_enable_msi_range(dev, nvec, nvec);
1197 if (rc < 0)
1198 return rc;
1199 return 0;
1200}
4c859804
BH
1201int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1202 int minvec, int maxvec);
f7fc32cb
AG
1203static inline int pci_enable_msix_exact(struct pci_dev *dev,
1204 struct msix_entry *entries, int nvec)
1205{
1206 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1207 if (rc < 0)
1208 return rc;
1209 return 0;
1210}
4c859804 1211#else
2ee546c4 1212static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1213static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1214static inline void pci_disable_msi(struct pci_dev *dev) { }
1215static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1216static inline int pci_enable_msix(struct pci_dev *dev,
1217 struct msix_entry *entries, int nvec)
2ee546c4
BH
1218{ return -ENOSYS; }
1219static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1220static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1221static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1222static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1223static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1224 int maxvec)
2ee546c4 1225{ return -ENOSYS; }
f7fc32cb
AG
1226static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1227{ return -ENOSYS; }
302a2523
AG
1228static inline int pci_enable_msix_range(struct pci_dev *dev,
1229 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1230{ return -ENOSYS; }
f7fc32cb
AG
1231static inline int pci_enable_msix_exact(struct pci_dev *dev,
1232 struct msix_entry *entries, int nvec)
1233{ return -ENOSYS; }
1da177e4
LT
1234#endif
1235
ab0724ff 1236#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1237extern bool pcie_ports_disabled;
1238extern bool pcie_ports_auto;
ab0724ff
MT
1239#else
1240#define pcie_ports_disabled true
1241#define pcie_ports_auto false
1242#endif
415e12b2 1243
4c859804 1244#ifdef CONFIG_PCIEASPM
f39d5b72 1245bool pcie_aspm_support_enabled(void);
4c859804
BH
1246#else
1247static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1248#endif
1249
415e12b2
RW
1250#ifdef CONFIG_PCIEAER
1251void pci_no_aer(void);
1252bool pci_aer_available(void);
1253#else
1254static inline void pci_no_aer(void) { }
1255static inline bool pci_aer_available(void) { return false; }
1256#endif
1257
4c859804 1258#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1259void pcie_set_ecrc_checking(struct pci_dev *dev);
1260void pcie_ecrc_get_policy(char *str);
4c859804 1261#else
2ee546c4
BH
1262static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1263static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1264#endif
1265
034cd97e 1266#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1267
8b955b0d 1268#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1269/* The functions a driver should call */
1270int ht_create_irq(struct pci_dev *dev, int idx);
1271void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1272#endif /* CONFIG_HT_IRQ */
1273
f39d5b72
BH
1274void pci_cfg_access_lock(struct pci_dev *dev);
1275bool pci_cfg_access_trylock(struct pci_dev *dev);
1276void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1277
4352dfd5
GKH
1278/*
1279 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1280 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1281 * configuration space.
1282 */
32a2eea7
JG
1283#ifdef CONFIG_PCI_DOMAINS
1284extern int pci_domains_supported;
1285#else
1286enum { pci_domains_supported = 0 };
2ee546c4
BH
1287static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1288static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
32a2eea7 1289#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1290
95a8b6ef
MT
1291/* some architectures require additional setup to direct VGA traffic */
1292typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1293 unsigned int command_bits, u32 flags);
f39d5b72 1294void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1295
4352dfd5 1296#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1297
1298/*
1299 * If the system does not have PCI, clearly these return errors. Define
1300 * these as simple inline functions to avoid hair in drivers.
1301 */
1302
05cca6e5
GKH
1303#define _PCI_NOP(o, s, t) \
1304 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1305 int where, t val) \
1da177e4 1306 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1307
1308#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1309 _PCI_NOP(o, word, u16 x) \
1310 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1311_PCI_NOP_ALL(read, *)
1312_PCI_NOP_ALL(write,)
1313
d42552c3 1314static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1315 unsigned int device,
1316 struct pci_dev *from)
2ee546c4 1317{ return NULL; }
d42552c3 1318
05cca6e5
GKH
1319static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1320 unsigned int device,
1321 unsigned int ss_vendor,
1322 unsigned int ss_device,
b08508c4 1323 struct pci_dev *from)
2ee546c4 1324{ return NULL; }
1da177e4 1325
05cca6e5
GKH
1326static inline struct pci_dev *pci_get_class(unsigned int class,
1327 struct pci_dev *from)
2ee546c4 1328{ return NULL; }
1da177e4
LT
1329
1330#define pci_dev_present(ids) (0)
ed4aaadb 1331#define no_pci_devices() (1)
1da177e4
LT
1332#define pci_dev_put(dev) do { } while (0)
1333
2ee546c4
BH
1334static inline void pci_set_master(struct pci_dev *dev) { }
1335static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1336static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1337static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1338{ return -EIO; }
80be0385 1339static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1340{ return -EIO; }
4d57cdfa
FT
1341static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1342 unsigned int size)
2ee546c4 1343{ return -EIO; }
59fc67de
FT
1344static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1345 unsigned long mask)
2ee546c4 1346{ return -EIO; }
05cca6e5 1347static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1348{ return -EBUSY; }
05cca6e5
GKH
1349static inline int __pci_register_driver(struct pci_driver *drv,
1350 struct module *owner)
2ee546c4 1351{ return 0; }
05cca6e5 1352static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1353{ return 0; }
1354static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1355static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1356{ return 0; }
05cca6e5
GKH
1357static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1358 int cap)
2ee546c4 1359{ return 0; }
05cca6e5 1360static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1361{ return 0; }
05cca6e5 1362
1da177e4 1363/* Power management related routines */
2ee546c4
BH
1364static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1365static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1366static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1367{ return 0; }
3449248c 1368static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1369{ return 0; }
05cca6e5
GKH
1370static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1371 pm_message_t state)
2ee546c4 1372{ return PCI_D0; }
05cca6e5
GKH
1373static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1374 int enable)
2ee546c4 1375{ return 0; }
48a92a81 1376
05cca6e5 1377static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1378{ return -EIO; }
1379static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1380
a46e8126
KG
1381#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1382
2ee546c4 1383static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1384static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1385{ return 0; }
2ee546c4 1386static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1387
d80d0217
RD
1388static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1389{ return NULL; }
d80d0217
RD
1390static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1391 unsigned int devfn)
1392{ return NULL; }
d80d0217
RD
1393static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1394 unsigned int devfn)
1395{ return NULL; }
1396
2ee546c4
BH
1397static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1398static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
12ea6cad 1399
fb8a0d9d
WM
1400#define dev_is_pci(d) (false)
1401#define dev_is_pf(d) (false)
1402#define dev_num_vf(d) (0)
4352dfd5 1403#endif /* CONFIG_PCI */
1da177e4 1404
4352dfd5
GKH
1405/* Include architecture-dependent settings and functions */
1406
1407#include <asm/pci.h>
1da177e4
LT
1408
1409/* these helpers provide future and backwards compatibility
1410 * for accessing popular PCI BAR info */
05cca6e5
GKH
1411#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1412#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1413#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1414#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1415 ((pci_resource_start((dev), (bar)) == 0 && \
1416 pci_resource_end((dev), (bar)) == \
1417 pci_resource_start((dev), (bar))) ? 0 : \
1418 \
1419 (pci_resource_end((dev), (bar)) - \
1420 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1421
1422/* Similar to the helpers above, these manipulate per-pci_dev
1423 * driver-specific data. They are really just a wrapper around
1424 * the generic device structure functions of these calls.
1425 */
05cca6e5 1426static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1427{
1428 return dev_get_drvdata(&pdev->dev);
1429}
1430
05cca6e5 1431static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1432{
1433 dev_set_drvdata(&pdev->dev, data);
1434}
1435
1436/* If you want to know what to call your pci_dev, ask this function.
1437 * Again, it's a wrapper around the generic device.
1438 */
2fc90f61 1439static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1440{
c6c4f070 1441 return dev_name(&pdev->dev);
1da177e4
LT
1442}
1443
2311b1f2
ME
1444
1445/* Some archs don't want to expose struct resource to userland as-is
1446 * in sysfs and /proc
1447 */
1448#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1449static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1450 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1451 resource_size_t *end)
2311b1f2
ME
1452{
1453 *start = rsrc->start;
1454 *end = rsrc->end;
1455}
1456#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1457
1458
1da177e4
LT
1459/*
1460 * The world is not perfect and supplies us with broken PCI devices.
1461 * For at least a part of these bugs we need a work-around, so both
1462 * generic (drivers/pci/quirks.c) and per-architecture code can define
1463 * fixup hooks to be called for particular buggy devices.
1464 */
1465
1466struct pci_fixup {
f4ca5c6a
YL
1467 u16 vendor; /* You can use PCI_ANY_ID here of course */
1468 u16 device; /* You can use PCI_ANY_ID here of course */
1469 u32 class; /* You can use PCI_ANY_ID here too */
1470 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1471 void (*hook)(struct pci_dev *dev);
1472};
1473
1474enum pci_fixup_pass {
1475 pci_fixup_early, /* Before probing BARs */
1476 pci_fixup_header, /* After reading configuration header */
1477 pci_fixup_final, /* Final phase of device fixups */
1478 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1479 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1480 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1481 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1482 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1483};
1484
1485/* Anonymous variables would be nice... */
f4ca5c6a
YL
1486#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1487 class_shift, hook) \
ecf61c78 1488 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1489 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1490 = { vendor, device, class, class_shift, hook };
1491
1492#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1493 class_shift, hook) \
1494 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1495 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1496#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1497 class_shift, hook) \
1498 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1499 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1500#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1501 class_shift, hook) \
1502 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1503 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1504#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1505 class_shift, hook) \
1506 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1507 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1508#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1509 class_shift, hook) \
1510 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1511 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1512 class_shift, hook)
1513#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1514 class_shift, hook) \
1515 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1516 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1517 class, class_shift, hook)
1518#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1519 class_shift, hook) \
1520 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1521 suspend##hook, vendor, device, class, \
f4ca5c6a 1522 class_shift, hook)
7d2a01b8
AN
1523#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1524 class_shift, hook) \
1525 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1526 suspend_late##hook, vendor, device, \
1527 class, class_shift, hook)
f4ca5c6a 1528
1da177e4
LT
1529#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1530 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1531 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1532#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1533 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1534 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1535#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1536 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1537 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1538#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1539 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1540 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1541#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1542 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1543 resume##hook, vendor, device, \
f4ca5c6a 1544 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1545#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1546 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1547 resume_early##hook, vendor, device, \
f4ca5c6a 1548 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1549#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1550 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1551 suspend##hook, vendor, device, \
f4ca5c6a 1552 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1553#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1554 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1555 suspend_late##hook, vendor, device, \
1556 PCI_ANY_ID, 0, hook)
1da177e4 1557
93177a74 1558#ifdef CONFIG_PCI_QUIRKS
1da177e4 1559void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
12ea6cad 1560struct pci_dev *pci_get_dma_source(struct pci_dev *dev);
ad805758 1561int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1562void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1563#else
1564static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1565 struct pci_dev *dev) { }
12ea6cad
AW
1566static inline struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
1567{
1568 return pci_dev_get(dev);
1569}
ad805758
AW
1570static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1571 u16 acs_flags)
1572{
1573 return -ENOTTY;
1574}
2c744244 1575static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1576#endif
1da177e4 1577
05cca6e5 1578void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1579void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1580void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1581int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1582int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1583 const char *name);
fb7ebfe4 1584void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1585
1da177e4 1586extern int pci_pci_problems;
236561e5 1587#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1588#define PCIPCI_TRITON 2
1589#define PCIPCI_NATOMA 4
1590#define PCIPCI_VIAETBF 8
1591#define PCIPCI_VSFX 16
236561e5
AC
1592#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1593#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1594
4516a618
AN
1595extern unsigned long pci_cardbus_io_size;
1596extern unsigned long pci_cardbus_mem_size;
15856ad5 1597extern u8 pci_dfl_cache_line_size;
ac1aa47b 1598extern u8 pci_cache_line_size;
4516a618 1599
28760489
EB
1600extern unsigned long pci_hotplug_io_size;
1601extern unsigned long pci_hotplug_mem_size;
1602
f7625980 1603/* Architecture-specific versions may override these (weak) */
19792a08 1604void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1605void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1606int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1607 enum pcie_reset_state state);
eca0d467 1608int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1609void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1610void pcibios_penalize_isa_irq(int irq, int active);
575e3348 1611
699c1985
SO
1612#ifdef CONFIG_HIBERNATE_CALLBACKS
1613extern struct dev_pm_ops pcibios_pm_ops;
1614#endif
1615
7752d5cf 1616#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1617void __init pci_mmcfg_early_init(void);
1618void __init pci_mmcfg_late_init(void);
7752d5cf 1619#else
bb63b421 1620static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1621static inline void pci_mmcfg_late_init(void) { }
1622#endif
1623
642c92da 1624int pci_ext_cfg_avail(void);
0ef5f8f6 1625
1684f5dd 1626void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1627
dd7cc44d 1628#ifdef CONFIG_PCI_IOV
f39d5b72
BH
1629int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1630void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1631int pci_num_vf(struct pci_dev *dev);
5a8eb242 1632int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1633int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1634int pci_sriov_get_totalvfs(struct pci_dev *dev);
dd7cc44d
YZ
1635#else
1636static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1637{ return -ENODEV; }
1638static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1639static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1640static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1641{ return 0; }
bff73156 1642static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1643{ return 0; }
bff73156 1644static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1645{ return 0; }
dd7cc44d
YZ
1646#endif
1647
c825bc94 1648#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1649void pci_hp_create_module_link(struct pci_slot *pci_slot);
1650void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1651#endif
1652
d7b7e605
KK
1653/**
1654 * pci_pcie_cap - get the saved PCIe capability offset
1655 * @dev: PCI device
1656 *
1657 * PCIe capability offset is calculated at PCI device initialization
1658 * time and saved in the data structure. This function returns saved
1659 * PCIe capability offset. Using this instead of pci_find_capability()
1660 * reduces unnecessary search in the PCI configuration space. If you
1661 * need to calculate PCIe capability offset from raw device for some
1662 * reasons, please use pci_find_capability() instead.
1663 */
1664static inline int pci_pcie_cap(struct pci_dev *dev)
1665{
1666 return dev->pcie_cap;
1667}
1668
7eb776c4
KK
1669/**
1670 * pci_is_pcie - check if the PCI device is PCI Express capable
1671 * @dev: PCI device
1672 *
a895c28a 1673 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1674 */
1675static inline bool pci_is_pcie(struct pci_dev *dev)
1676{
a895c28a 1677 return pci_pcie_cap(dev);
7eb776c4
KK
1678}
1679
7c9c003c
MS
1680/**
1681 * pcie_caps_reg - get the PCIe Capabilities Register
1682 * @dev: PCI device
1683 */
1684static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1685{
1686 return dev->pcie_flags_reg;
1687}
1688
786e2288
YW
1689/**
1690 * pci_pcie_type - get the PCIe device/port type
1691 * @dev: PCI device
1692 */
1693static inline int pci_pcie_type(const struct pci_dev *dev)
1694{
1c531d82 1695 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1696}
1697
5d990b62 1698void pci_request_acs(void);
ad805758
AW
1699bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1700bool pci_acs_path_enabled(struct pci_dev *start,
1701 struct pci_dev *end, u16 acs_flags);
a2ce7662 1702
7ad506fa
MC
1703#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1704#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1705
1706/* Large Resource Data Type Tag Item Names */
1707#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1708#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1709#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1710
1711#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1712#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1713#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1714
1715/* Small Resource Data Type Tag Item Names */
1716#define PCI_VPD_STIN_END 0x78 /* End */
1717
1718#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1719
1720#define PCI_VPD_SRDT_TIN_MASK 0x78
1721#define PCI_VPD_SRDT_LEN_MASK 0x07
1722
1723#define PCI_VPD_LRDT_TAG_SIZE 3
1724#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1725
e1d5bdab
MC
1726#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1727
4067a854
MC
1728#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1729#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1730#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1731#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1732
a2ce7662
MC
1733/**
1734 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1735 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1736 *
1737 * Returns the extracted Large Resource Data Type length.
1738 */
1739static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1740{
1741 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1742}
1743
7ad506fa
MC
1744/**
1745 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1746 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1747 *
1748 * Returns the extracted Small Resource Data Type length.
1749 */
1750static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1751{
1752 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1753}
1754
e1d5bdab
MC
1755/**
1756 * pci_vpd_info_field_size - Extracts the information field length
1757 * @lrdt: Pointer to the beginning of an information field header
1758 *
1759 * Returns the extracted information field length.
1760 */
1761static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1762{
1763 return info_field[2];
1764}
1765
b55ac1b2
MC
1766/**
1767 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1768 * @buf: Pointer to buffered vpd data
1769 * @off: The offset into the buffer at which to begin the search
1770 * @len: The length of the vpd buffer
1771 * @rdt: The Resource Data Type to search for
1772 *
1773 * Returns the index where the Resource Data Type was found or
1774 * -ENOENT otherwise.
1775 */
1776int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1777
4067a854
MC
1778/**
1779 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1780 * @buf: Pointer to buffered vpd data
1781 * @off: The offset into the buffer at which to begin the search
1782 * @len: The length of the buffer area, relative to off, in which to search
1783 * @kw: The keyword to search for
1784 *
1785 * Returns the index where the information field keyword was found or
1786 * -ENOENT otherwise.
1787 */
1788int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1789 unsigned int len, const char *kw);
1790
98d9f30c
BH
1791/* PCI <-> OF binding helpers */
1792#ifdef CONFIG_OF
1793struct device_node;
f39d5b72
BH
1794void pci_set_of_node(struct pci_dev *dev);
1795void pci_release_of_node(struct pci_dev *dev);
1796void pci_set_bus_of_node(struct pci_bus *bus);
1797void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1798
1799/* Arch may override this (weak) */
723ec4d0 1800struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1801
3df425f3
JC
1802static inline struct device_node *
1803pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1804{
1805 return pdev ? pdev->dev.of_node : NULL;
1806}
1807
ef3b4f8c
BH
1808static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1809{
1810 return bus ? bus->dev.of_node : NULL;
1811}
1812
98d9f30c
BH
1813#else /* CONFIG_OF */
1814static inline void pci_set_of_node(struct pci_dev *dev) { }
1815static inline void pci_release_of_node(struct pci_dev *dev) { }
1816static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1817static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1818#endif /* CONFIG_OF */
1819
eb740b5f
GS
1820#ifdef CONFIG_EEH
1821static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1822{
1823 return pdev->dev.archdata.edev;
1824}
1825#endif
1826
c25dc828
AW
1827int pci_for_each_dma_alias(struct pci_dev *pdev,
1828 int (*fn)(struct pci_dev *pdev,
1829 u16 alias, void *data), void *data);
1830
166e9278
OBC
1831/**
1832 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1833 * @pdev: the PCI device
1834 *
1835 * if the device is PCIE, return NULL
1836 * if the device isn't connected to a PCIe bridge (that is its parent is a
1837 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1838 * parent
1839 */
1840struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1841
1da177e4 1842#endif /* LINUX_PCI_H */