]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/pci.h
PCI: Track the size of each saved capability data area
[mirror_ubuntu-bionic-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
536c8cb4
MW
190/* Based on the PCI Hotplug Spec, but some values are made up by us */
191enum pci_bus_speed {
192 PCI_SPEED_33MHz = 0x00,
193 PCI_SPEED_66MHz = 0x01,
194 PCI_SPEED_66MHz_PCIX = 0x02,
195 PCI_SPEED_100MHz_PCIX = 0x03,
196 PCI_SPEED_133MHz_PCIX = 0x04,
197 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
198 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
199 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
200 PCI_SPEED_66MHz_PCIX_266 = 0x09,
201 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
202 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
203 AGP_UNKNOWN = 0x0c,
204 AGP_1X = 0x0d,
205 AGP_2X = 0x0e,
206 AGP_4X = 0x0f,
207 AGP_8X = 0x10,
536c8cb4
MW
208 PCI_SPEED_66MHz_PCIX_533 = 0x11,
209 PCI_SPEED_100MHz_PCIX_533 = 0x12,
210 PCI_SPEED_133MHz_PCIX_533 = 0x13,
211 PCIE_SPEED_2_5GT = 0x14,
212 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 213 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
214 PCI_SPEED_UNKNOWN = 0xff,
215};
216
24a4742f 217struct pci_cap_saved_data {
41017f0c 218 char cap_nr;
24a4742f 219 unsigned int size;
41017f0c
SL
220 u32 data[0];
221};
222
24a4742f
AW
223struct pci_cap_saved_state {
224 struct hlist_node next;
225 struct pci_cap_saved_data cap;
226};
227
7d715a6c 228struct pcie_link_state;
ee69439c 229struct pci_vpd;
d1b054da 230struct pci_sriov;
302b4215 231struct pci_ats;
ee69439c 232
1da177e4
LT
233/*
234 * The pci_dev structure is used to describe PCI devices.
235 */
236struct pci_dev {
1da177e4
LT
237 struct list_head bus_list; /* node in per-bus list */
238 struct pci_bus *bus; /* bus this device is on */
239 struct pci_bus *subordinate; /* bus this device bridges to */
240
241 void *sysdata; /* hook for sys-specific extension */
242 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 243 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
244
245 unsigned int devfn; /* encoded device & function index */
246 unsigned short vendor;
247 unsigned short device;
248 unsigned short subsystem_vendor;
249 unsigned short subsystem_device;
250 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 251 u8 revision; /* PCI revision, low byte of class word */
1da177e4 252 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 253 u8 pcie_cap; /* PCI-E capability offset */
994a65e2 254 u8 pcie_type; /* PCI-E device/port type */
1da177e4 255 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 256 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
257
258 struct pci_driver *driver; /* which driver has allocated this device */
259 u64 dma_mask; /* Mask of the bits of bus address this
260 device implements. Normally this is
261 0xffffffff. You only need to change
262 this if your device has broken DMA
263 or supports 64-bit transfers. */
264
4d57cdfa
FT
265 struct device_dma_parameters dma_parms;
266
1da177e4
LT
267 pci_power_t current_state; /* Current operating state. In ACPI-speak,
268 this is D0-D3, D0 being fully functional,
269 and D3 being off. */
337001b6
RW
270 int pm_cap; /* PM capability offset in the
271 configuration space */
272 unsigned int pme_support:5; /* Bitmask of states from which PME#
273 can be generated */
c7f48656 274 unsigned int pme_interrupt:1;
337001b6
RW
275 unsigned int d1_support:1; /* Low power state D1 is supported */
276 unsigned int d2_support:1; /* Low power state D2 is supported */
277 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
253d2e54
JP
278 unsigned int mmio_always_on:1; /* disallow turning off io/mem
279 decoding during bar sizing */
e80bb09d 280 unsigned int wakeup_prepared:1;
1ae861e6 281 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 282
7d715a6c
SL
283#ifdef CONFIG_PCIEASPM
284 struct pcie_link_state *link_state; /* ASPM link state. */
285#endif
286
392a1ce7 287 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
288 struct device dev; /* Generic device interface */
289
1da177e4
LT
290 int cfg_size; /* Size of configuration space */
291
292 /*
293 * Instead of touching interrupt line and base address registers
294 * directly, use the values stored here. They might be different!
295 */
296 unsigned int irq;
297 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
58c84eda 298 resource_size_t fw_addr[DEVICE_COUNT_RESOURCE]; /* FW-assigned addr */
1da177e4
LT
299
300 /* These fields are used by common fixups */
301 unsigned int transparent:1; /* Transparent PCI bridge */
302 unsigned int multifunction:1;/* Part of multi-function device */
303 /* keep track of device state */
8a1bc901 304 unsigned int is_added:1;
1da177e4 305 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 306 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 307 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 308 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 309 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
310 unsigned int msi_enabled:1;
311 unsigned int msix_enabled:1;
58c3a727 312 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 313 unsigned int is_managed:1;
6d3be84a
KK
314 unsigned int is_pcie:1; /* Obsolete. Will be removed.
315 Use pci_is_pcie() instead */
260d703a 316 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 317 unsigned int state_saved:1;
d1b054da 318 unsigned int is_physfn:1;
dd7cc44d 319 unsigned int is_virtfn:1;
711d5779 320 unsigned int reset_fn:1;
28760489 321 unsigned int is_hotplug_bridge:1;
affb72c3
HY
322 unsigned int __aer_firmware_first_valid:1;
323 unsigned int __aer_firmware_first:1;
ba698ad4 324 pci_dev_flags_t dev_flags;
bae94d02 325 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 326
1da177e4 327 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 328 struct hlist_head saved_cap_space;
1da177e4
LT
329 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
330 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
331 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 332 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 333#ifdef CONFIG_PCI_MSI
4aa9bc95 334 struct list_head msi_list;
ded86d8d 335#endif
94e61088 336 struct pci_vpd *vpd;
d1b054da 337#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
338 union {
339 struct pci_sriov *sriov; /* SR-IOV capability related */
340 struct pci_dev *physfn; /* the PF this VF is associated with */
341 };
302b4215 342 struct pci_ats *ats; /* Address Translation Service */
d1b054da 343#endif
1da177e4
LT
344};
345
dda56549
Y
346static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
347{
348#ifdef CONFIG_PCI_IOV
349 if (dev->is_virtfn)
350 dev = dev->physfn;
351#endif
352
353 return dev;
354}
355
65891215
ME
356extern struct pci_dev *alloc_pci_dev(void);
357
1da177e4
LT
358#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
359#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
360#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
361
a7369f1f
LV
362static inline int pci_channel_offline(struct pci_dev *pdev)
363{
364 return (pdev->error_state != pci_channel_io_normal);
365}
366
41017f0c 367static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 368 struct pci_dev *pci_dev, char cap)
41017f0c
SL
369{
370 struct pci_cap_saved_state *tmp;
371 struct hlist_node *pos;
372
373 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
24a4742f 374 if (tmp->cap.cap_nr == cap)
41017f0c
SL
375 return tmp;
376 }
377 return NULL;
378}
379
380static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
381 struct pci_cap_saved_state *new_cap)
382{
383 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
384}
385
2fe2abf8
BH
386/*
387 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
388 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
389 * buses below host bridges or subtractive decode bridges) go in the list.
390 * Use pci_bus_for_each_resource() to iterate through all the resources.
391 */
392
393/*
394 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
395 * and there's no way to program the bridge with the details of the window.
396 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
397 * decode bit set, because they are explicit and can be programmed with _SRS.
398 */
399#define PCI_SUBTRACTIVE_DECODE 0x1
400
401struct pci_bus_resource {
402 struct list_head list;
403 struct resource *res;
404 unsigned int flags;
405};
4352dfd5
GKH
406
407#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
408
409struct pci_bus {
410 struct list_head node; /* node in list of buses */
411 struct pci_bus *parent; /* parent bus this bridge is on */
412 struct list_head children; /* list of child buses */
413 struct list_head devices; /* list of devices on this bus */
414 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 415 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
416 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
417 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
418
419 struct pci_ops *ops; /* configuration access functions */
420 void *sysdata; /* hook for sys-specific extension */
421 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
422
423 unsigned char number; /* bus number */
424 unsigned char primary; /* number of primary bridge */
425 unsigned char secondary; /* number of secondary bridge */
426 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
427 unsigned char max_bus_speed; /* enum pci_bus_speed */
428 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
429
430 char name[48];
431
432 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 433 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 434 struct device *bridge;
fd7d1ced 435 struct device dev;
1da177e4
LT
436 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
437 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 438 unsigned int is_added:1;
1da177e4
LT
439};
440
441#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 442#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 443
79af72d7
KK
444/*
445 * Returns true if the pci bus is root (behind host-pci bridge),
446 * false otherwise
447 */
448static inline bool pci_is_root_bus(struct pci_bus *pbus)
449{
450 return !(pbus->parent);
451}
452
16cf0ebc
RW
453#ifdef CONFIG_PCI_MSI
454static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
455{
456 return pci_dev->msi_enabled || pci_dev->msix_enabled;
457}
458#else
459static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
460#endif
461
1da177e4
LT
462/*
463 * Error values that may be returned by PCI functions.
464 */
465#define PCIBIOS_SUCCESSFUL 0x00
466#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
467#define PCIBIOS_BAD_VENDOR_ID 0x83
468#define PCIBIOS_DEVICE_NOT_FOUND 0x86
469#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
470#define PCIBIOS_SET_FAILED 0x88
471#define PCIBIOS_BUFFER_TOO_SMALL 0x89
472
473/* Low-level architecture-dependent routines */
474
475struct pci_ops {
476 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
477 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
478};
479
b6ce068a
MW
480/*
481 * ACPI needs to be able to access PCI config space before we've done a
482 * PCI bus scan and created pci_bus structures.
483 */
484extern int raw_pci_read(unsigned int domain, unsigned int bus,
485 unsigned int devfn, int reg, int len, u32 *val);
486extern int raw_pci_write(unsigned int domain, unsigned int bus,
487 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
488
489struct pci_bus_region {
c40a22e0
BH
490 resource_size_t start;
491 resource_size_t end;
1da177e4
LT
492};
493
494struct pci_dynids {
495 spinlock_t lock; /* protects list, index */
496 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
497};
498
392a1ce7
LV
499/* ---------------------------------------------------------------- */
500/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 501 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
502 * will be notified of PCI bus errors, and will be driven to recovery
503 * when an error occurs.
504 */
505
506typedef unsigned int __bitwise pci_ers_result_t;
507
508enum pci_ers_result {
509 /* no result/none/not supported in device driver */
510 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
511
512 /* Device driver can recover without slot reset */
513 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
514
515 /* Device driver wants slot to be reset. */
516 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
517
518 /* Device has completely failed, is unrecoverable */
519 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
520
521 /* Device driver is fully recovered and operational */
522 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
523};
524
525/* PCI bus error event callbacks */
05cca6e5 526struct pci_error_handlers {
392a1ce7
LV
527 /* PCI bus error detected on this device */
528 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 529 enum pci_channel_state error);
392a1ce7
LV
530
531 /* MMIO has been re-enabled, but not DMA */
532 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
533
534 /* PCI Express link has been reset */
535 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
536
537 /* PCI slot has been reset */
538 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
539
540 /* Device driver may resume normal operations */
541 void (*resume)(struct pci_dev *dev);
542};
543
544/* ---------------------------------------------------------------- */
545
1da177e4
LT
546struct module;
547struct pci_driver {
548 struct list_head node;
42b21932 549 const char *name;
1da177e4
LT
550 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
551 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
552 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
553 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
554 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
555 int (*resume_early) (struct pci_dev *dev);
1da177e4 556 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 557 void (*shutdown) (struct pci_dev *dev);
392a1ce7 558 struct pci_error_handlers *err_handler;
1da177e4
LT
559 struct device_driver driver;
560 struct pci_dynids dynids;
561};
562
05cca6e5 563#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 564
90a1ba0c 565/**
9f9351bb 566 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
567 * @_table: device table name
568 *
569 * This macro is used to create a struct pci_device_id array (a device table)
570 * in a generic manner.
571 */
9f9351bb 572#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
573 const struct pci_device_id _table[] __devinitconst
574
1da177e4
LT
575/**
576 * PCI_DEVICE - macro used to describe a specific pci device
577 * @vend: the 16 bit PCI Vendor ID
578 * @dev: the 16 bit PCI Device ID
579 *
580 * This macro is used to create a struct pci_device_id that matches a
581 * specific device. The subvendor and subdevice fields will be set to
582 * PCI_ANY_ID.
583 */
584#define PCI_DEVICE(vend,dev) \
585 .vendor = (vend), .device = (dev), \
586 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
587
588/**
589 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
590 * @dev_class: the class, subclass, prog-if triple for this device
591 * @dev_class_mask: the class mask for this device
592 *
593 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 594 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
595 * fields will be set to PCI_ANY_ID.
596 */
597#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
598 .class = (dev_class), .class_mask = (dev_class_mask), \
599 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
600 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
601
1597cacb
AC
602/**
603 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
604 * @vendor: the vendor name
605 * @device: the 16 bit PCI Device ID
1597cacb
AC
606 *
607 * This macro is used to create a struct pci_device_id that matches a
608 * specific PCI device. The subvendor, and subdevice fields will be set
609 * to PCI_ANY_ID. The macro allows the next field to follow as the device
610 * private data.
611 */
612
613#define PCI_VDEVICE(vendor, device) \
614 PCI_VENDOR_ID_##vendor, (device), \
615 PCI_ANY_ID, PCI_ANY_ID, 0, 0
616
1da177e4
LT
617/* these external functions are only available when PCI support is enabled */
618#ifdef CONFIG_PCI
619
620extern struct bus_type pci_bus_type;
621
622/* Do NOT directly access these two variables, unless you are arch specific pci
623 * code, or pci core code. */
624extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
625/* Some device drivers need know if pci is initiated */
626extern int no_pci_devices(void);
1da177e4
LT
627
628void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 629int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 630char *pcibios_setup(char *str);
1da177e4
LT
631
632/* Used only when drivers/pci/setup.c is used */
3b7a17fc 633resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 634 resource_size_t,
e31dd6e4 635 resource_size_t);
1da177e4
LT
636void pcibios_update_irq(struct pci_dev *, int irq);
637
2d1c8618
BH
638/* Weak but can be overriden by arch */
639void pci_fixup_cardbus(struct pci_bus *);
640
1da177e4
LT
641/* Generic PCI functions used internally */
642
d1fd4fb6 643void pcibios_scan_specific_bus(int busn);
1da177e4 644extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 645void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
646struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
647 struct pci_ops *ops, void *sysdata);
98db6f19 648static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 649 void *sysdata)
1da177e4 650{
c431ada4
RS
651 struct pci_bus *root_bus;
652 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
653 if (root_bus)
654 pci_bus_add_devices(root_bus);
655 return root_bus;
1da177e4 656}
05cca6e5
GKH
657struct pci_bus *pci_create_bus(struct device *parent, int bus,
658 struct pci_ops *ops, void *sysdata);
659struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
660 int busnr);
3749c51a 661void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 662struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
663 const char *name,
664 struct hotplug_slot *hotplug);
f46753c5 665void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 666void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 667int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 668struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 669void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 670unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 671int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 672void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
673struct resource *pci_find_parent_resource(const struct pci_dev *dev,
674 struct resource *res);
57c2cf71 675u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 676int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 677u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
678extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
679extern void pci_dev_put(struct pci_dev *dev);
680extern void pci_remove_bus(struct pci_bus *b);
681extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 682extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 683void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 684extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
685#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
686#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
687#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
688
689/* Generic PCI functions exported to card drivers */
690
388c8c16
JB
691enum pci_lost_interrupt_reason {
692 PCI_LOST_IRQ_NO_INFORMATION = 0,
693 PCI_LOST_IRQ_DISABLE_MSI,
694 PCI_LOST_IRQ_DISABLE_MSIX,
695 PCI_LOST_IRQ_DISABLE_ACPI,
696};
697enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
698int pci_find_capability(struct pci_dev *dev, int cap);
699int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
700int pci_find_ext_capability(struct pci_dev *dev, int cap);
cf4c43dd
JB
701int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
702 int cap);
05cca6e5
GKH
703int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
704int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 705struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 706
d42552c3
AM
707struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
708 struct pci_dev *from);
05cca6e5 709struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 710 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 711 struct pci_dev *from);
05cca6e5 712struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
713struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
714 unsigned int devfn);
715static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
716 unsigned int devfn)
717{
718 return pci_get_domain_bus_and_slot(0, bus, devfn);
719}
05cca6e5 720struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
721int pci_dev_present(const struct pci_device_id *ids);
722
05cca6e5
GKH
723int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
724 int where, u8 *val);
725int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
726 int where, u16 *val);
727int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
728 int where, u32 *val);
729int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
730 int where, u8 val);
731int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
732 int where, u16 val);
733int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
734 int where, u32 val);
a72b46c3 735struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
736
737static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
738{
05cca6e5 739 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
740}
741static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
742{
05cca6e5 743 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 744}
05cca6e5
GKH
745static inline int pci_read_config_dword(struct pci_dev *dev, int where,
746 u32 *val)
1da177e4 747{
05cca6e5 748 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
749}
750static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
751{
05cca6e5 752 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
753}
754static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
755{
05cca6e5 756 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 757}
05cca6e5
GKH
758static inline int pci_write_config_dword(struct pci_dev *dev, int where,
759 u32 val)
1da177e4 760{
05cca6e5 761 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
762}
763
4a7fb636 764int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
765int __must_check pci_enable_device_io(struct pci_dev *dev);
766int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 767int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
768int __must_check pcim_enable_device(struct pci_dev *pdev);
769void pcim_pin_device(struct pci_dev *pdev);
770
296ccb08
YS
771static inline int pci_is_enabled(struct pci_dev *pdev)
772{
773 return (atomic_read(&pdev->enable_cnt) > 0);
774}
775
9ac7849e
TH
776static inline int pci_is_managed(struct pci_dev *pdev)
777{
778 return pdev->is_managed;
779}
780
1da177e4
LT
781void pci_disable_device(struct pci_dev *dev);
782void pci_set_master(struct pci_dev *dev);
6a479079 783void pci_clear_master(struct pci_dev *dev);
f7bdd12d 784int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 785int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 786#define HAVE_PCI_SET_MWI
4a7fb636 787int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 788int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 789void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 790void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 791void pci_msi_off(struct pci_dev *dev);
4d57cdfa 792int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 793int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
794int pcix_get_max_mmrbc(struct pci_dev *dev);
795int pcix_get_mmrbc(struct pci_dev *dev);
796int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 797int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 798int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 799int __pci_reset_function(struct pci_dev *dev);
8dd7f803 800int pci_reset_function(struct pci_dev *dev);
14add80b 801void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 802int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 803int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
804
805/* ROM control related routines */
e416de5e
AC
806int pci_enable_rom(struct pci_dev *pdev);
807void pci_disable_rom(struct pci_dev *pdev);
144a50ea 808void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 809void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 810size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
811
812/* Power management related routines */
813int pci_save_state(struct pci_dev *dev);
1d3c16a8 814void pci_restore_state(struct pci_dev *dev);
0e5dd46b 815int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
816int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
817pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 818bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 819void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
820int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
821 bool runtime, bool enable);
0235c4fc 822int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 823pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
824int pci_prepare_to_sleep(struct pci_dev *dev);
825int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 826bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 827bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 828void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 829
6cbf8214
RW
830static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
831 bool enable)
832{
833 return __pci_enable_wake(dev, state, false, enable);
834}
1da177e4 835
b48d4425
JB
836#define PCI_EXP_IDO_REQUEST (1<<0)
837#define PCI_EXP_IDO_COMPLETION (1<<1)
838void pci_enable_ido(struct pci_dev *dev, unsigned long type);
839void pci_disable_ido(struct pci_dev *dev, unsigned long type);
840
48a92a81
JB
841enum pci_obff_signal_type {
842 PCI_EXP_OBFF_SIGNAL_L0,
843 PCI_EXP_OBFF_SIGNAL_ALWAYS,
844};
845int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type);
846void pci_disable_obff(struct pci_dev *dev);
847
51c2e0a7
JB
848bool pci_ltr_supported(struct pci_dev *dev);
849int pci_enable_ltr(struct pci_dev *dev);
850void pci_disable_ltr(struct pci_dev *dev);
851int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns);
852
bb209c82
BH
853/* For use by arch with custom probe code */
854void set_pcie_port_type(struct pci_dev *pdev);
855void set_pcie_hotplug_bridge(struct pci_dev *pdev);
856
ce5ccdef 857/* Functions for PCI Hotplug drivers to use */
05cca6e5 858int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
859#ifdef CONFIG_HOTPLUG
860unsigned int pci_rescan_bus(struct pci_bus *bus);
861#endif
ce5ccdef 862
287d19ce
SH
863/* Vital product data routines */
864ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
865ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 866int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 867
1da177e4 868/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 869void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
870void pci_bus_size_bridges(struct pci_bus *bus);
871int pci_claim_resource(struct pci_dev *, int);
872void pci_assign_unassigned_resources(void);
6841ec68 873void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4
LT
874void pdev_enable_device(struct pci_dev *);
875void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 876int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
877void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
878 int (*)(struct pci_dev *, u8, u8));
879#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 880int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 881int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 882void pci_release_regions(struct pci_dev *);
4a7fb636 883int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 884int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 885void pci_release_region(struct pci_dev *, int);
c87deff7 886int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 887int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 888void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
889
890/* drivers/pci/bus.c */
2fe2abf8
BH
891void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
892struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
893void pci_bus_remove_resources(struct pci_bus *bus);
894
89a74ecc 895#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
896 for (i = 0; \
897 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
898 i++)
89a74ecc 899
4a7fb636
AM
900int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
901 struct resource *res, resource_size_t size,
902 resource_size_t align, resource_size_t min,
903 unsigned int type_mask,
3b7a17fc
DB
904 resource_size_t (*alignf)(void *,
905 const struct resource *,
b26b2d49
DB
906 resource_size_t,
907 resource_size_t),
4a7fb636 908 void *alignf_data);
1da177e4
LT
909void pci_enable_bridges(struct pci_bus *bus);
910
863b18f4 911/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
912int __must_check __pci_register_driver(struct pci_driver *, struct module *,
913 const char *mod_name);
bba81165
AM
914
915/*
916 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
917 */
918#define pci_register_driver(driver) \
919 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 920
05cca6e5
GKH
921void pci_unregister_driver(struct pci_driver *dev);
922void pci_remove_behind_bridge(struct pci_dev *dev);
923struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
924int pci_add_dynid(struct pci_driver *drv,
925 unsigned int vendor, unsigned int device,
926 unsigned int subvendor, unsigned int subdevice,
927 unsigned int class, unsigned int class_mask,
928 unsigned long driver_data);
05cca6e5
GKH
929const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
930 struct pci_dev *dev);
931int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
932 int pass);
1da177e4 933
70298c6e 934void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 935 void *userdata);
70b9f7dc 936int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 937int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 938unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 939
deb2d2ec
BH
940int pci_set_vga_state(struct pci_dev *pdev, bool decode,
941 unsigned int command_bits, bool change_bridge);
1da177e4
LT
942/* kmem_cache style wrapper around pci_alloc_consistent() */
943
f41b1771 944#include <linux/pci-dma.h>
1da177e4
LT
945#include <linux/dmapool.h>
946
947#define pci_pool dma_pool
948#define pci_pool_create(name, pdev, size, align, allocation) \
949 dma_pool_create(name, &pdev->dev, size, align, allocation)
950#define pci_pool_destroy(pool) dma_pool_destroy(pool)
951#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
952#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
953
e24c2d96
DM
954enum pci_dma_burst_strategy {
955 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
956 strategy_parameter is N/A */
957 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
958 byte boundaries */
959 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
960 strategy_parameter byte boundaries */
961};
962
1da177e4 963struct msix_entry {
16dbef4a 964 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
965 u16 entry; /* driver uses to specify entry, OS writes */
966};
967
0366f8f7 968
1da177e4 969#ifndef CONFIG_PCI_MSI
1c8d7b0a 970static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
971{
972 return -1;
973}
974
d52877c7
YL
975static inline void pci_msi_shutdown(struct pci_dev *dev)
976{ }
05cca6e5
GKH
977static inline void pci_disable_msi(struct pci_dev *dev)
978{ }
979
a52e2e35
RW
980static inline int pci_msix_table_size(struct pci_dev *dev)
981{
982 return 0;
983}
05cca6e5
GKH
984static inline int pci_enable_msix(struct pci_dev *dev,
985 struct msix_entry *entries, int nvec)
986{
987 return -1;
988}
989
d52877c7
YL
990static inline void pci_msix_shutdown(struct pci_dev *dev)
991{ }
05cca6e5
GKH
992static inline void pci_disable_msix(struct pci_dev *dev)
993{ }
994
995static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
996{ }
997
998static inline void pci_restore_msi_state(struct pci_dev *dev)
999{ }
07ae95f9
AP
1000static inline int pci_msi_enabled(void)
1001{
1002 return 0;
1003}
1da177e4 1004#else
1c8d7b0a 1005extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 1006extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 1007extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 1008extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 1009extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 1010 struct msix_entry *entries, int nvec);
d52877c7 1011extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
1012extern void pci_disable_msix(struct pci_dev *dev);
1013extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 1014extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 1015extern int pci_msi_enabled(void);
1da177e4
LT
1016#endif
1017
ab0724ff 1018#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1019extern bool pcie_ports_disabled;
1020extern bool pcie_ports_auto;
ab0724ff
MT
1021#else
1022#define pcie_ports_disabled true
1023#define pcie_ports_auto false
1024#endif
415e12b2 1025
3e1b1600 1026#ifndef CONFIG_PCIEASPM
8b8bae90
RW
1027static inline int pcie_aspm_enabled(void) { return 0; }
1028static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1029#else
1030extern int pcie_aspm_enabled(void);
8b8bae90 1031extern bool pcie_aspm_support_enabled(void);
3e1b1600
AP
1032#endif
1033
415e12b2
RW
1034#ifdef CONFIG_PCIEAER
1035void pci_no_aer(void);
1036bool pci_aer_available(void);
1037#else
1038static inline void pci_no_aer(void) { }
1039static inline bool pci_aer_available(void) { return false; }
1040#endif
1041
43c16408
AP
1042#ifndef CONFIG_PCIE_ECRC
1043static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1044{
1045 return;
1046}
1047static inline void pcie_ecrc_get_policy(char *str) {};
1048#else
1049extern void pcie_set_ecrc_checking(struct pci_dev *dev);
1050extern void pcie_ecrc_get_policy(char *str);
1051#endif
1052
1c8d7b0a
MW
1053#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1054
8b955b0d 1055#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1056/* The functions a driver should call */
1057int ht_create_irq(struct pci_dev *dev, int idx);
1058void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1059#endif /* CONFIG_HT_IRQ */
1060
e04b0ea2
BK
1061extern void pci_block_user_cfg_access(struct pci_dev *dev);
1062extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
1063
4352dfd5
GKH
1064/*
1065 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1066 * a PCI domain is defined to be a set of PCI busses which share
1067 * configuration space.
1068 */
32a2eea7
JG
1069#ifdef CONFIG_PCI_DOMAINS
1070extern int pci_domains_supported;
1071#else
1072enum { pci_domains_supported = 0 };
05cca6e5
GKH
1073static inline int pci_domain_nr(struct pci_bus *bus)
1074{
1075 return 0;
1076}
1077
4352dfd5
GKH
1078static inline int pci_proc_domain(struct pci_bus *bus)
1079{
1080 return 0;
1081}
32a2eea7 1082#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1083
95a8b6ef
MT
1084/* some architectures require additional setup to direct VGA traffic */
1085typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1086 unsigned int command_bits, bool change_bridge);
1087extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1088
4352dfd5 1089#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1090
1091/*
1092 * If the system does not have PCI, clearly these return errors. Define
1093 * these as simple inline functions to avoid hair in drivers.
1094 */
1095
05cca6e5
GKH
1096#define _PCI_NOP(o, s, t) \
1097 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1098 int where, t val) \
1da177e4 1099 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1100
1101#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1102 _PCI_NOP(o, word, u16 x) \
1103 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1104_PCI_NOP_ALL(read, *)
1105_PCI_NOP_ALL(write,)
1106
d42552c3 1107static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1108 unsigned int device,
1109 struct pci_dev *from)
1110{
1111 return NULL;
1112}
d42552c3 1113
05cca6e5
GKH
1114static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1115 unsigned int device,
1116 unsigned int ss_vendor,
1117 unsigned int ss_device,
b08508c4 1118 struct pci_dev *from)
05cca6e5
GKH
1119{
1120 return NULL;
1121}
1da177e4 1122
05cca6e5
GKH
1123static inline struct pci_dev *pci_get_class(unsigned int class,
1124 struct pci_dev *from)
1125{
1126 return NULL;
1127}
1da177e4
LT
1128
1129#define pci_dev_present(ids) (0)
ed4aaadb 1130#define no_pci_devices() (1)
1da177e4
LT
1131#define pci_dev_put(dev) do { } while (0)
1132
05cca6e5
GKH
1133static inline void pci_set_master(struct pci_dev *dev)
1134{ }
1135
1136static inline int pci_enable_device(struct pci_dev *dev)
1137{
1138 return -EIO;
1139}
1140
1141static inline void pci_disable_device(struct pci_dev *dev)
1142{ }
1143
1144static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1145{
1146 return -EIO;
1147}
1148
80be0385
RD
1149static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1150{
1151 return -EIO;
1152}
1153
4d57cdfa
FT
1154static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1155 unsigned int size)
1156{
1157 return -EIO;
1158}
1159
59fc67de
FT
1160static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1161 unsigned long mask)
1162{
1163 return -EIO;
1164}
1165
05cca6e5
GKH
1166static inline int pci_assign_resource(struct pci_dev *dev, int i)
1167{
1168 return -EBUSY;
1169}
1170
1171static inline int __pci_register_driver(struct pci_driver *drv,
1172 struct module *owner)
1173{
1174 return 0;
1175}
1176
1177static inline int pci_register_driver(struct pci_driver *drv)
1178{
1179 return 0;
1180}
1181
1182static inline void pci_unregister_driver(struct pci_driver *drv)
1183{ }
1184
1185static inline int pci_find_capability(struct pci_dev *dev, int cap)
1186{
1187 return 0;
1188}
1189
1190static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1191 int cap)
1192{
1193 return 0;
1194}
1195
1196static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1197{
1198 return 0;
1199}
1200
1da177e4 1201/* Power management related routines */
05cca6e5
GKH
1202static inline int pci_save_state(struct pci_dev *dev)
1203{
1204 return 0;
1205}
1206
1d3c16a8
JM
1207static inline void pci_restore_state(struct pci_dev *dev)
1208{ }
1da177e4 1209
05cca6e5
GKH
1210static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1211{
1212 return 0;
1213}
1214
3449248c
RD
1215static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1216{
1217 return 0;
1218}
1219
05cca6e5
GKH
1220static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1221 pm_message_t state)
1222{
1223 return PCI_D0;
1224}
1225
1226static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1227 int enable)
1228{
1229 return 0;
1230}
1231
b48d4425
JB
1232static inline void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1233{
1234}
1235
1236static inline void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1237{
1238}
1239
48a92a81
JB
1240static inline int pci_enable_obff(struct pci_dev *dev, unsigned long type)
1241{
1242 return 0;
1243}
1244
1245static inline void pci_disable_obff(struct pci_dev *dev)
1246{
1247}
1248
05cca6e5
GKH
1249static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1250{
1251 return -EIO;
1252}
1253
1254static inline void pci_release_regions(struct pci_dev *dev)
1255{ }
0da0ead9 1256
a46e8126
KG
1257#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1258
05cca6e5
GKH
1259static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1260{ }
1261
1262static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1263{ }
e04b0ea2 1264
d80d0217
RD
1265static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1266{ return NULL; }
1267
1268static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1269 unsigned int devfn)
1270{ return NULL; }
1271
1272static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1273 unsigned int devfn)
1274{ return NULL; }
1275
92298e66
DA
1276static inline int pci_domain_nr(struct pci_bus *bus)
1277{ return 0; }
1278
fb8a0d9d
WM
1279#define dev_is_pci(d) (false)
1280#define dev_is_pf(d) (false)
1281#define dev_num_vf(d) (0)
4352dfd5 1282#endif /* CONFIG_PCI */
1da177e4 1283
4352dfd5
GKH
1284/* Include architecture-dependent settings and functions */
1285
1286#include <asm/pci.h>
1da177e4 1287
1f82de10
YL
1288#ifndef PCIBIOS_MAX_MEM_32
1289#define PCIBIOS_MAX_MEM_32 (-1)
1290#endif
1291
1da177e4
LT
1292/* these helpers provide future and backwards compatibility
1293 * for accessing popular PCI BAR info */
05cca6e5
GKH
1294#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1295#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1296#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1297#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1298 ((pci_resource_start((dev), (bar)) == 0 && \
1299 pci_resource_end((dev), (bar)) == \
1300 pci_resource_start((dev), (bar))) ? 0 : \
1301 \
1302 (pci_resource_end((dev), (bar)) - \
1303 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1304
1305/* Similar to the helpers above, these manipulate per-pci_dev
1306 * driver-specific data. They are really just a wrapper around
1307 * the generic device structure functions of these calls.
1308 */
05cca6e5 1309static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1310{
1311 return dev_get_drvdata(&pdev->dev);
1312}
1313
05cca6e5 1314static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1315{
1316 dev_set_drvdata(&pdev->dev, data);
1317}
1318
1319/* If you want to know what to call your pci_dev, ask this function.
1320 * Again, it's a wrapper around the generic device.
1321 */
2fc90f61 1322static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1323{
c6c4f070 1324 return dev_name(&pdev->dev);
1da177e4
LT
1325}
1326
2311b1f2
ME
1327
1328/* Some archs don't want to expose struct resource to userland as-is
1329 * in sysfs and /proc
1330 */
1331#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1332static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1333 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1334 resource_size_t *end)
2311b1f2
ME
1335{
1336 *start = rsrc->start;
1337 *end = rsrc->end;
1338}
1339#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1340
1341
1da177e4
LT
1342/*
1343 * The world is not perfect and supplies us with broken PCI devices.
1344 * For at least a part of these bugs we need a work-around, so both
1345 * generic (drivers/pci/quirks.c) and per-architecture code can define
1346 * fixup hooks to be called for particular buggy devices.
1347 */
1348
1349struct pci_fixup {
1350 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1351 void (*hook)(struct pci_dev *dev);
1352};
1353
1354enum pci_fixup_pass {
1355 pci_fixup_early, /* Before probing BARs */
1356 pci_fixup_header, /* After reading configuration header */
1357 pci_fixup_final, /* Final phase of device fixups */
1358 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1359 pci_fixup_resume, /* pci_device_resume() */
1360 pci_fixup_suspend, /* pci_device_suspend */
1361 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1362};
1363
1364/* Anonymous variables would be nice... */
1365#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1366 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1367 __attribute__((__section__(#section))) = { vendor, device, hook };
1368#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1369 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1370 vendor##device##hook, vendor, device, hook)
1371#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1372 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1373 vendor##device##hook, vendor, device, hook)
1374#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1375 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1376 vendor##device##hook, vendor, device, hook)
1377#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1378 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1379 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1380#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1381 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1382 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1383#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1384 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1385 resume_early##vendor##device##hook, vendor, device, hook)
1386#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1387 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1388 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1389
93177a74 1390#ifdef CONFIG_PCI_QUIRKS
1da177e4 1391void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1392#else
1393static inline void pci_fixup_device(enum pci_fixup_pass pass,
1394 struct pci_dev *dev) {}
1395#endif
1da177e4 1396
05cca6e5 1397void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1398void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1399void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1400int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1401int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1402 const char *name);
ec04b075 1403void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1404
1da177e4 1405extern int pci_pci_problems;
236561e5 1406#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1407#define PCIPCI_TRITON 2
1408#define PCIPCI_NATOMA 4
1409#define PCIPCI_VIAETBF 8
1410#define PCIPCI_VSFX 16
236561e5
AC
1411#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1412#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1413
4516a618
AN
1414extern unsigned long pci_cardbus_io_size;
1415extern unsigned long pci_cardbus_mem_size;
491424c0 1416extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1417extern u8 pci_cache_line_size;
4516a618 1418
28760489
EB
1419extern unsigned long pci_hotplug_io_size;
1420extern unsigned long pci_hotplug_mem_size;
1421
19792a08
AB
1422int pcibios_add_platform_entries(struct pci_dev *dev);
1423void pcibios_disable_device(struct pci_dev *dev);
1424int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1425 enum pcie_reset_state state);
575e3348 1426
7752d5cf 1427#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1428extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1429extern void __init pci_mmcfg_late_init(void);
1430#else
bb63b421 1431static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1432static inline void pci_mmcfg_late_init(void) { }
1433#endif
1434
0ef5f8f6
AP
1435int pci_ext_cfg_avail(struct pci_dev *dev);
1436
1684f5dd 1437void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1438
dd7cc44d
YZ
1439#ifdef CONFIG_PCI_IOV
1440extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1441extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1442extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1443extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1444#else
1445static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1446{
1447 return -ENODEV;
1448}
1449static inline void pci_disable_sriov(struct pci_dev *dev)
1450{
1451}
74bb1bcc
YZ
1452static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1453{
1454 return IRQ_NONE;
1455}
fb8a0d9d
WM
1456static inline int pci_num_vf(struct pci_dev *dev)
1457{
1458 return 0;
1459}
dd7cc44d
YZ
1460#endif
1461
c825bc94
KK
1462#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1463extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1464extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1465#endif
1466
d7b7e605
KK
1467/**
1468 * pci_pcie_cap - get the saved PCIe capability offset
1469 * @dev: PCI device
1470 *
1471 * PCIe capability offset is calculated at PCI device initialization
1472 * time and saved in the data structure. This function returns saved
1473 * PCIe capability offset. Using this instead of pci_find_capability()
1474 * reduces unnecessary search in the PCI configuration space. If you
1475 * need to calculate PCIe capability offset from raw device for some
1476 * reasons, please use pci_find_capability() instead.
1477 */
1478static inline int pci_pcie_cap(struct pci_dev *dev)
1479{
1480 return dev->pcie_cap;
1481}
1482
7eb776c4
KK
1483/**
1484 * pci_is_pcie - check if the PCI device is PCI Express capable
1485 * @dev: PCI device
1486 *
1487 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1488 */
1489static inline bool pci_is_pcie(struct pci_dev *dev)
1490{
1491 return !!pci_pcie_cap(dev);
1492}
1493
5d990b62
CW
1494void pci_request_acs(void);
1495
a2ce7662 1496
7ad506fa
MC
1497#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1498#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1499
1500/* Large Resource Data Type Tag Item Names */
1501#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1502#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1503#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1504
1505#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1506#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1507#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1508
1509/* Small Resource Data Type Tag Item Names */
1510#define PCI_VPD_STIN_END 0x78 /* End */
1511
1512#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1513
1514#define PCI_VPD_SRDT_TIN_MASK 0x78
1515#define PCI_VPD_SRDT_LEN_MASK 0x07
1516
1517#define PCI_VPD_LRDT_TAG_SIZE 3
1518#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1519
e1d5bdab
MC
1520#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1521
4067a854
MC
1522#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1523#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1524#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1525#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1526
a2ce7662
MC
1527/**
1528 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1529 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1530 *
1531 * Returns the extracted Large Resource Data Type length.
1532 */
1533static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1534{
1535 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1536}
1537
7ad506fa
MC
1538/**
1539 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1540 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1541 *
1542 * Returns the extracted Small Resource Data Type length.
1543 */
1544static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1545{
1546 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1547}
1548
e1d5bdab
MC
1549/**
1550 * pci_vpd_info_field_size - Extracts the information field length
1551 * @lrdt: Pointer to the beginning of an information field header
1552 *
1553 * Returns the extracted information field length.
1554 */
1555static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1556{
1557 return info_field[2];
1558}
1559
b55ac1b2
MC
1560/**
1561 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1562 * @buf: Pointer to buffered vpd data
1563 * @off: The offset into the buffer at which to begin the search
1564 * @len: The length of the vpd buffer
1565 * @rdt: The Resource Data Type to search for
1566 *
1567 * Returns the index where the Resource Data Type was found or
1568 * -ENOENT otherwise.
1569 */
1570int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1571
4067a854
MC
1572/**
1573 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1574 * @buf: Pointer to buffered vpd data
1575 * @off: The offset into the buffer at which to begin the search
1576 * @len: The length of the buffer area, relative to off, in which to search
1577 * @kw: The keyword to search for
1578 *
1579 * Returns the index where the information field keyword was found or
1580 * -ENOENT otherwise.
1581 */
1582int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1583 unsigned int len, const char *kw);
1584
1da177e4
LT
1585#endif /* __KERNEL__ */
1586#endif /* LINUX_PCI_H */