]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/pci.h
PCI/ASPM: Enable Latency Tolerance Reporting when supported
[mirror_ubuntu-bionic-kernel.git] / include / linux / pci.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
1da177e4
LT
2/*
3 * pci.h
4 *
5 * PCI defines and function prototypes
6 * Copyright 1994, Drew Eckhardt
7 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 *
9 * For more information, please consult the following manuals (look at
10 * http://www.pcisig.com/ for how to get them):
11 *
12 * PCI BIOS Specification
13 * PCI Local Bus Specification
14 * PCI to PCI Bridge Specification
15 * PCI System Design Guide
16 */
1da177e4
LT
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
1da177e4 20
778382e0
DW
21#include <linux/mod_devicetable.h>
22
1da177e4 23#include <linux/types.h>
98db6f19 24#include <linux/init.h>
1da177e4
LT
25#include <linux/ioport.h>
26#include <linux/list.h>
4a7fb636 27#include <linux/compiler.h>
1da177e4 28#include <linux/errno.h>
f46753c5 29#include <linux/kobject.h>
60063497 30#include <linux/atomic.h>
1da177e4 31#include <linux/device.h>
704e8953 32#include <linux/interrupt.h>
1388cc96 33#include <linux/io.h>
14d76b68 34#include <linux/resource_ext.h>
607ca46e 35#include <uapi/linux/pci.h>
1da177e4 36
7e7a43c3
AB
37#include <linux/pci_ids.h>
38
85467136
SK
39/*
40 * The PCI interface treats multi-function devices as independent
41 * devices. The slot/function address of each device is encoded
42 * in a single byte as follows:
43 *
44 * 7:3 = slot
45 * 2:0 = function
f7625980
BH
46 *
47 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 48 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 49 * the following kernel-only defines are being added here.
85467136 50 */
63ddc0b8 51#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
52/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
53#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
54
f46753c5
AC
55/* pci_slot represents a physical slot */
56struct pci_slot {
57 struct pci_bus *bus; /* The bus this slot is on */
58 struct list_head list; /* node in list of slots on this bus */
59 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
60 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
61 struct kobject kobj;
62};
63
0ad772ec
AC
64static inline const char *pci_slot_name(const struct pci_slot *slot)
65{
66 return kobject_name(&slot->kobj);
67}
68
1da177e4
LT
69/* File state for mmap()s on /proc/bus/pci/X/Y */
70enum pci_mmap_state {
71 pci_mmap_io,
72 pci_mmap_mem
73};
74
fde09c6d
YZ
75/*
76 * For PCI devices, the region numbers are assigned this way:
77 */
78enum {
79 /* #0-5: standard PCI resources */
80 PCI_STD_RESOURCES,
81 PCI_STD_RESOURCE_END = 5,
82
83 /* #6: expansion ROM resource */
84 PCI_ROM_RESOURCE,
85
d1b054da
YZ
86 /* device specific resources */
87#ifdef CONFIG_PCI_IOV
88 PCI_IOV_RESOURCES,
89 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
90#endif
91
fde09c6d
YZ
92 /* resources assigned to buses behind the bridge */
93#define PCI_BRIDGE_RESOURCE_NUM 4
94
95 PCI_BRIDGE_RESOURCES,
96 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
97 PCI_BRIDGE_RESOURCE_NUM - 1,
98
99 /* total resources associated with a PCI device */
100 PCI_NUM_RESOURCES,
101
102 /* preserve this for compatibility */
cda57bf9 103 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 104};
1da177e4 105
b352baf1
PB
106/**
107 * enum pci_interrupt_pin - PCI INTx interrupt values
108 * @PCI_INTERRUPT_UNKNOWN: Unknown or unassigned interrupt
109 * @PCI_INTERRUPT_INTA: PCI INTA pin
110 * @PCI_INTERRUPT_INTB: PCI INTB pin
111 * @PCI_INTERRUPT_INTC: PCI INTC pin
112 * @PCI_INTERRUPT_INTD: PCI INTD pin
113 *
114 * Corresponds to values for legacy PCI INTx interrupts, as can be found in the
115 * PCI_INTERRUPT_PIN register.
116 */
117enum pci_interrupt_pin {
118 PCI_INTERRUPT_UNKNOWN,
119 PCI_INTERRUPT_INTA,
120 PCI_INTERRUPT_INTB,
121 PCI_INTERRUPT_INTC,
122 PCI_INTERRUPT_INTD,
123};
124
125/* The number of legacy PCI INTx interrupts */
126#define PCI_NUM_INTX 4
127
224abb67
BH
128/*
129 * pci_power_t values must match the bits in the Capabilities PME_Support
130 * and Control/Status PowerState fields in the Power Management capability.
131 */
1da177e4
LT
132typedef int __bitwise pci_power_t;
133
4352dfd5
GKH
134#define PCI_D0 ((pci_power_t __force) 0)
135#define PCI_D1 ((pci_power_t __force) 1)
136#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
137#define PCI_D3hot ((pci_power_t __force) 3)
138#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 139#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 140#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 141
00240c38
AS
142/* Remember to update this when the list above changes! */
143extern const char *pci_power_names[];
144
145static inline const char *pci_power_name(pci_power_t state)
146{
9661e783 147 return pci_power_names[1 + (__force int) state];
00240c38
AS
148}
149
448bd857
HY
150#define PCI_PM_D2_DELAY 200
151#define PCI_PM_D3_WAIT 10
152#define PCI_PM_D3COLD_WAIT 100
153#define PCI_PM_BUS_WAIT 50
aa8c6c93 154
392a1ce7
LV
155/** The pci_channel state describes connectivity between the CPU and
156 * the pci device. If some PCI bus between here and the pci device
157 * has crashed or locked up, this info is reflected here.
158 */
159typedef unsigned int __bitwise pci_channel_state_t;
160
161enum pci_channel_state {
162 /* I/O channel is in normal state */
163 pci_channel_io_normal = (__force pci_channel_state_t) 1,
164
165 /* I/O to channel is blocked */
166 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
167
168 /* PCI card is dead */
169 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
170};
171
f7bdd12d
BK
172typedef unsigned int __bitwise pcie_reset_state_t;
173
174enum pcie_reset_state {
175 /* Reset is NOT asserted (Use to deassert reset) */
176 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
177
f7625980 178 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
179 pcie_warm_reset = (__force pcie_reset_state_t) 2,
180
f7625980 181 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
182 pcie_hot_reset = (__force pcie_reset_state_t) 3
183};
184
ba698ad4
DM
185typedef unsigned short __bitwise pci_dev_flags_t;
186enum pci_dev_flags {
187 /* INTX_DISABLE in PCI_COMMAND register disables MSI
188 * generation too.
189 */
6b121592 190 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 191 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 192 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 193 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 194 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 195 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 196 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
c8fe16e3
AW
197 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
198 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
199 /* Do not use bus resets for device */
200 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
201 /* Do not use PM reset even if device advertises NoSoftRst- */
202 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
203 /* Get VPD from function 0 VPD */
204 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ffff8858
J
205 /* a non-root bridge where translation occurs, stop alias search here */
206 PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT = (__force pci_dev_flags_t) (1 << 9),
f65fd1aa
SN
207 /* Do not use FLR even if device advertises PCI_AF_CAP */
208 PCI_DEV_FLAGS_NO_FLR_RESET = (__force pci_dev_flags_t) (1 << 10),
a99b646a 209 /* Don't use Relaxed Ordering for TLPs directed at this device */
c2eac4d3 210 PCI_DEV_FLAGS_NO_RELAXED_ORDERING = (__force pci_dev_flags_t) (1 << 11),
ba698ad4
DM
211};
212
e1d3a908
SA
213enum pci_irq_reroute_variant {
214 INTEL_IRQ_REROUTE_VARIANT = 1,
215 MAX_IRQ_REROUTE_VARIANTS = 3
216};
217
6e325a62
MT
218typedef unsigned short __bitwise pci_bus_flags_t;
219enum pci_bus_flags {
032c3d86
JD
220 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
221 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
222 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
6e325a62
MT
223};
224
59da381e
JK
225/* These values come from the PCI Express Spec */
226enum pcie_link_width {
227 PCIE_LNK_WIDTH_RESRV = 0x00,
228 PCIE_LNK_X1 = 0x01,
229 PCIE_LNK_X2 = 0x02,
230 PCIE_LNK_X4 = 0x04,
231 PCIE_LNK_X8 = 0x08,
232 PCIE_LNK_X12 = 0x0C,
233 PCIE_LNK_X16 = 0x10,
234 PCIE_LNK_X32 = 0x20,
235 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
236};
237
536c8cb4
MW
238/* Based on the PCI Hotplug Spec, but some values are made up by us */
239enum pci_bus_speed {
240 PCI_SPEED_33MHz = 0x00,
241 PCI_SPEED_66MHz = 0x01,
242 PCI_SPEED_66MHz_PCIX = 0x02,
243 PCI_SPEED_100MHz_PCIX = 0x03,
244 PCI_SPEED_133MHz_PCIX = 0x04,
245 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
246 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
247 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
248 PCI_SPEED_66MHz_PCIX_266 = 0x09,
249 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
250 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
251 AGP_UNKNOWN = 0x0c,
252 AGP_1X = 0x0d,
253 AGP_2X = 0x0e,
254 AGP_4X = 0x0f,
255 AGP_8X = 0x10,
536c8cb4
MW
256 PCI_SPEED_66MHz_PCIX_533 = 0x11,
257 PCI_SPEED_100MHz_PCIX_533 = 0x12,
258 PCI_SPEED_133MHz_PCIX_533 = 0x13,
259 PCIE_SPEED_2_5GT = 0x14,
260 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 261 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
262 PCI_SPEED_UNKNOWN = 0xff,
263};
264
24a4742f 265struct pci_cap_saved_data {
fd0f7f73
AW
266 u16 cap_nr;
267 bool cap_extended;
24a4742f 268 unsigned int size;
41017f0c
SL
269 u32 data[0];
270};
271
24a4742f
AW
272struct pci_cap_saved_state {
273 struct hlist_node next;
274 struct pci_cap_saved_data cap;
275};
276
402723ad 277struct irq_affinity;
7d715a6c 278struct pcie_link_state;
ee69439c 279struct pci_vpd;
d1b054da 280struct pci_sriov;
302b4215 281struct pci_ats;
ee69439c 282
1da177e4
LT
283/*
284 * The pci_dev structure is used to describe PCI devices.
285 */
286struct pci_dev {
1da177e4
LT
287 struct list_head bus_list; /* node in per-bus list */
288 struct pci_bus *bus; /* bus this device is on */
289 struct pci_bus *subordinate; /* bus this device bridges to */
290
291 void *sysdata; /* hook for sys-specific extension */
292 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 293 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
294
295 unsigned int devfn; /* encoded device & function index */
296 unsigned short vendor;
297 unsigned short device;
298 unsigned short subsystem_vendor;
299 unsigned short subsystem_device;
300 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 301 u8 revision; /* PCI revision, low byte of class word */
1da177e4 302 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
66b80809
KB
303#ifdef CONFIG_PCIEAER
304 u16 aer_cap; /* AER capability offset */
305#endif
f7625980 306 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
307 u8 msi_cap; /* MSI capability offset */
308 u8 msix_cap; /* MSI-X capability offset */
f7625980 309 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 310 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
311 u8 pin; /* which interrupt pin this device uses */
312 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
338c3149 313 unsigned long *dma_alias_mask;/* mask of enabled devfn aliases */
1da177e4
LT
314
315 struct pci_driver *driver; /* which driver has allocated this device */
316 u64 dma_mask; /* Mask of the bits of bus address this
317 device implements. Normally this is
318 0xffffffff. You only need to change
319 this if your device has broken DMA
320 or supports 64-bit transfers. */
321
4d57cdfa
FT
322 struct device_dma_parameters dma_parms;
323
1da177e4
LT
324 pci_power_t current_state; /* Current operating state. In ACPI-speak,
325 this is D0-D3, D0 being fully functional,
326 and D3 being off. */
703860ed 327 u8 pm_cap; /* PM capability offset */
337001b6
RW
328 unsigned int pme_support:5; /* Bitmask of states from which PME#
329 can be generated */
379021d5 330 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
331 unsigned int d1_support:1; /* Low power state D1 is supported */
332 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
333 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
334 unsigned int no_d3cold:1; /* D3cold is forbidden */
9d26d3a8 335 unsigned int bridge_d3:1; /* Allow D3 for bridge */
448bd857 336 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
337 unsigned int mmio_always_on:1; /* disallow turning off io/mem
338 decoding during bar sizing */
e80bb09d 339 unsigned int wakeup_prepared:1;
448bd857
HY
340 unsigned int runtime_d3cold:1; /* whether go through runtime
341 D3cold, not set for devices
342 powered on/off by the
343 corresponding bridge */
b440bde7 344 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
576243b3
KB
345 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
346 controlled exclusively by
347 user sysfs */
1ae861e6 348 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 349 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 350
7d715a6c 351#ifdef CONFIG_PCIEASPM
f7625980 352 struct pcie_link_state *link_state; /* ASPM link state */
2b78239e
BH
353 unsigned int ltr_path:1; /* Latency Tolerance Reporting
354 supported from root to here */
7d715a6c
SL
355#endif
356
392a1ce7 357 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
358 struct device dev; /* Generic device interface */
359
1da177e4
LT
360 int cfg_size; /* Size of configuration space */
361
362 /*
363 * Instead of touching interrupt line and base address registers
364 * directly, use the values stored here. They might be different!
365 */
366 unsigned int irq;
367 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
368
58d9a38f 369 bool match_driver; /* Skip attaching driver */
1da177e4 370 /* These fields are used by common fixups */
f7625980 371 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
372 unsigned int multifunction:1;/* Part of multi-function device */
373 /* keep track of device state */
8a1bc901 374 unsigned int is_added:1;
1da177e4 375 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 376 unsigned int no_msi:1; /* device may not use msi */
f144d149 377 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 378 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 379 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 380 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 381 unsigned int msi_enabled:1;
99dc804d 382 unsigned int msix_enabled:1;
58c3a727 383 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 384 unsigned int ats_enabled:1; /* Address Translation Service */
a4f4fa68
JPB
385 unsigned int pasid_enabled:1; /* Process Address Space ID */
386 unsigned int pri_enabled:1; /* Page Request Interface */
9ac7849e 387 unsigned int is_managed:1;
260d703a 388 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 389 unsigned int state_saved:1;
d1b054da 390 unsigned int is_physfn:1;
dd7cc44d 391 unsigned int is_virtfn:1;
711d5779 392 unsigned int reset_fn:1;
28760489 393 unsigned int is_hotplug_bridge:1;
8531e283 394 unsigned int is_thunderbolt:1; /* Thunderbolt controller */
affb72c3
HY
395 unsigned int __aer_firmware_first_valid:1;
396 unsigned int __aer_firmware_first:1;
99b3c58f 397 unsigned int broken_intx_masking:1; /* INTx masking can't be used */
2b28ae19 398 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 399 unsigned int irq_managed:1;
d0751b98 400 unsigned int has_secondary_link:1;
b84106b4 401 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
0b2c2a71 402 unsigned int is_probed:1; /* device probing in progress */
ba698ad4 403 pci_dev_flags_t dev_flags;
bae94d02 404 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 405
1da177e4 406 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 407 struct hlist_head saved_cap_space;
1da177e4
LT
408 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
409 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
410 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 411 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
9bb04a0c
JY
412
413#ifdef CONFIG_PCIE_PTM
414 unsigned int ptm_root:1;
415 unsigned int ptm_enabled:1;
8b2ec318 416 u8 ptm_granularity;
9bb04a0c 417#endif
ded86d8d 418#ifdef CONFIG_PCI_MSI
1c51b50c 419 const struct attribute_group **msi_irq_groups;
ded86d8d 420#endif
94e61088 421 struct pci_vpd *vpd;
466b3ddf 422#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
423 union {
424 struct pci_sriov *sriov; /* SR-IOV capability related */
425 struct pci_dev *physfn; /* the PF this VF is associated with */
426 };
67930995
BH
427 u16 ats_cap; /* ATS Capability offset */
428 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 429 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
4ebeb1ec
CT
430#endif
431#ifdef CONFIG_PCI_PRI
432 u32 pri_reqs_alloc; /* Number of PRI requests allocated */
433#endif
434#ifdef CONFIG_PCI_PASID
435 u16 pasid_features;
d1b054da 436#endif
dbd3fc33 437 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 438 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 439 char *driver_override; /* Driver name to force a match */
89ee9f76
KB
440
441 unsigned long priv_flags; /* Private flags for the pci driver */
1da177e4
LT
442};
443
dda56549
Y
444static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
445{
446#ifdef CONFIG_PCI_IOV
447 if (dev->is_virtfn)
448 dev = dev->physfn;
449#endif
dda56549
Y
450 return dev;
451}
452
3c6e6ae7 453struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 454
1da177e4
LT
455#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
456#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
457
a7369f1f
LV
458static inline int pci_channel_offline(struct pci_dev *pdev)
459{
460 return (pdev->error_state != pci_channel_io_normal);
461}
462
5a21d70d 463struct pci_host_bridge {
7b543663 464 struct device dev;
5a21d70d 465 struct pci_bus *bus; /* root bus */
37d6a0a6
AB
466 struct pci_ops *ops;
467 void *sysdata;
468 int busnr;
14d76b68 469 struct list_head windows; /* resource_entry */
3aa8a41e
MM
470 u8 (*swizzle_irq)(struct pci_dev *, u8 *); /* platform IRQ swizzler */
471 int (*map_irq)(const struct pci_dev *, u8, u8);
4fa2649a
YL
472 void (*release_fn)(struct pci_host_bridge *);
473 void *release_data;
37d6a0a6 474 struct msi_controller *msi;
e33caa82 475 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
62ce94a7 476 unsigned int no_ext_tags:1; /* no Extended Tags */
7c7a0e94
GP
477 /* Resource alignment requirements */
478 resource_size_t (*align_resource)(struct pci_dev *dev,
479 const struct resource *res,
480 resource_size_t start,
481 resource_size_t size,
482 resource_size_t align);
59094065 483 unsigned long private[0] ____cacheline_aligned;
5a21d70d 484};
41017f0c 485
7b543663 486#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94 487
59094065
TR
488static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
489{
490 return (void *)bridge->private;
491}
492
493static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
494{
495 return container_of(priv, struct pci_host_bridge, private);
496}
497
a52d1443 498struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
5c3f18cc
LP
499struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
500 size_t priv);
dff79b91 501void pci_free_host_bridge(struct pci_host_bridge *bridge);
7c7a0e94
GP
502struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
503
4fa2649a
YL
504void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
505 void (*release_fn)(struct pci_host_bridge *),
506 void *release_data);
7b543663 507
6c0cc950
RW
508int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
509
2fe2abf8
BH
510/*
511 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
512 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
513 * buses below host bridges or subtractive decode bridges) go in the list.
514 * Use pci_bus_for_each_resource() to iterate through all the resources.
515 */
516
517/*
518 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
519 * and there's no way to program the bridge with the details of the window.
520 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
521 * decode bit set, because they are explicit and can be programmed with _SRS.
522 */
523#define PCI_SUBTRACTIVE_DECODE 0x1
524
525struct pci_bus_resource {
526 struct list_head list;
527 struct resource *res;
528 unsigned int flags;
529};
4352dfd5
GKH
530
531#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
532
533struct pci_bus {
534 struct list_head node; /* node in list of buses */
535 struct pci_bus *parent; /* parent bus this bridge is on */
536 struct list_head children; /* list of child buses */
537 struct list_head devices; /* list of devices on this bus */
538 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
539 struct list_head slots; /* list of slots on this bus;
540 protected by pci_slot_mutex */
2fe2abf8
BH
541 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
542 struct list_head resources; /* address space routed to this bus */
92f02430 543 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
544
545 struct pci_ops *ops; /* configuration access functions */
c2791b80 546 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
547 void *sysdata; /* hook for sys-specific extension */
548 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
549
550 unsigned char number; /* bus number */
551 unsigned char primary; /* number of primary bridge */
3749c51a
MW
552 unsigned char max_bus_speed; /* enum pci_bus_speed */
553 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
554#ifdef CONFIG_PCI_DOMAINS_GENERIC
555 int domain_nr;
556#endif
1da177e4
LT
557
558 char name[48];
559
560 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 561 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 562 struct device *bridge;
fd7d1ced 563 struct device dev;
1da177e4
LT
564 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
565 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 566 unsigned int is_added:1;
1da177e4
LT
567};
568
fd7d1ced 569#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 570
79af72d7 571/*
f7625980 572 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 573 * false otherwise
77a0dfcd
BH
574 *
575 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
576 * This is incorrect because "virtual" buses added for SR-IOV (via
577 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
578 */
579static inline bool pci_is_root_bus(struct pci_bus *pbus)
580{
581 return !(pbus->parent);
582}
583
1c86438c
YW
584/**
585 * pci_is_bridge - check if the PCI device is a bridge
586 * @dev: PCI device
587 *
588 * Return true if the PCI device is bridge whether it has subordinate
589 * or not.
590 */
591static inline bool pci_is_bridge(struct pci_dev *dev)
592{
593 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
594 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
595}
596
24a0c654
AS
597#define for_each_pci_bridge(dev, bus) \
598 list_for_each_entry(dev, &bus->devices, bus_list) \
599 if (!pci_is_bridge(dev)) {} else
600
c6bde215
BH
601static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
602{
603 dev = pci_physfn(dev);
604 if (pci_is_root_bus(dev->bus))
605 return NULL;
606
607 return dev->bus->self;
608}
609
6675a601
MK
610struct device *pci_get_host_bridge_device(struct pci_dev *dev);
611void pci_put_host_bridge_device(struct device *dev);
612
16cf0ebc
RW
613#ifdef CONFIG_PCI_MSI
614static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
615{
616 return pci_dev->msi_enabled || pci_dev->msix_enabled;
617}
618#else
619static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
620#endif
621
1da177e4
LT
622/*
623 * Error values that may be returned by PCI functions.
624 */
625#define PCIBIOS_SUCCESSFUL 0x00
626#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
627#define PCIBIOS_BAD_VENDOR_ID 0x83
628#define PCIBIOS_DEVICE_NOT_FOUND 0x86
629#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
630#define PCIBIOS_SET_FAILED 0x88
631#define PCIBIOS_BUFFER_TOO_SMALL 0x89
632
a6961651 633/*
f7625980 634 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
635 */
636static inline int pcibios_err_to_errno(int err)
637{
638 if (err <= PCIBIOS_SUCCESSFUL)
639 return err; /* Assume already errno */
640
641 switch (err) {
642 case PCIBIOS_FUNC_NOT_SUPPORTED:
643 return -ENOENT;
644 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 645 return -ENOTTY;
a6961651
AW
646 case PCIBIOS_DEVICE_NOT_FOUND:
647 return -ENODEV;
648 case PCIBIOS_BAD_REGISTER_NUMBER:
649 return -EFAULT;
650 case PCIBIOS_SET_FAILED:
651 return -EIO;
652 case PCIBIOS_BUFFER_TOO_SMALL:
653 return -ENOSPC;
654 }
655
d97ffe23 656 return -ERANGE;
a6961651
AW
657}
658
1da177e4
LT
659/* Low-level architecture-dependent routines */
660
661struct pci_ops {
057bd2e0
TR
662 int (*add_bus)(struct pci_bus *bus);
663 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 664 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
665 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
666 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
667};
668
b6ce068a
MW
669/*
670 * ACPI needs to be able to access PCI config space before we've done a
671 * PCI bus scan and created pci_bus structures.
672 */
f39d5b72
BH
673int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
674 int reg, int len, u32 *val);
675int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
676 int reg, int len, u32 val);
1da177e4 677
3a9ad0b4
YL
678#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
679typedef u64 pci_bus_addr_t;
680#else
681typedef u32 pci_bus_addr_t;
682#endif
683
1da177e4 684struct pci_bus_region {
3a9ad0b4
YL
685 pci_bus_addr_t start;
686 pci_bus_addr_t end;
1da177e4
LT
687};
688
689struct pci_dynids {
690 spinlock_t lock; /* protects list, index */
691 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
692};
693
f7625980
BH
694
695/*
696 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
697 * a set of callbacks in struct pci_error_handlers, that device driver
698 * will be notified of PCI bus errors, and will be driven to recovery
699 * when an error occurs.
392a1ce7
LV
700 */
701
702typedef unsigned int __bitwise pci_ers_result_t;
703
704enum pci_ers_result {
705 /* no result/none/not supported in device driver */
706 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
707
708 /* Device driver can recover without slot reset */
709 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
710
711 /* Device driver wants slot to be reset. */
712 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
713
714 /* Device has completely failed, is unrecoverable */
715 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
716
717 /* Device driver is fully recovered and operational */
718 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
719
720 /* No AER capabilities registered for the driver */
721 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
722};
723
724/* PCI bus error event callbacks */
05cca6e5 725struct pci_error_handlers {
392a1ce7
LV
726 /* PCI bus error detected on this device */
727 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 728 enum pci_channel_state error);
392a1ce7
LV
729
730 /* MMIO has been re-enabled, but not DMA */
731 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
732
392a1ce7
LV
733 /* PCI slot has been reset */
734 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
735
3ebe7f9f 736 /* PCI function reset prepare or completed */
775755ed
CH
737 void (*reset_prepare)(struct pci_dev *dev);
738 void (*reset_done)(struct pci_dev *dev);
3ebe7f9f 739
392a1ce7
LV
740 /* Device driver may resume normal operations */
741 void (*resume)(struct pci_dev *dev);
742};
743
392a1ce7 744
1da177e4
LT
745struct module;
746struct pci_driver {
747 struct list_head node;
42b21932 748 const char *name;
1da177e4
LT
749 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
750 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
751 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
752 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
753 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
754 int (*resume_early) (struct pci_dev *dev);
1da177e4 755 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 756 void (*shutdown) (struct pci_dev *dev);
1789382a 757 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 758 const struct pci_error_handlers *err_handler;
92d50fc1 759 const struct attribute_group **groups;
1da177e4
LT
760 struct device_driver driver;
761 struct pci_dynids dynids;
762};
763
05cca6e5 764#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4
LT
765
766/**
767 * PCI_DEVICE - macro used to describe a specific pci device
768 * @vend: the 16 bit PCI Vendor ID
769 * @dev: the 16 bit PCI Device ID
770 *
771 * This macro is used to create a struct pci_device_id that matches a
772 * specific device. The subvendor and subdevice fields will be set to
773 * PCI_ANY_ID.
774 */
775#define PCI_DEVICE(vend,dev) \
776 .vendor = (vend), .device = (dev), \
777 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
778
3d567e0e
NNS
779/**
780 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
781 * @vend: the 16 bit PCI Vendor ID
782 * @dev: the 16 bit PCI Device ID
783 * @subvend: the 16 bit PCI Subvendor ID
784 * @subdev: the 16 bit PCI Subdevice ID
785 *
786 * This macro is used to create a struct pci_device_id that matches a
787 * specific device with subsystem information.
788 */
789#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
790 .vendor = (vend), .device = (dev), \
791 .subvendor = (subvend), .subdevice = (subdev)
792
1da177e4
LT
793/**
794 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
795 * @dev_class: the class, subclass, prog-if triple for this device
796 * @dev_class_mask: the class mask for this device
797 *
798 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 799 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
800 * fields will be set to PCI_ANY_ID.
801 */
802#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
803 .class = (dev_class), .class_mask = (dev_class_mask), \
804 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
805 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
806
1597cacb
AC
807/**
808 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
809 * @vend: the vendor name
810 * @dev: the 16 bit PCI Device ID
1597cacb
AC
811 *
812 * This macro is used to create a struct pci_device_id that matches a
813 * specific PCI device. The subvendor, and subdevice fields will be set
814 * to PCI_ANY_ID. The macro allows the next field to follow as the device
815 * private data.
816 */
817
c1309040
MR
818#define PCI_VDEVICE(vend, dev) \
819 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
820 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 821
5bbe029f
BH
822enum {
823 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
824 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
825 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
826 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
827 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
828 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
829 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
830};
831
1da177e4
LT
832/* these external functions are only available when PCI support is enabled */
833#ifdef CONFIG_PCI
834
5bbe029f
BH
835extern unsigned int pci_flags;
836
837static inline void pci_set_flags(int flags) { pci_flags = flags; }
838static inline void pci_add_flags(int flags) { pci_flags |= flags; }
839static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
840static inline int pci_has_flag(int flag) { return pci_flags & flag; }
841
a58674ff 842void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
843
844enum pcie_bus_config_types {
27d868b5
KB
845 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
846 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
847 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
848 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
849 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
850};
851
852extern enum pcie_bus_config_types pcie_bus_config;
853
1da177e4
LT
854extern struct bus_type pci_bus_type;
855
f7625980
BH
856/* Do NOT directly access these two variables, unless you are arch-specific PCI
857 * code, or PCI core code. */
1da177e4 858extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 859/* Some device drivers need know if PCI is initiated */
f39d5b72 860int no_pci_devices(void);
1da177e4 861
3c449ed0 862void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 863void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
864void pcibios_add_bus(struct pci_bus *bus);
865void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 866void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 867int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 868/* Architecture-specific versions may override this (weak) */
05cca6e5 869char *pcibios_setup(char *str);
1da177e4
LT
870
871/* Used only when drivers/pci/setup.c is used */
3b7a17fc 872resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 873 resource_size_t,
e31dd6e4 874 resource_size_t);
1da177e4 875
2d1c8618
BH
876/* Weak but can be overriden by arch */
877void pci_fixup_cardbus(struct pci_bus *);
878
1da177e4
LT
879/* Generic PCI functions used internally */
880
fc279850 881void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 882 struct resource *res);
fc279850 883void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 884 struct pci_bus_region *region);
d1fd4fb6 885void pcibios_scan_specific_bus(int busn);
f39d5b72 886struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 887void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 888struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
889struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
890 struct pci_ops *ops, void *sysdata,
891 struct list_head *resources);
98a35831
YL
892int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
893int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
894void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 895struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
896 struct pci_ops *ops, void *sysdata,
897 struct list_head *resources);
1228c4b6 898int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge);
05cca6e5
GKH
899struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
900 int busnr);
3749c51a 901void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 902struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
903 const char *name,
904 struct hotplug_slot *hotplug);
f46753c5 905void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
906#ifdef CONFIG_SYSFS
907void pci_dev_assign_slot(struct pci_dev *dev);
908#else
909static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
910#endif
1da177e4 911int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 912struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 913void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 914unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 915void pci_bus_add_device(struct pci_dev *dev);
1da177e4 916void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
917struct resource *pci_find_parent_resource(const struct pci_dev *dev,
918 struct resource *res);
c56d4450 919struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
3df425f3 920u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 921int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 922u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
923struct pci_dev *pci_dev_get(struct pci_dev *dev);
924void pci_dev_put(struct pci_dev *dev);
925void pci_remove_bus(struct pci_bus *b);
926void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 927void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
928void pci_stop_root_bus(struct pci_bus *bus);
929void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 930void pci_setup_cardbus(struct pci_bus *bus);
d366d28c 931void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
f39d5b72 932void pci_sort_breadthfirst(void);
fb8a0d9d
WM
933#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
934#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1da177e4
LT
935
936/* Generic PCI functions exported to card drivers */
937
388c8c16
JB
938enum pci_lost_interrupt_reason {
939 PCI_LOST_IRQ_NO_INFORMATION = 0,
940 PCI_LOST_IRQ_DISABLE_MSI,
941 PCI_LOST_IRQ_DISABLE_MSIX,
942 PCI_LOST_IRQ_DISABLE_ACPI,
943};
944enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
945int pci_find_capability(struct pci_dev *dev, int cap);
946int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
947int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 948int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
949int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
950int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 951struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 952
d42552c3
AM
953struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
954 struct pci_dev *from);
05cca6e5 955struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 956 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 957 struct pci_dev *from);
05cca6e5 958struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
959struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
960 unsigned int devfn);
961static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
962 unsigned int devfn)
963{
964 return pci_get_domain_bus_and_slot(0, bus, devfn);
965}
05cca6e5 966struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
967int pci_dev_present(const struct pci_device_id *ids);
968
05cca6e5
GKH
969int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
970 int where, u8 *val);
971int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
972 int where, u16 *val);
973int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
974 int where, u32 *val);
975int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
976 int where, u8 val);
977int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
978 int where, u16 val);
979int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
980 int where, u32 val);
1f94a94f
RH
981
982int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
983 int where, int size, u32 *val);
984int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
985 int where, int size, u32 val);
986int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
987 int where, int size, u32 *val);
988int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
989 int where, int size, u32 val);
990
a72b46c3 991struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 992
d3881e50
KB
993int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val);
994int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val);
995int pci_read_config_dword(const struct pci_dev *dev, int where, u32 *val);
996int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val);
997int pci_write_config_word(const struct pci_dev *dev, int where, u16 val);
998int pci_write_config_dword(const struct pci_dev *dev, int where, u32 val);
1da177e4 999
8c0d3a02
JL
1000int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
1001int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
1002int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
1003int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
1004int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
1005 u16 clear, u16 set);
1006int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
1007 u32 clear, u32 set);
1008
1009static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
1010 u16 set)
1011{
1012 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
1013}
1014
1015static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
1016 u32 set)
1017{
1018 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
1019}
1020
1021static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
1022 u16 clear)
1023{
1024 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
1025}
1026
1027static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
1028 u32 clear)
1029{
1030 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
1031}
1032
c63587d7
AW
1033/* user-space driven config access */
1034int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
1035int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
1036int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
1037int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
1038int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
1039int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
1040
4a7fb636 1041int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
1042int __must_check pci_enable_device_io(struct pci_dev *dev);
1043int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 1044int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
1045int __must_check pcim_enable_device(struct pci_dev *pdev);
1046void pcim_pin_device(struct pci_dev *pdev);
1047
99b3c58f
PG
1048static inline bool pci_intx_mask_supported(struct pci_dev *pdev)
1049{
1050 /*
1051 * INTx masking is supported if PCI_COMMAND_INTX_DISABLE is
1052 * writable and no quirk has marked the feature broken.
1053 */
1054 return !pdev->broken_intx_masking;
1055}
1056
296ccb08
YS
1057static inline int pci_is_enabled(struct pci_dev *pdev)
1058{
1059 return (atomic_read(&pdev->enable_cnt) > 0);
1060}
1061
9ac7849e
TH
1062static inline int pci_is_managed(struct pci_dev *pdev)
1063{
1064 return pdev->is_managed;
1065}
1066
1da177e4 1067void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1068
1069extern unsigned int pcibios_max_latency;
1da177e4 1070void pci_set_master(struct pci_dev *dev);
6a479079 1071void pci_clear_master(struct pci_dev *dev);
96c55900 1072
f7bdd12d 1073int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1074int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1075#define HAVE_PCI_SET_MWI
4a7fb636 1076int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1077int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1078void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1079void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1080bool pci_check_and_mask_intx(struct pci_dev *dev);
1081bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1082int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1083int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1084int pcix_get_max_mmrbc(struct pci_dev *dev);
1085int pcix_get_mmrbc(struct pci_dev *dev);
1086int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1087int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1088int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1089int pcie_get_mps(struct pci_dev *dev);
1090int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1091int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1092 enum pcie_link_width *width);
a60a2b73 1093void pcie_flr(struct pci_dev *dev);
a96d627a 1094int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1095int pci_reset_function(struct pci_dev *dev);
a477b9cd 1096int pci_reset_function_locked(struct pci_dev *dev);
61cf16d8 1097int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1098int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1099int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1100int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1101int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1102int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1103int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1104void pci_reset_secondary_bus(struct pci_dev *dev);
1105void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1106void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1107void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1108int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1109int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
8bb705e3
CK
1110void pci_release_resource(struct pci_dev *dev, int resno);
1111int __must_check pci_resize_resource(struct pci_dev *dev, int i, int size);
c87deff7 1112int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1113bool pci_device_is_present(struct pci_dev *pdev);
08249651 1114void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4 1115
704e8953
CH
1116int __printf(6, 7) pci_request_irq(struct pci_dev *dev, unsigned int nr,
1117 irq_handler_t handler, irq_handler_t thread_fn, void *dev_id,
1118 const char *fmt, ...);
1119void pci_free_irq(struct pci_dev *dev, unsigned int nr, void *dev_id);
1120
1da177e4 1121/* ROM control related routines */
e416de5e
AC
1122int pci_enable_rom(struct pci_dev *pdev);
1123void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1124void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1125void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1126size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1127void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1128
1129/* Power management related routines */
1130int pci_save_state(struct pci_dev *dev);
1d3c16a8 1131void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1132struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1133int pci_load_saved_state(struct pci_dev *dev,
1134 struct pci_saved_state *state);
ffbdd3f7
AW
1135int pci_load_and_free_saved_state(struct pci_dev *dev,
1136 struct pci_saved_state **state);
fd0f7f73
AW
1137struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1138struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1139 u16 cap);
1140int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1141int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1142 u16 cap, unsigned int size);
0e5dd46b 1143int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1144int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1145pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1146bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1147void pci_pme_active(struct pci_dev *dev, bool enable);
0847684c 1148int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 1149int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1150int pci_prepare_to_sleep(struct pci_dev *dev);
1151int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1152bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1153bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1154void pci_pme_wakeup_bus(struct pci_bus *bus);
9d26d3a8
MW
1155void pci_d3cold_enable(struct pci_dev *dev);
1156void pci_d3cold_disable(struct pci_dev *dev);
a99b646a 1157bool pcie_relaxed_ordering_enabled(struct pci_dev *dev);
1da177e4 1158
425c1b22
AW
1159/* PCI Virtual Channel */
1160int pci_save_vc_state(struct pci_dev *dev);
1161void pci_restore_vc_state(struct pci_dev *dev);
1162void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1163
bb209c82
BH
1164/* For use by arch with custom probe code */
1165void set_pcie_port_type(struct pci_dev *pdev);
1166void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1167
ce5ccdef 1168/* Functions for PCI Hotplug drivers to use */
05cca6e5 1169int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1170unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1171unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1172void pci_lock_rescan_remove(void);
1173void pci_unlock_rescan_remove(void);
ce5ccdef 1174
287d19ce
SH
1175/* Vital product data routines */
1176ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1177ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
cb92148b 1178int pci_set_vpd_size(struct pci_dev *dev, size_t len);
287d19ce 1179
1da177e4 1180/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1181resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1182void pci_bus_assign_resources(const struct pci_bus *bus);
765bf9b7 1183void pci_bus_claim_resources(struct pci_bus *bus);
1da177e4
LT
1184void pci_bus_size_bridges(struct pci_bus *bus);
1185int pci_claim_resource(struct pci_dev *, int);
8505e729 1186int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1187void pci_assign_unassigned_resources(void);
6841ec68 1188void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1189void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1190void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
8bb705e3 1191int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type);
1da177e4 1192void pdev_enable_device(struct pci_dev *);
842de40d 1193int pci_enable_resources(struct pci_dev *, int mask);
47a650f2 1194void pci_assign_irq(struct pci_dev *dev);
afd29f90 1195struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1da177e4 1196#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1197int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1198int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1199void pci_release_regions(struct pci_dev *);
4a7fb636 1200int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1201int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1202void pci_release_region(struct pci_dev *, int);
c87deff7 1203int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1204int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1205void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1206
1207/* drivers/pci/bus.c */
fe830ef6
JL
1208struct pci_bus *pci_bus_get(struct pci_bus *bus);
1209void pci_bus_put(struct pci_bus *bus);
45ca9e97 1210void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1211void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1212 resource_size_t offset);
45ca9e97 1213void pci_free_resource_list(struct list_head *resources);
950334bc
BH
1214void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1215 unsigned int flags);
2fe2abf8
BH
1216struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1217void pci_bus_remove_resources(struct pci_bus *bus);
950334bc
BH
1218int devm_request_pci_bus_resources(struct device *dev,
1219 struct list_head *resources);
2fe2abf8 1220
89a74ecc 1221#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1222 for (i = 0; \
1223 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1224 i++)
89a74ecc 1225
4a7fb636
AM
1226int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1227 struct resource *res, resource_size_t size,
1228 resource_size_t align, resource_size_t min,
664c2848 1229 unsigned long type_mask,
3b7a17fc
DB
1230 resource_size_t (*alignf)(void *,
1231 const struct resource *,
b26b2d49
DB
1232 resource_size_t,
1233 resource_size_t),
4a7fb636 1234 void *alignf_data);
1da177e4 1235
8b921acf 1236
483e3a99
GP
1237int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
1238 resource_size_t size);
c5076cfe
TN
1239unsigned long pci_address_to_pio(phys_addr_t addr);
1240phys_addr_t pci_pio_to_address(unsigned long pio);
8b921acf 1241int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
4d3f1384 1242void pci_unmap_iospace(struct resource *res);
490cb6dd
LP
1243void __iomem *devm_pci_remap_cfgspace(struct device *dev,
1244 resource_size_t offset,
1245 resource_size_t size);
1246void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
1247 struct resource *res);
8b921acf 1248
3a9ad0b4 1249static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1250{
1251 struct pci_bus_region region;
1252
1253 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1254 return region.start;
1255}
1256
863b18f4 1257/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1258int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1259 const char *mod_name);
bba81165
AM
1260
1261/*
1262 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1263 */
1264#define pci_register_driver(driver) \
1265 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1266
05cca6e5 1267void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1268
1269/**
1270 * module_pci_driver() - Helper macro for registering a PCI driver
1271 * @__pci_driver: pci_driver struct
1272 *
1273 * Helper macro for PCI drivers which do not do anything special in module
1274 * init/exit. This eliminates a lot of boilerplate. Each module may only
1275 * use this macro once, and calling it replaces module_init() and module_exit()
1276 */
1277#define module_pci_driver(__pci_driver) \
1278 module_driver(__pci_driver, pci_register_driver, \
1279 pci_unregister_driver)
1280
b4eb6cdb
PG
1281/**
1282 * builtin_pci_driver() - Helper macro for registering a PCI driver
1283 * @__pci_driver: pci_driver struct
1284 *
1285 * Helper macro for PCI drivers which do not do anything special in their
1286 * init code. This eliminates a lot of boilerplate. Each driver may only
1287 * use this macro once, and calling it replaces device_initcall(...)
1288 */
1289#define builtin_pci_driver(__pci_driver) \
1290 builtin_driver(__pci_driver, pci_register_driver)
1291
05cca6e5 1292struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1293int pci_add_dynid(struct pci_driver *drv,
1294 unsigned int vendor, unsigned int device,
1295 unsigned int subvendor, unsigned int subdevice,
1296 unsigned int class, unsigned int class_mask,
1297 unsigned long driver_data);
05cca6e5
GKH
1298const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1299 struct pci_dev *dev);
1300int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1301 int pass);
1da177e4 1302
70298c6e 1303void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1304 void *userdata);
ac7dc65a 1305int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1306unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1307void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1308resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1309 unsigned long type);
978d2d68 1310resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1311
3448a19d
DA
1312#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1313#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1314
deb2d2ec 1315int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1316 unsigned int command_bits, u32 flags);
fe537670 1317
4fe0d154
CH
1318#define PCI_IRQ_LEGACY (1 << 0) /* allow legacy interrupts */
1319#define PCI_IRQ_MSI (1 << 1) /* allow MSI interrupts */
1320#define PCI_IRQ_MSIX (1 << 2) /* allow MSI-X interrupts */
1321#define PCI_IRQ_AFFINITY (1 << 3) /* auto-assign affinity */
1322#define PCI_IRQ_ALL_TYPES \
1323 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
aff17164 1324
1da177e4
LT
1325/* kmem_cache style wrapper around pci_alloc_consistent() */
1326
f41b1771 1327#include <linux/pci-dma.h>
1da177e4
LT
1328#include <linux/dmapool.h>
1329
1330#define pci_pool dma_pool
1331#define pci_pool_create(name, pdev, size, align, allocation) \
1332 dma_pool_create(name, &pdev->dev, size, align, allocation)
1333#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1334#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
01a7fd33
SS
1335#define pci_pool_zalloc(pool, flags, handle) \
1336 dma_pool_zalloc(pool, flags, handle)
1da177e4
LT
1337#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1338
1da177e4 1339struct msix_entry {
16dbef4a 1340 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1341 u16 entry; /* driver uses to specify entry, OS writes */
1342};
1343
4c859804
BH
1344#ifdef CONFIG_PCI_MSI
1345int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72 1346void pci_disable_msi(struct pci_dev *dev);
4c859804 1347int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72 1348void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1349void pci_restore_msi_state(struct pci_dev *dev);
1350int pci_msi_enabled(void);
4fe03955 1351int pci_enable_msi(struct pci_dev *dev);
4c859804
BH
1352int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1353 int minvec, int maxvec);
f7fc32cb
AG
1354static inline int pci_enable_msix_exact(struct pci_dev *dev,
1355 struct msix_entry *entries, int nvec)
1356{
1357 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1358 if (rc < 0)
1359 return rc;
1360 return 0;
1361}
402723ad
CH
1362int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1363 unsigned int max_vecs, unsigned int flags,
1364 const struct irq_affinity *affd);
1365
aff17164
CH
1366void pci_free_irq_vectors(struct pci_dev *dev);
1367int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
ee8d41e5 1368const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
27ddb689 1369int pci_irq_get_node(struct pci_dev *pdev, int vec);
aff17164 1370
4c859804 1371#else
2ee546c4 1372static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1373static inline void pci_disable_msi(struct pci_dev *dev) { }
1374static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4 1375static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1376static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1377static inline int pci_msi_enabled(void) { return 0; }
4fe03955 1378static inline int pci_enable_msi(struct pci_dev *dev)
f7fc32cb 1379{ return -ENOSYS; }
302a2523
AG
1380static inline int pci_enable_msix_range(struct pci_dev *dev,
1381 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1382{ return -ENOSYS; }
f7fc32cb
AG
1383static inline int pci_enable_msix_exact(struct pci_dev *dev,
1384 struct msix_entry *entries, int nvec)
1385{ return -ENOSYS; }
402723ad
CH
1386
1387static inline int
1388pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1389 unsigned int max_vecs, unsigned int flags,
1390 const struct irq_affinity *aff_desc)
aff17164 1391{
83b4605b
CH
1392 if ((flags & PCI_IRQ_LEGACY) && min_vecs == 1 && dev->irq)
1393 return 1;
1394 return -ENOSPC;
aff17164 1395}
402723ad 1396
aff17164
CH
1397static inline void pci_free_irq_vectors(struct pci_dev *dev)
1398{
1399}
1400
1401static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1402{
1403 if (WARN_ON_ONCE(nr > 0))
1404 return -EINVAL;
1405 return dev->irq;
1406}
ee8d41e5
TG
1407static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1408 int vec)
1409{
1410 return cpu_possible_mask;
1411}
27ddb689
SL
1412
1413static inline int pci_irq_get_node(struct pci_dev *pdev, int vec)
1414{
1415 return first_online_node;
1416}
1da177e4
LT
1417#endif
1418
402723ad
CH
1419static inline int
1420pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1421 unsigned int max_vecs, unsigned int flags)
1422{
1423 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs, flags,
1424 NULL);
1425}
1426
0d58e6c1
PB
1427/**
1428 * pci_irqd_intx_xlate() - Translate PCI INTx value to an IRQ domain hwirq
1429 * @d: the INTx IRQ domain
1430 * @node: the DT node for the device whose interrupt we're translating
1431 * @intspec: the interrupt specifier data from the DT
1432 * @intsize: the number of entries in @intspec
1433 * @out_hwirq: pointer at which to write the hwirq number
1434 * @out_type: pointer at which to write the interrupt type
1435 *
1436 * Translate a PCI INTx interrupt number from device tree in the range 1-4, as
1437 * stored in the standard PCI_INTERRUPT_PIN register, to a value in the range
1438 * 0-3 suitable for use in a 4 entry IRQ domain. That is, subtract one from the
1439 * INTx value to obtain the hwirq number.
1440 *
1441 * Returns 0 on success, or -EINVAL if the interrupt specifier is out of range.
1442 */
1443static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1444 struct device_node *node,
1445 const u32 *intspec,
1446 unsigned int intsize,
1447 unsigned long *out_hwirq,
1448 unsigned int *out_type)
1449{
1450 const u32 intx = intspec[0];
1451
1452 if (intx < PCI_INTERRUPT_INTA || intx > PCI_INTERRUPT_INTD)
1453 return -EINVAL;
1454
1455 *out_hwirq = intx - PCI_INTERRUPT_INTA;
1456 return 0;
1457}
1458
ab0724ff 1459#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1460extern bool pcie_ports_disabled;
1461extern bool pcie_ports_auto;
ab0724ff
MT
1462#else
1463#define pcie_ports_disabled true
1464#define pcie_ports_auto false
1465#endif
415e12b2 1466
4c859804 1467#ifdef CONFIG_PCIEASPM
f39d5b72 1468bool pcie_aspm_support_enabled(void);
4c859804
BH
1469#else
1470static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1471#endif
1472
415e12b2
RW
1473#ifdef CONFIG_PCIEAER
1474void pci_no_aer(void);
1475bool pci_aer_available(void);
66b80809 1476int pci_aer_init(struct pci_dev *dev);
415e12b2
RW
1477#else
1478static inline void pci_no_aer(void) { }
1479static inline bool pci_aer_available(void) { return false; }
66b80809 1480static inline int pci_aer_init(struct pci_dev *d) { return -ENODEV; }
415e12b2
RW
1481#endif
1482
4c859804 1483#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1484void pcie_set_ecrc_checking(struct pci_dev *dev);
1485void pcie_ecrc_get_policy(char *str);
4c859804 1486#else
2ee546c4
BH
1487static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1488static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1489#endif
1490
edc90fee
BH
1491#ifdef CONFIG_PCI_ATS
1492/* Address Translation Service */
1493void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1494int pci_enable_ats(struct pci_dev *dev, int ps);
1495void pci_disable_ats(struct pci_dev *dev);
1496int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1497#else
ff9bee89
BH
1498static inline void pci_ats_init(struct pci_dev *d) { }
1499static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1500static inline void pci_disable_ats(struct pci_dev *d) { }
1501static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1502#endif
1503
eec097d4
BH
1504#ifdef CONFIG_PCIE_PTM
1505int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1506#else
1507static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1508{ return -EINVAL; }
1509#endif
1510
f39d5b72
BH
1511void pci_cfg_access_lock(struct pci_dev *dev);
1512bool pci_cfg_access_trylock(struct pci_dev *dev);
1513void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1514
4352dfd5
GKH
1515/*
1516 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1517 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1518 * configuration space.
1519 */
32a2eea7
JG
1520#ifdef CONFIG_PCI_DOMAINS
1521extern int pci_domains_supported;
41e5c0f8 1522int pci_get_new_domain_nr(void);
32a2eea7
JG
1523#else
1524enum { pci_domains_supported = 0 };
2ee546c4
BH
1525static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1526static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1527static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1528#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1529
670ba0c8
CM
1530/*
1531 * Generic implementation for PCI domain support. If your
1532 * architecture does not need custom management of PCI
1533 * domains then this implementation will be used
1534 */
1535#ifdef CONFIG_PCI_DOMAINS_GENERIC
1536static inline int pci_domain_nr(struct pci_bus *bus)
1537{
1538 return bus->domain_nr;
1539}
2ab51dde
TN
1540#ifdef CONFIG_ACPI
1541int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
670ba0c8 1542#else
2ab51dde
TN
1543static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1544{ return 0; }
1545#endif
9c7cb891 1546int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
670ba0c8
CM
1547#endif
1548
95a8b6ef
MT
1549/* some architectures require additional setup to direct VGA traffic */
1550typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1551 unsigned int command_bits, u32 flags);
f39d5b72 1552void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1553
be9d2e89
JT
1554static inline int
1555pci_request_io_regions(struct pci_dev *pdev, const char *name)
1556{
1557 return pci_request_selected_regions(pdev,
1558 pci_select_bars(pdev, IORESOURCE_IO), name);
1559}
1560
1561static inline void
1562pci_release_io_regions(struct pci_dev *pdev)
1563{
1564 return pci_release_selected_regions(pdev,
1565 pci_select_bars(pdev, IORESOURCE_IO));
1566}
1567
1568static inline int
1569pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1570{
1571 return pci_request_selected_regions(pdev,
1572 pci_select_bars(pdev, IORESOURCE_MEM), name);
1573}
1574
1575static inline void
1576pci_release_mem_regions(struct pci_dev *pdev)
1577{
1578 return pci_release_selected_regions(pdev,
1579 pci_select_bars(pdev, IORESOURCE_MEM));
1580}
1581
4352dfd5 1582#else /* CONFIG_PCI is not enabled */
1da177e4 1583
5bbe029f
BH
1584static inline void pci_set_flags(int flags) { }
1585static inline void pci_add_flags(int flags) { }
1586static inline void pci_clear_flags(int flags) { }
1587static inline int pci_has_flag(int flag) { return 0; }
1588
1da177e4
LT
1589/*
1590 * If the system does not have PCI, clearly these return errors. Define
1591 * these as simple inline functions to avoid hair in drivers.
1592 */
1593
05cca6e5
GKH
1594#define _PCI_NOP(o, s, t) \
1595 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1596 int where, t val) \
1da177e4 1597 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1598
1599#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1600 _PCI_NOP(o, word, u16 x) \
1601 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1602_PCI_NOP_ALL(read, *)
1603_PCI_NOP_ALL(write,)
1604
d42552c3 1605static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1606 unsigned int device,
1607 struct pci_dev *from)
2ee546c4 1608{ return NULL; }
d42552c3 1609
05cca6e5
GKH
1610static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1611 unsigned int device,
1612 unsigned int ss_vendor,
1613 unsigned int ss_device,
b08508c4 1614 struct pci_dev *from)
2ee546c4 1615{ return NULL; }
1da177e4 1616
05cca6e5
GKH
1617static inline struct pci_dev *pci_get_class(unsigned int class,
1618 struct pci_dev *from)
2ee546c4 1619{ return NULL; }
1da177e4
LT
1620
1621#define pci_dev_present(ids) (0)
ed4aaadb 1622#define no_pci_devices() (1)
1da177e4
LT
1623#define pci_dev_put(dev) do { } while (0)
1624
2ee546c4
BH
1625static inline void pci_set_master(struct pci_dev *dev) { }
1626static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1627static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1628static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1629{ return -EBUSY; }
05cca6e5
GKH
1630static inline int __pci_register_driver(struct pci_driver *drv,
1631 struct module *owner)
2ee546c4 1632{ return 0; }
05cca6e5 1633static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1634{ return 0; }
1635static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1636static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1637{ return 0; }
05cca6e5
GKH
1638static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1639 int cap)
2ee546c4 1640{ return 0; }
05cca6e5 1641static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1642{ return 0; }
05cca6e5 1643
1da177e4 1644/* Power management related routines */
2ee546c4
BH
1645static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1646static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1647static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1648{ return 0; }
3449248c 1649static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1650{ return 0; }
05cca6e5
GKH
1651static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1652 pm_message_t state)
2ee546c4 1653{ return PCI_D0; }
05cca6e5
GKH
1654static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1655 int enable)
2ee546c4 1656{ return 0; }
48a92a81 1657
afd29f90
MW
1658static inline struct resource *pci_find_resource(struct pci_dev *dev,
1659 struct resource *res)
1660{ return NULL; }
05cca6e5 1661static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1662{ return -EIO; }
1663static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1664
c5076cfe
TN
1665static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1666
2ee546c4 1667static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1668static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1669{ return 0; }
2ee546c4 1670static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1671
d80d0217
RD
1672static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1673{ return NULL; }
d80d0217
RD
1674static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1675 unsigned int devfn)
1676{ return NULL; }
d80d0217
RD
1677static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1678 unsigned int devfn)
1679{ return NULL; }
7912af5c
RD
1680static inline struct pci_dev *pci_get_domain_bus_and_slot(int domain,
1681 unsigned int bus, unsigned int devfn)
1682{ return NULL; }
d80d0217 1683
2ee546c4
BH
1684static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1685static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1686static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1687
fb8a0d9d
WM
1688#define dev_is_pci(d) (false)
1689#define dev_is_pf(d) (false)
fe594932
GU
1690static inline bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
1691{ return false; }
4352dfd5 1692#endif /* CONFIG_PCI */
1da177e4 1693
4352dfd5
GKH
1694/* Include architecture-dependent settings and functions */
1695
1696#include <asm/pci.h>
1da177e4 1697
f7195824
DW
1698/* These two functions provide almost identical functionality. Depennding
1699 * on the architecture, one will be implemented as a wrapper around the
1700 * other (in drivers/pci/mmap.c).
1701 *
1702 * pci_mmap_resource_range() maps a specific BAR, and vm->vm_pgoff
1703 * is expected to be an offset within that region.
1704 *
1705 * pci_mmap_page_range() is the legacy architecture-specific interface,
1706 * which accepts a "user visible" resource address converted by
1707 * pci_resource_to_user(), as used in the legacy mmap() interface in
1708 * /proc/bus/pci/.
1709 */
1710int pci_mmap_resource_range(struct pci_dev *dev, int bar,
1711 struct vm_area_struct *vma,
1712 enum pci_mmap_state mmap_state, int write_combine);
f66e2258
DW
1713int pci_mmap_page_range(struct pci_dev *pdev, int bar,
1714 struct vm_area_struct *vma,
11df1954
DW
1715 enum pci_mmap_state mmap_state, int write_combine);
1716
ae749c7a
DW
1717#ifndef arch_can_pci_mmap_wc
1718#define arch_can_pci_mmap_wc() 0
1719#endif
2bea36fd 1720
e854d8b2
DW
1721#ifndef arch_can_pci_mmap_io
1722#define arch_can_pci_mmap_io() 0
2bea36fd
DW
1723#define pci_iobar_pfn(pdev, bar, vma) (-EINVAL)
1724#else
1725int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma);
e854d8b2 1726#endif
ae749c7a 1727
92016ba5
JO
1728#ifndef pci_root_bus_fwnode
1729#define pci_root_bus_fwnode(bus) NULL
1730#endif
1731
1da177e4
LT
1732/* these helpers provide future and backwards compatibility
1733 * for accessing popular PCI BAR info */
05cca6e5
GKH
1734#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1735#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1736#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1737#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1738 ((pci_resource_start((dev), (bar)) == 0 && \
1739 pci_resource_end((dev), (bar)) == \
1740 pci_resource_start((dev), (bar))) ? 0 : \
1741 \
1742 (pci_resource_end((dev), (bar)) - \
1743 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1744
1745/* Similar to the helpers above, these manipulate per-pci_dev
1746 * driver-specific data. They are really just a wrapper around
1747 * the generic device structure functions of these calls.
1748 */
05cca6e5 1749static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1750{
1751 return dev_get_drvdata(&pdev->dev);
1752}
1753
05cca6e5 1754static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1755{
1756 dev_set_drvdata(&pdev->dev, data);
1757}
1758
1759/* If you want to know what to call your pci_dev, ask this function.
1760 * Again, it's a wrapper around the generic device.
1761 */
2fc90f61 1762static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1763{
c6c4f070 1764 return dev_name(&pdev->dev);
1da177e4
LT
1765}
1766
2311b1f2
ME
1767
1768/* Some archs don't want to expose struct resource to userland as-is
1769 * in sysfs and /proc
1770 */
8221a013
BH
1771#ifdef HAVE_ARCH_PCI_RESOURCE_TO_USER
1772void pci_resource_to_user(const struct pci_dev *dev, int bar,
1773 const struct resource *rsrc,
1774 resource_size_t *start, resource_size_t *end);
1775#else
2311b1f2 1776static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1777 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1778 resource_size_t *end)
2311b1f2
ME
1779{
1780 *start = rsrc->start;
1781 *end = rsrc->end;
1782}
1783#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1784
1785
1da177e4
LT
1786/*
1787 * The world is not perfect and supplies us with broken PCI devices.
1788 * For at least a part of these bugs we need a work-around, so both
1789 * generic (drivers/pci/quirks.c) and per-architecture code can define
1790 * fixup hooks to be called for particular buggy devices.
1791 */
1792
1793struct pci_fixup {
f4ca5c6a
YL
1794 u16 vendor; /* You can use PCI_ANY_ID here of course */
1795 u16 device; /* You can use PCI_ANY_ID here of course */
1796 u32 class; /* You can use PCI_ANY_ID here too */
1797 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1798 void (*hook)(struct pci_dev *dev);
1799};
1800
1801enum pci_fixup_pass {
1802 pci_fixup_early, /* Before probing BARs */
1803 pci_fixup_header, /* After reading configuration header */
1804 pci_fixup_final, /* Final phase of device fixups */
1805 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1806 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1807 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1808 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1809 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1810};
1811
1812/* Anonymous variables would be nice... */
f4ca5c6a
YL
1813#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1814 class_shift, hook) \
ecf61c78 1815 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1816 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1817 = { vendor, device, class, class_shift, hook };
1818
1819#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1820 class_shift, hook) \
1821 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1822 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1823#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1824 class_shift, hook) \
1825 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1826 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1827#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1828 class_shift, hook) \
1829 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1830 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1831#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1832 class_shift, hook) \
1833 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1834 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1835#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1836 class_shift, hook) \
1837 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1838 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1839 class_shift, hook)
1840#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1841 class_shift, hook) \
1842 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1843 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1844 class, class_shift, hook)
1845#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1846 class_shift, hook) \
1847 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1848 suspend##hook, vendor, device, class, \
f4ca5c6a 1849 class_shift, hook)
7d2a01b8
AN
1850#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1851 class_shift, hook) \
1852 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1853 suspend_late##hook, vendor, device, \
1854 class, class_shift, hook)
f4ca5c6a 1855
1da177e4
LT
1856#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1857 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1858 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1859#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1860 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1861 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1862#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1863 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1864 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1865#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1866 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1867 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1868#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1869 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1870 resume##hook, vendor, device, \
f4ca5c6a 1871 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1872#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1873 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1874 resume_early##hook, vendor, device, \
f4ca5c6a 1875 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1876#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1877 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1878 suspend##hook, vendor, device, \
f4ca5c6a 1879 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1880#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1881 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1882 suspend_late##hook, vendor, device, \
1883 PCI_ANY_ID, 0, hook)
1da177e4 1884
93177a74 1885#ifdef CONFIG_PCI_QUIRKS
1da177e4 1886void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1887int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
c1d61c9b 1888int pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1889#else
1890static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1891 struct pci_dev *dev) { }
ad805758
AW
1892static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1893 u16 acs_flags)
1894{
1895 return -ENOTTY;
1896}
c1d61c9b
AW
1897static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
1898{
1899 return -ENOTTY;
1900}
93177a74 1901#endif
1da177e4 1902
05cca6e5 1903void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1904void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1905void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1906int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1907int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1908 const char *name);
fb7ebfe4 1909void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1910
1da177e4 1911extern int pci_pci_problems;
236561e5 1912#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1913#define PCIPCI_TRITON 2
1914#define PCIPCI_NATOMA 4
1915#define PCIPCI_VIAETBF 8
1916#define PCIPCI_VSFX 16
236561e5
AC
1917#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1918#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1919
4516a618
AN
1920extern unsigned long pci_cardbus_io_size;
1921extern unsigned long pci_cardbus_mem_size;
15856ad5 1922extern u8 pci_dfl_cache_line_size;
ac1aa47b 1923extern u8 pci_cache_line_size;
4516a618 1924
28760489
EB
1925extern unsigned long pci_hotplug_io_size;
1926extern unsigned long pci_hotplug_mem_size;
e16b4660 1927extern unsigned long pci_hotplug_bus_size;
28760489 1928
f7625980 1929/* Architecture-specific versions may override these (weak) */
19792a08 1930void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1931void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1932int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1933 enum pcie_reset_state state);
eca0d467 1934int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1935void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1936void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1937int pcibios_alloc_irq(struct pci_dev *dev);
1938void pcibios_free_irq(struct pci_dev *dev);
575e3348 1939
699c1985
SO
1940#ifdef CONFIG_HIBERNATE_CALLBACKS
1941extern struct dev_pm_ops pcibios_pm_ops;
1942#endif
1943
935c760e 1944#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
f39d5b72
BH
1945void __init pci_mmcfg_early_init(void);
1946void __init pci_mmcfg_late_init(void);
7752d5cf 1947#else
bb63b421 1948static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1949static inline void pci_mmcfg_late_init(void) { }
1950#endif
1951
642c92da 1952int pci_ext_cfg_avail(void);
0ef5f8f6 1953
1684f5dd 1954void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1955void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1956
dd7cc44d 1957#ifdef CONFIG_PCI_IOV
b07579c0
WY
1958int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1959int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1960
f39d5b72
BH
1961int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1962void pci_disable_sriov(struct pci_dev *dev);
753f6124
JS
1963int pci_iov_add_virtfn(struct pci_dev *dev, int id);
1964void pci_iov_remove_virtfn(struct pci_dev *dev, int id);
f39d5b72 1965int pci_num_vf(struct pci_dev *dev);
5a8eb242 1966int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1967int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1968int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1969resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1970#else
b07579c0
WY
1971static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1972{
1973 return -ENOSYS;
1974}
1975static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1976{
1977 return -ENOSYS;
1978}
dd7cc44d 1979static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 1980{ return -ENODEV; }
753f6124 1981static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id)
c194f7ea
WY
1982{
1983 return -ENOSYS;
1984}
1985static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
753f6124 1986 int id) { }
2ee546c4 1987static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1988static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1989static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1990{ return 0; }
bff73156 1991static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1992{ return 0; }
bff73156 1993static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1994{ return 0; }
0e6c9122
WY
1995static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1996{ return 0; }
dd7cc44d
YZ
1997#endif
1998
c825bc94 1999#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
2000void pci_hp_create_module_link(struct pci_slot *pci_slot);
2001void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
2002#endif
2003
d7b7e605
KK
2004/**
2005 * pci_pcie_cap - get the saved PCIe capability offset
2006 * @dev: PCI device
2007 *
2008 * PCIe capability offset is calculated at PCI device initialization
2009 * time and saved in the data structure. This function returns saved
2010 * PCIe capability offset. Using this instead of pci_find_capability()
2011 * reduces unnecessary search in the PCI configuration space. If you
2012 * need to calculate PCIe capability offset from raw device for some
2013 * reasons, please use pci_find_capability() instead.
2014 */
2015static inline int pci_pcie_cap(struct pci_dev *dev)
2016{
2017 return dev->pcie_cap;
2018}
2019
7eb776c4
KK
2020/**
2021 * pci_is_pcie - check if the PCI device is PCI Express capable
2022 * @dev: PCI device
2023 *
a895c28a 2024 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
2025 */
2026static inline bool pci_is_pcie(struct pci_dev *dev)
2027{
a895c28a 2028 return pci_pcie_cap(dev);
7eb776c4
KK
2029}
2030
7c9c003c
MS
2031/**
2032 * pcie_caps_reg - get the PCIe Capabilities Register
2033 * @dev: PCI device
2034 */
2035static inline u16 pcie_caps_reg(const struct pci_dev *dev)
2036{
2037 return dev->pcie_flags_reg;
2038}
2039
786e2288
YW
2040/**
2041 * pci_pcie_type - get the PCIe device/port type
2042 * @dev: PCI device
2043 */
2044static inline int pci_pcie_type(const struct pci_dev *dev)
2045{
1c531d82 2046 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
2047}
2048
e784930b
JT
2049static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
2050{
2051 while (1) {
2052 if (!pci_is_pcie(dev))
2053 break;
2054 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2055 return dev;
2056 if (!dev->bus->self)
2057 break;
2058 dev = dev->bus->self;
2059 }
2060 return NULL;
2061}
2062
5d990b62 2063void pci_request_acs(void);
ad805758
AW
2064bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
2065bool pci_acs_path_enabled(struct pci_dev *start,
2066 struct pci_dev *end, u16 acs_flags);
a2ce7662 2067
7ad506fa 2068#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 2069#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
2070
2071/* Large Resource Data Type Tag Item Names */
2072#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
2073#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
2074#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
2075
2076#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
2077#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
2078#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
2079
2080/* Small Resource Data Type Tag Item Names */
9eb45d5c 2081#define PCI_VPD_STIN_END 0x0f /* End */
7ad506fa 2082
9eb45d5c 2083#define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
7ad506fa
MC
2084
2085#define PCI_VPD_SRDT_TIN_MASK 0x78
2086#define PCI_VPD_SRDT_LEN_MASK 0x07
9eb45d5c 2087#define PCI_VPD_LRDT_TIN_MASK 0x7f
7ad506fa
MC
2088
2089#define PCI_VPD_LRDT_TAG_SIZE 3
2090#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 2091
e1d5bdab
MC
2092#define PCI_VPD_INFO_FLD_HDR_SIZE 3
2093
4067a854
MC
2094#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
2095#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
2096#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 2097#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 2098
a2ce7662
MC
2099/**
2100 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
2101 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2102 *
2103 * Returns the extracted Large Resource Data Type length.
2104 */
2105static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
2106{
2107 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
2108}
2109
9eb45d5c
HR
2110/**
2111 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
2112 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2113 *
2114 * Returns the extracted Large Resource Data Type Tag item.
2115 */
2116static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
2117{
2118 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
2119}
2120
7ad506fa
MC
2121/**
2122 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
0142626d 2123 * @srdt: Pointer to the beginning of the Small Resource Data Type tag
7ad506fa
MC
2124 *
2125 * Returns the extracted Small Resource Data Type length.
2126 */
2127static inline u8 pci_vpd_srdt_size(const u8 *srdt)
2128{
2129 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
2130}
2131
9eb45d5c
HR
2132/**
2133 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
0142626d 2134 * @srdt: Pointer to the beginning of the Small Resource Data Type tag
9eb45d5c
HR
2135 *
2136 * Returns the extracted Small Resource Data Type Tag Item.
2137 */
2138static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
2139{
2140 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
2141}
2142
e1d5bdab
MC
2143/**
2144 * pci_vpd_info_field_size - Extracts the information field length
2145 * @lrdt: Pointer to the beginning of an information field header
2146 *
2147 * Returns the extracted information field length.
2148 */
2149static inline u8 pci_vpd_info_field_size(const u8 *info_field)
2150{
2151 return info_field[2];
2152}
2153
b55ac1b2
MC
2154/**
2155 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2156 * @buf: Pointer to buffered vpd data
2157 * @off: The offset into the buffer at which to begin the search
2158 * @len: The length of the vpd buffer
2159 * @rdt: The Resource Data Type to search for
2160 *
2161 * Returns the index where the Resource Data Type was found or
2162 * -ENOENT otherwise.
2163 */
2164int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2165
4067a854
MC
2166/**
2167 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2168 * @buf: Pointer to buffered vpd data
2169 * @off: The offset into the buffer at which to begin the search
2170 * @len: The length of the buffer area, relative to off, in which to search
2171 * @kw: The keyword to search for
2172 *
2173 * Returns the index where the information field keyword was found or
2174 * -ENOENT otherwise.
2175 */
2176int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2177 unsigned int len, const char *kw);
2178
98d9f30c
BH
2179/* PCI <-> OF binding helpers */
2180#ifdef CONFIG_OF
2181struct device_node;
b165e2b6 2182struct irq_domain;
f39d5b72
BH
2183void pci_set_of_node(struct pci_dev *dev);
2184void pci_release_of_node(struct pci_dev *dev);
2185void pci_set_bus_of_node(struct pci_bus *bus);
2186void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 2187struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
2188
2189/* Arch may override this (weak) */
723ec4d0 2190struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 2191
3df425f3
JC
2192static inline struct device_node *
2193pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
2194{
2195 return pdev ? pdev->dev.of_node : NULL;
2196}
2197
ef3b4f8c
BH
2198static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2199{
2200 return bus ? bus->dev.of_node : NULL;
2201}
2202
98d9f30c
BH
2203#else /* CONFIG_OF */
2204static inline void pci_set_of_node(struct pci_dev *dev) { }
2205static inline void pci_release_of_node(struct pci_dev *dev) { }
2206static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
2207static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
2208static inline struct device_node *
2209pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
2210static inline struct irq_domain *
2211pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
2212#endif /* CONFIG_OF */
2213
471036b2
SS
2214#ifdef CONFIG_ACPI
2215struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2216
2217void
2218pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2219#else
2220static inline struct irq_domain *
2221pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
2222#endif
2223
eb740b5f
GS
2224#ifdef CONFIG_EEH
2225static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2226{
2227 return pdev->dev.archdata.edev;
2228}
2229#endif
2230
f0af9593 2231void pci_add_dma_alias(struct pci_dev *dev, u8 devfn);
338c3149 2232bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
c25dc828
AW
2233int pci_for_each_dma_alias(struct pci_dev *pdev,
2234 int (*fn)(struct pci_dev *pdev,
2235 u16 alias, void *data), void *data);
2236
ce052984
EZ
2237/* helper functions for operation of device flag */
2238static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2239{
2240 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2241}
2242static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2243{
2244 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2245}
2246static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2247{
2248 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2249}
19bdb6e4
AW
2250
2251/**
2252 * pci_ari_enabled - query ARI forwarding status
2253 * @bus: the PCI bus
2254 *
2255 * Returns true if ARI forwarding is enabled.
2256 */
2257static inline bool pci_ari_enabled(struct pci_bus *bus)
2258{
2259 return bus->self && bus->self->ari_enabled;
2260}
bc4b024a 2261
8531e283
LW
2262/**
2263 * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2264 * @pdev: PCI device to check
2265 *
2266 * Walk upwards from @pdev and check for each encountered bridge if it's part
2267 * of a Thunderbolt controller. Reaching the host bridge means @pdev is not
2268 * Thunderbolt-attached. (But rather soldered to the mainboard usually.)
2269 */
2270static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2271{
2272 struct pci_dev *parent = pdev;
2273
2274 if (pdev->is_thunderbolt)
2275 return true;
2276
2277 while ((parent = pci_upstream_bridge(parent)))
2278 if (parent->is_thunderbolt)
2279 return true;
2280
2281 return false;
2282}
2283
bc4b024a
CH
2284/* provide the legacy pci_dma_* API */
2285#include <linux/pci-dma-compat.h>
2286
1da177e4 2287#endif /* LINUX_PCI_H */