]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
PCI: Use pci_is_root_bus() to check for root bus
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
74bb1bcc 32#include <linux/irqreturn.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35/* Include the ID list */
36#include <linux/pci_ids.h>
37
85467136
SK
38/*
39 * The PCI interface treats multi-function devices as independent
40 * devices. The slot/function address of each device is encoded
41 * in a single byte as follows:
42 *
43 * 7:3 = slot
44 * 2:0 = function
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined uapi/linux/pci.h
46 * In the interest of not exposing interfaces to user-space unnecessarily,
47 * the following kernel only defines are being added here.
48 */
49#define PCI_DEVID(bus, devfn) ((((u16)bus) << 8) | devfn)
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
73/* This defines the direction arg to the DMA mapping routines. */
74#define PCI_DMA_BIDIRECTIONAL 0
75#define PCI_DMA_TODEVICE 1
76#define PCI_DMA_FROMDEVICE 2
77#define PCI_DMA_NONE 3
78
fde09c6d
YZ
79/*
80 * For PCI devices, the region numbers are assigned this way:
81 */
82enum {
83 /* #0-5: standard PCI resources */
84 PCI_STD_RESOURCES,
85 PCI_STD_RESOURCE_END = 5,
86
87 /* #6: expansion ROM resource */
88 PCI_ROM_RESOURCE,
89
d1b054da
YZ
90 /* device specific resources */
91#ifdef CONFIG_PCI_IOV
92 PCI_IOV_RESOURCES,
93 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
94#endif
95
fde09c6d
YZ
96 /* resources assigned to buses behind the bridge */
97#define PCI_BRIDGE_RESOURCE_NUM 4
98
99 PCI_BRIDGE_RESOURCES,
100 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
101 PCI_BRIDGE_RESOURCE_NUM - 1,
102
103 /* total resources associated with a PCI device */
104 PCI_NUM_RESOURCES,
105
106 /* preserve this for compatibility */
cda57bf9 107 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 108};
1da177e4
LT
109
110typedef int __bitwise pci_power_t;
111
4352dfd5
GKH
112#define PCI_D0 ((pci_power_t __force) 0)
113#define PCI_D1 ((pci_power_t __force) 1)
114#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
115#define PCI_D3hot ((pci_power_t __force) 3)
116#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 117#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 118#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 119
00240c38
AS
120/* Remember to update this when the list above changes! */
121extern const char *pci_power_names[];
122
123static inline const char *pci_power_name(pci_power_t state)
124{
125 return pci_power_names[1 + (int) state];
126}
127
448bd857
HY
128#define PCI_PM_D2_DELAY 200
129#define PCI_PM_D3_WAIT 10
130#define PCI_PM_D3COLD_WAIT 100
131#define PCI_PM_BUS_WAIT 50
aa8c6c93 132
392a1ce7
LV
133/** The pci_channel state describes connectivity between the CPU and
134 * the pci device. If some PCI bus between here and the pci device
135 * has crashed or locked up, this info is reflected here.
136 */
137typedef unsigned int __bitwise pci_channel_state_t;
138
139enum pci_channel_state {
140 /* I/O channel is in normal state */
141 pci_channel_io_normal = (__force pci_channel_state_t) 1,
142
143 /* I/O to channel is blocked */
144 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
145
146 /* PCI card is dead */
147 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
148};
149
f7bdd12d
BK
150typedef unsigned int __bitwise pcie_reset_state_t;
151
152enum pcie_reset_state {
153 /* Reset is NOT asserted (Use to deassert reset) */
154 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
155
156 /* Use #PERST to reset PCI-E device */
157 pcie_warm_reset = (__force pcie_reset_state_t) 2,
158
159 /* Use PCI-E Hot Reset to reset device */
160 pcie_hot_reset = (__force pcie_reset_state_t) 3
161};
162
ba698ad4
DM
163typedef unsigned short __bitwise pci_dev_flags_t;
164enum pci_dev_flags {
165 /* INTX_DISABLE in PCI_COMMAND register disables MSI
166 * generation too.
167 */
168 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
169 /* Device configuration is irrevocably lost if disabled into D3 */
170 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
6777829c
GR
171 /* Provide indication device is assigned by a Virtual Machine Manager */
172 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) 4,
ba698ad4
DM
173};
174
e1d3a908
SA
175enum pci_irq_reroute_variant {
176 INTEL_IRQ_REROUTE_VARIANT = 1,
177 MAX_IRQ_REROUTE_VARIANTS = 3
178};
179
6e325a62
MT
180typedef unsigned short __bitwise pci_bus_flags_t;
181enum pci_bus_flags {
d556ad4b
PO
182 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
183 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
184};
185
59da381e
JK
186/* These values come from the PCI Express Spec */
187enum pcie_link_width {
188 PCIE_LNK_WIDTH_RESRV = 0x00,
189 PCIE_LNK_X1 = 0x01,
190 PCIE_LNK_X2 = 0x02,
191 PCIE_LNK_X4 = 0x04,
192 PCIE_LNK_X8 = 0x08,
193 PCIE_LNK_X12 = 0x0C,
194 PCIE_LNK_X16 = 0x10,
195 PCIE_LNK_X32 = 0x20,
196 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
197};
198
536c8cb4
MW
199/* Based on the PCI Hotplug Spec, but some values are made up by us */
200enum pci_bus_speed {
201 PCI_SPEED_33MHz = 0x00,
202 PCI_SPEED_66MHz = 0x01,
203 PCI_SPEED_66MHz_PCIX = 0x02,
204 PCI_SPEED_100MHz_PCIX = 0x03,
205 PCI_SPEED_133MHz_PCIX = 0x04,
206 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
207 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
208 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
209 PCI_SPEED_66MHz_PCIX_266 = 0x09,
210 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
211 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
212 AGP_UNKNOWN = 0x0c,
213 AGP_1X = 0x0d,
214 AGP_2X = 0x0e,
215 AGP_4X = 0x0f,
216 AGP_8X = 0x10,
536c8cb4
MW
217 PCI_SPEED_66MHz_PCIX_533 = 0x11,
218 PCI_SPEED_100MHz_PCIX_533 = 0x12,
219 PCI_SPEED_133MHz_PCIX_533 = 0x13,
220 PCIE_SPEED_2_5GT = 0x14,
221 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 222 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
223 PCI_SPEED_UNKNOWN = 0xff,
224};
225
24a4742f 226struct pci_cap_saved_data {
41017f0c 227 char cap_nr;
24a4742f 228 unsigned int size;
41017f0c
SL
229 u32 data[0];
230};
231
24a4742f
AW
232struct pci_cap_saved_state {
233 struct hlist_node next;
234 struct pci_cap_saved_data cap;
235};
236
7d715a6c 237struct pcie_link_state;
ee69439c 238struct pci_vpd;
d1b054da 239struct pci_sriov;
302b4215 240struct pci_ats;
ee69439c 241
1da177e4
LT
242/*
243 * The pci_dev structure is used to describe PCI devices.
244 */
245struct pci_dev {
1da177e4
LT
246 struct list_head bus_list; /* node in per-bus list */
247 struct pci_bus *bus; /* bus this device is on */
248 struct pci_bus *subordinate; /* bus this device bridges to */
249
250 void *sysdata; /* hook for sys-specific extension */
251 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 252 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
253
254 unsigned int devfn; /* encoded device & function index */
255 unsigned short vendor;
256 unsigned short device;
257 unsigned short subsystem_vendor;
258 unsigned short subsystem_device;
259 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 260 u8 revision; /* PCI revision, low byte of class word */
1da177e4 261 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 262 u8 pcie_cap; /* PCI-E capability offset */
e375b561
GS
263 u8 msi_cap; /* MSI capability offset */
264 u8 msix_cap; /* MSI-X capability offset */
b03e7495 265 u8 pcie_mpss:3; /* PCI-E Max Payload Size Supported */
1da177e4 266 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 267 u8 pin; /* which interrupt pin this device uses */
786e2288 268 u16 pcie_flags_reg; /* cached PCI-E Capabilities Register */
1da177e4
LT
269
270 struct pci_driver *driver; /* which driver has allocated this device */
271 u64 dma_mask; /* Mask of the bits of bus address this
272 device implements. Normally this is
273 0xffffffff. You only need to change
274 this if your device has broken DMA
275 or supports 64-bit transfers. */
276
4d57cdfa
FT
277 struct device_dma_parameters dma_parms;
278
1da177e4
LT
279 pci_power_t current_state; /* Current operating state. In ACPI-speak,
280 this is D0-D3, D0 being fully functional,
281 and D3 being off. */
703860ed 282 u8 pm_cap; /* PM capability offset */
337001b6
RW
283 unsigned int pme_support:5; /* Bitmask of states from which PME#
284 can be generated */
c7f48656 285 unsigned int pme_interrupt:1;
379021d5 286 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
287 unsigned int d1_support:1; /* Low power state D1 is supported */
288 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
289 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
290 unsigned int no_d3cold:1; /* D3cold is forbidden */
291 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
292 unsigned int mmio_always_on:1; /* disallow turning off io/mem
293 decoding during bar sizing */
e80bb09d 294 unsigned int wakeup_prepared:1;
448bd857
HY
295 unsigned int runtime_d3cold:1; /* whether go through runtime
296 D3cold, not set for devices
297 powered on/off by the
298 corresponding bridge */
1ae861e6 299 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 300 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 301
7d715a6c
SL
302#ifdef CONFIG_PCIEASPM
303 struct pcie_link_state *link_state; /* ASPM link state. */
304#endif
305
392a1ce7 306 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
307 struct device dev; /* Generic device interface */
308
1da177e4
LT
309 int cfg_size; /* Size of configuration space */
310
311 /*
312 * Instead of touching interrupt line and base address registers
313 * directly, use the values stored here. They might be different!
314 */
315 unsigned int irq;
316 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
317
58d9a38f 318 bool match_driver; /* Skip attaching driver */
1da177e4
LT
319 /* These fields are used by common fixups */
320 unsigned int transparent:1; /* Transparent PCI bridge */
321 unsigned int multifunction:1;/* Part of multi-function device */
322 /* keep track of device state */
8a1bc901 323 unsigned int is_added:1;
1da177e4 324 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 325 unsigned int no_msi:1; /* device may not use msi */
fb51ccbf 326 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 327 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 328 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
329 unsigned int msi_enabled:1;
330 unsigned int msix_enabled:1;
58c3a727 331 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 332 unsigned int is_managed:1;
260d703a 333 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 334 unsigned int state_saved:1;
d1b054da 335 unsigned int is_physfn:1;
dd7cc44d 336 unsigned int is_virtfn:1;
711d5779 337 unsigned int reset_fn:1;
28760489 338 unsigned int is_hotplug_bridge:1;
affb72c3
HY
339 unsigned int __aer_firmware_first_valid:1;
340 unsigned int __aer_firmware_first:1;
fbebb9fd 341 unsigned int broken_intx_masking:1;
2b28ae19 342 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
ba698ad4 343 pci_dev_flags_t dev_flags;
bae94d02 344 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 345
1da177e4 346 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 347 struct hlist_head saved_cap_space;
1da177e4
LT
348 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
349 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
350 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 351 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 352#ifdef CONFIG_PCI_MSI
4aa9bc95 353 struct list_head msi_list;
da8d1c8b 354 struct kset *msi_kset;
ded86d8d 355#endif
94e61088 356 struct pci_vpd *vpd;
466b3ddf 357#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
358 union {
359 struct pci_sriov *sriov; /* SR-IOV capability related */
360 struct pci_dev *physfn; /* the PF this VF is associated with */
361 };
302b4215 362 struct pci_ats *ats; /* Address Translation Service */
d1b054da 363#endif
dbd3fc33 364 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 365 size_t romlen; /* Length of ROM if it's not from the BAR */
1da177e4
LT
366};
367
dda56549
Y
368static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
369{
370#ifdef CONFIG_PCI_IOV
371 if (dev->is_virtfn)
372 dev = dev->physfn;
373#endif
374
375 return dev;
376}
377
3c6e6ae7
GZ
378struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
379struct pci_dev * __deprecated alloc_pci_dev(void);
65891215 380
1da177e4
LT
381#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
382#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
383
a7369f1f
LV
384static inline int pci_channel_offline(struct pci_dev *pdev)
385{
386 return (pdev->error_state != pci_channel_io_normal);
387}
388
67cdc827
YL
389extern struct resource busn_resource;
390
0efd5aab
BH
391struct pci_host_bridge_window {
392 struct list_head list;
393 struct resource *res; /* host bridge aperture (CPU address) */
394 resource_size_t offset; /* bus address + offset = CPU address */
395};
41017f0c 396
5a21d70d 397struct pci_host_bridge {
7b543663 398 struct device dev;
5a21d70d 399 struct pci_bus *bus; /* root bus */
0efd5aab 400 struct list_head windows; /* pci_host_bridge_windows */
4fa2649a
YL
401 void (*release_fn)(struct pci_host_bridge *);
402 void *release_data;
5a21d70d 403};
41017f0c 404
7b543663 405#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
406void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
407 void (*release_fn)(struct pci_host_bridge *),
408 void *release_data);
7b543663 409
6c0cc950
RW
410int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
411
2fe2abf8
BH
412/*
413 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
414 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
415 * buses below host bridges or subtractive decode bridges) go in the list.
416 * Use pci_bus_for_each_resource() to iterate through all the resources.
417 */
418
419/*
420 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
421 * and there's no way to program the bridge with the details of the window.
422 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
423 * decode bit set, because they are explicit and can be programmed with _SRS.
424 */
425#define PCI_SUBTRACTIVE_DECODE 0x1
426
427struct pci_bus_resource {
428 struct list_head list;
429 struct resource *res;
430 unsigned int flags;
431};
4352dfd5
GKH
432
433#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
434
435struct pci_bus {
436 struct list_head node; /* node in list of buses */
437 struct pci_bus *parent; /* parent bus this bridge is on */
438 struct list_head children; /* list of child buses */
439 struct list_head devices; /* list of devices on this bus */
440 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 441 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
442 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
443 struct list_head resources; /* address space routed to this bus */
92f02430 444 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
445
446 struct pci_ops *ops; /* configuration access functions */
0cbdcfcf 447 struct msi_chip *msi; /* MSI controller */
1da177e4
LT
448 void *sysdata; /* hook for sys-specific extension */
449 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
450
451 unsigned char number; /* bus number */
452 unsigned char primary; /* number of primary bridge */
3749c51a
MW
453 unsigned char max_bus_speed; /* enum pci_bus_speed */
454 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
455
456 char name[48];
457
458 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 459 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 460 struct device *bridge;
fd7d1ced 461 struct device dev;
1da177e4
LT
462 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
463 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 464 unsigned int is_added:1;
1da177e4
LT
465};
466
467#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 468#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 469
79af72d7
KK
470/*
471 * Returns true if the pci bus is root (behind host-pci bridge),
472 * false otherwise
473 */
474static inline bool pci_is_root_bus(struct pci_bus *pbus)
475{
476 return !(pbus->parent);
477}
478
16cf0ebc
RW
479#ifdef CONFIG_PCI_MSI
480static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
481{
482 return pci_dev->msi_enabled || pci_dev->msix_enabled;
483}
484#else
485static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
486#endif
487
1da177e4
LT
488/*
489 * Error values that may be returned by PCI functions.
490 */
491#define PCIBIOS_SUCCESSFUL 0x00
492#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
493#define PCIBIOS_BAD_VENDOR_ID 0x83
494#define PCIBIOS_DEVICE_NOT_FOUND 0x86
495#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
496#define PCIBIOS_SET_FAILED 0x88
497#define PCIBIOS_BUFFER_TOO_SMALL 0x89
498
a6961651
AW
499/*
500 * Translate above to generic errno for passing back through non-pci.
501 */
502static inline int pcibios_err_to_errno(int err)
503{
504 if (err <= PCIBIOS_SUCCESSFUL)
505 return err; /* Assume already errno */
506
507 switch (err) {
508 case PCIBIOS_FUNC_NOT_SUPPORTED:
509 return -ENOENT;
510 case PCIBIOS_BAD_VENDOR_ID:
511 return -EINVAL;
512 case PCIBIOS_DEVICE_NOT_FOUND:
513 return -ENODEV;
514 case PCIBIOS_BAD_REGISTER_NUMBER:
515 return -EFAULT;
516 case PCIBIOS_SET_FAILED:
517 return -EIO;
518 case PCIBIOS_BUFFER_TOO_SMALL:
519 return -ENOSPC;
520 }
521
522 return -ENOTTY;
523}
524
1da177e4
LT
525/* Low-level architecture-dependent routines */
526
527struct pci_ops {
528 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
529 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
530};
531
b6ce068a
MW
532/*
533 * ACPI needs to be able to access PCI config space before we've done a
534 * PCI bus scan and created pci_bus structures.
535 */
f39d5b72
BH
536int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
537 int reg, int len, u32 *val);
538int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
539 int reg, int len, u32 val);
1da177e4
LT
540
541struct pci_bus_region {
c40a22e0
BH
542 resource_size_t start;
543 resource_size_t end;
1da177e4
LT
544};
545
546struct pci_dynids {
547 spinlock_t lock; /* protects list, index */
548 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
549};
550
392a1ce7
LV
551/* ---------------------------------------------------------------- */
552/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 553 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
554 * will be notified of PCI bus errors, and will be driven to recovery
555 * when an error occurs.
556 */
557
558typedef unsigned int __bitwise pci_ers_result_t;
559
560enum pci_ers_result {
561 /* no result/none/not supported in device driver */
562 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
563
564 /* Device driver can recover without slot reset */
565 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
566
567 /* Device driver wants slot to be reset. */
568 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
569
570 /* Device has completely failed, is unrecoverable */
571 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
572
573 /* Device driver is fully recovered and operational */
574 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
575
576 /* No AER capabilities registered for the driver */
577 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
578};
579
580/* PCI bus error event callbacks */
05cca6e5 581struct pci_error_handlers {
392a1ce7
LV
582 /* PCI bus error detected on this device */
583 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 584 enum pci_channel_state error);
392a1ce7
LV
585
586 /* MMIO has been re-enabled, but not DMA */
587 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
588
589 /* PCI Express link has been reset */
590 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
591
592 /* PCI slot has been reset */
593 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
594
595 /* Device driver may resume normal operations */
596 void (*resume)(struct pci_dev *dev);
597};
598
599/* ---------------------------------------------------------------- */
600
1da177e4
LT
601struct module;
602struct pci_driver {
603 struct list_head node;
42b21932 604 const char *name;
1da177e4
LT
605 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
606 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
607 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
608 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
609 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
610 int (*resume_early) (struct pci_dev *dev);
1da177e4 611 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 612 void (*shutdown) (struct pci_dev *dev);
1789382a 613 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 614 const struct pci_error_handlers *err_handler;
1da177e4
LT
615 struct device_driver driver;
616 struct pci_dynids dynids;
617};
618
05cca6e5 619#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 620
90a1ba0c 621/**
9f9351bb 622 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
623 * @_table: device table name
624 *
625 * This macro is used to create a struct pci_device_id array (a device table)
626 * in a generic manner.
627 */
9f9351bb 628#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 629 const struct pci_device_id _table[]
90a1ba0c 630
1da177e4
LT
631/**
632 * PCI_DEVICE - macro used to describe a specific pci device
633 * @vend: the 16 bit PCI Vendor ID
634 * @dev: the 16 bit PCI Device ID
635 *
636 * This macro is used to create a struct pci_device_id that matches a
637 * specific device. The subvendor and subdevice fields will be set to
638 * PCI_ANY_ID.
639 */
640#define PCI_DEVICE(vend,dev) \
641 .vendor = (vend), .device = (dev), \
642 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
643
3d567e0e
NNS
644/**
645 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
646 * @vend: the 16 bit PCI Vendor ID
647 * @dev: the 16 bit PCI Device ID
648 * @subvend: the 16 bit PCI Subvendor ID
649 * @subdev: the 16 bit PCI Subdevice ID
650 *
651 * This macro is used to create a struct pci_device_id that matches a
652 * specific device with subsystem information.
653 */
654#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
655 .vendor = (vend), .device = (dev), \
656 .subvendor = (subvend), .subdevice = (subdev)
657
1da177e4
LT
658/**
659 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
660 * @dev_class: the class, subclass, prog-if triple for this device
661 * @dev_class_mask: the class mask for this device
662 *
663 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 664 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
665 * fields will be set to PCI_ANY_ID.
666 */
667#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
668 .class = (dev_class), .class_mask = (dev_class_mask), \
669 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
670 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
671
1597cacb
AC
672/**
673 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
674 * @vendor: the vendor name
675 * @device: the 16 bit PCI Device ID
1597cacb
AC
676 *
677 * This macro is used to create a struct pci_device_id that matches a
678 * specific PCI device. The subvendor, and subdevice fields will be set
679 * to PCI_ANY_ID. The macro allows the next field to follow as the device
680 * private data.
681 */
682
683#define PCI_VDEVICE(vendor, device) \
684 PCI_VENDOR_ID_##vendor, (device), \
685 PCI_ANY_ID, PCI_ANY_ID, 0, 0
686
1da177e4
LT
687/* these external functions are only available when PCI support is enabled */
688#ifdef CONFIG_PCI
689
a58674ff 690void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
691
692enum pcie_bus_config_types {
5f39e670 693 PCIE_BUS_TUNE_OFF,
b03e7495 694 PCIE_BUS_SAFE,
5f39e670 695 PCIE_BUS_PERFORMANCE,
b03e7495
JM
696 PCIE_BUS_PEER2PEER,
697};
698
699extern enum pcie_bus_config_types pcie_bus_config;
700
1da177e4
LT
701extern struct bus_type pci_bus_type;
702
703/* Do NOT directly access these two variables, unless you are arch specific pci
704 * code, or pci core code. */
705extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb 706/* Some device drivers need know if pci is initiated */
f39d5b72 707int no_pci_devices(void);
1da177e4 708
3c449ed0 709void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
710void pcibios_add_bus(struct pci_bus *bus);
711void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 712void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 713int __must_check pcibios_enable_device(struct pci_dev *, int mask);
2b6f2c35 714/* Architecture specific versions may override this (weak) */
05cca6e5 715char *pcibios_setup(char *str);
1da177e4
LT
716
717/* Used only when drivers/pci/setup.c is used */
3b7a17fc 718resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 719 resource_size_t,
e31dd6e4 720 resource_size_t);
1da177e4
LT
721void pcibios_update_irq(struct pci_dev *, int irq);
722
2d1c8618
BH
723/* Weak but can be overriden by arch */
724void pci_fixup_cardbus(struct pci_bus *);
725
1da177e4
LT
726/* Generic PCI functions used internally */
727
36a66cd6
BH
728void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
729 struct resource *res);
730void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
731 struct pci_bus_region *region);
d1fd4fb6 732void pcibios_scan_specific_bus(int busn);
f39d5b72 733struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 734void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
735struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
736 struct pci_ops *ops, void *sysdata);
de4b2f76 737struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
738struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
739 struct pci_ops *ops, void *sysdata,
740 struct list_head *resources);
98a35831
YL
741int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
742int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
743void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 744struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
745 struct pci_ops *ops, void *sysdata,
746 struct list_head *resources);
05cca6e5
GKH
747struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
748 int busnr);
3749c51a 749void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 750struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
751 const char *name,
752 struct hotplug_slot *hotplug);
f46753c5 753void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 754void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 755int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 756struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 757void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 758unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 759int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 760void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
761struct resource *pci_find_parent_resource(const struct pci_dev *dev,
762 struct resource *res);
3df425f3 763u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 764int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 765u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
766struct pci_dev *pci_dev_get(struct pci_dev *dev);
767void pci_dev_put(struct pci_dev *dev);
768void pci_remove_bus(struct pci_bus *b);
769void pci_stop_and_remove_bus_device(struct pci_dev *dev);
cdfcc572
YL
770void pci_stop_root_bus(struct pci_bus *bus);
771void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 772void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 773void pci_sort_breadthfirst(void);
fb8a0d9d
WM
774#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
775#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
776#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
777
778/* Generic PCI functions exported to card drivers */
779
388c8c16
JB
780enum pci_lost_interrupt_reason {
781 PCI_LOST_IRQ_NO_INFORMATION = 0,
782 PCI_LOST_IRQ_DISABLE_MSI,
783 PCI_LOST_IRQ_DISABLE_MSIX,
784 PCI_LOST_IRQ_DISABLE_ACPI,
785};
786enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
787int pci_find_capability(struct pci_dev *dev, int cap);
788int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
789int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 790int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
791int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
792int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 793struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 794
d42552c3
AM
795struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
796 struct pci_dev *from);
05cca6e5 797struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 798 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 799 struct pci_dev *from);
05cca6e5 800struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
801struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
802 unsigned int devfn);
803static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
804 unsigned int devfn)
805{
806 return pci_get_domain_bus_and_slot(0, bus, devfn);
807}
05cca6e5 808struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
809int pci_dev_present(const struct pci_device_id *ids);
810
05cca6e5
GKH
811int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
812 int where, u8 *val);
813int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
814 int where, u16 *val);
815int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
816 int where, u32 *val);
817int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
818 int where, u8 val);
819int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
820 int where, u16 val);
821int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
822 int where, u32 val);
a72b46c3 823struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 824
bf362f75 825static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 826{
05cca6e5 827 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 828}
bf362f75 829static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 830{
05cca6e5 831 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 832}
bf362f75 833static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 834 u32 *val)
1da177e4 835{
05cca6e5 836 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 837}
bf362f75 838static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 839{
05cca6e5 840 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 841}
bf362f75 842static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 843{
05cca6e5 844 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 845}
bf362f75 846static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 847 u32 val)
1da177e4 848{
05cca6e5 849 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
850}
851
8c0d3a02
JL
852int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
853int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
854int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
855int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
856int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
857 u16 clear, u16 set);
858int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
859 u32 clear, u32 set);
860
861static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
862 u16 set)
863{
864 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
865}
866
867static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
868 u32 set)
869{
870 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
871}
872
873static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
874 u16 clear)
875{
876 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
877}
878
879static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
880 u32 clear)
881{
882 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
883}
884
c63587d7
AW
885/* user-space driven config access */
886int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
887int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
888int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
889int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
890int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
891int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
892
4a7fb636 893int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
894int __must_check pci_enable_device_io(struct pci_dev *dev);
895int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 896int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
897int __must_check pcim_enable_device(struct pci_dev *pdev);
898void pcim_pin_device(struct pci_dev *pdev);
899
296ccb08
YS
900static inline int pci_is_enabled(struct pci_dev *pdev)
901{
902 return (atomic_read(&pdev->enable_cnt) > 0);
903}
904
9ac7849e
TH
905static inline int pci_is_managed(struct pci_dev *pdev)
906{
907 return pdev->is_managed;
908}
909
1da177e4 910void pci_disable_device(struct pci_dev *dev);
96c55900
MS
911
912extern unsigned int pcibios_max_latency;
1da177e4 913void pci_set_master(struct pci_dev *dev);
6a479079 914void pci_clear_master(struct pci_dev *dev);
96c55900 915
f7bdd12d 916int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 917int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 918#define HAVE_PCI_SET_MWI
4a7fb636 919int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 920int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 921void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 922void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
923bool pci_intx_mask_supported(struct pci_dev *dev);
924bool pci_check_and_mask_intx(struct pci_dev *dev);
925bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 926void pci_msi_off(struct pci_dev *dev);
4d57cdfa 927int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 928int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
3775a209 929int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
930int pcix_get_max_mmrbc(struct pci_dev *dev);
931int pcix_get_mmrbc(struct pci_dev *dev);
932int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 933int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 934int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
935int pcie_get_mps(struct pci_dev *dev);
936int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
937int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
938 enum pcie_link_width *width);
8c1c699f 939int __pci_reset_function(struct pci_dev *dev);
a96d627a 940int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 941int pci_reset_function(struct pci_dev *dev);
9a3d2b9b 942int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 943int pci_reset_slot(struct pci_slot *slot);
9a3d2b9b 944int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 945int pci_reset_bus(struct pci_bus *bus);
64e8674f 946void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 947void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 948int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 949int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 950int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
951
952/* ROM control related routines */
e416de5e
AC
953int pci_enable_rom(struct pci_dev *pdev);
954void pci_disable_rom(struct pci_dev *pdev);
144a50ea 955void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 956void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 957size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 958void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
959
960/* Power management related routines */
961int pci_save_state(struct pci_dev *dev);
1d3c16a8 962void pci_restore_state(struct pci_dev *dev);
ffbdd3f7
AW
963struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
964int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state);
965int pci_load_and_free_saved_state(struct pci_dev *dev,
966 struct pci_saved_state **state);
0e5dd46b 967int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
968int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
969pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 970bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 971void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
972int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
973 bool runtime, bool enable);
0235c4fc 974int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 975pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
976int pci_prepare_to_sleep(struct pci_dev *dev);
977int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 978bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 979bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 980void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 981
6cbf8214
RW
982static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
983 bool enable)
984{
985 return __pci_enable_wake(dev, state, false, enable);
986}
1da177e4 987
b48d4425
JB
988#define PCI_EXP_IDO_REQUEST (1<<0)
989#define PCI_EXP_IDO_COMPLETION (1<<1)
990void pci_enable_ido(struct pci_dev *dev, unsigned long type);
991void pci_disable_ido(struct pci_dev *dev, unsigned long type);
992
48a92a81 993enum pci_obff_signal_type {
688398bb
MS
994 PCI_EXP_OBFF_SIGNAL_L0 = 0,
995 PCI_EXP_OBFF_SIGNAL_ALWAYS = 1,
48a92a81
JB
996};
997int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type);
998void pci_disable_obff(struct pci_dev *dev);
999
51c2e0a7
JB
1000int pci_enable_ltr(struct pci_dev *dev);
1001void pci_disable_ltr(struct pci_dev *dev);
1002int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns);
1003
bb209c82
BH
1004/* For use by arch with custom probe code */
1005void set_pcie_port_type(struct pci_dev *pdev);
1006void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1007
ce5ccdef 1008/* Functions for PCI Hotplug drivers to use */
05cca6e5 1009int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1010unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1011unsigned int pci_rescan_bus(struct pci_bus *bus);
ce5ccdef 1012
287d19ce
SH
1013/* Vital product data routines */
1014ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1015ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 1016int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 1017
1da177e4 1018/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1019resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1020void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1021void pci_bus_size_bridges(struct pci_bus *bus);
1022int pci_claim_resource(struct pci_dev *, int);
1023void pci_assign_unassigned_resources(void);
6841ec68 1024void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1025void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1026void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1027void pdev_enable_device(struct pci_dev *);
842de40d 1028int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1029void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1030 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1031#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1032int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1033int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1034void pci_release_regions(struct pci_dev *);
4a7fb636 1035int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1036int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1037void pci_release_region(struct pci_dev *, int);
c87deff7 1038int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1039int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1040void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1041
1042/* drivers/pci/bus.c */
fe830ef6
JL
1043struct pci_bus *pci_bus_get(struct pci_bus *bus);
1044void pci_bus_put(struct pci_bus *bus);
45ca9e97 1045void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1046void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1047 resource_size_t offset);
45ca9e97 1048void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1049void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1050struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1051void pci_bus_remove_resources(struct pci_bus *bus);
1052
89a74ecc 1053#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1054 for (i = 0; \
1055 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1056 i++)
89a74ecc 1057
4a7fb636
AM
1058int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1059 struct resource *res, resource_size_t size,
1060 resource_size_t align, resource_size_t min,
1061 unsigned int type_mask,
3b7a17fc
DB
1062 resource_size_t (*alignf)(void *,
1063 const struct resource *,
b26b2d49
DB
1064 resource_size_t,
1065 resource_size_t),
4a7fb636 1066 void *alignf_data);
1da177e4 1067
863b18f4 1068/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1069int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1070 const char *mod_name);
bba81165
AM
1071
1072/*
1073 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1074 */
1075#define pci_register_driver(driver) \
1076 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1077
05cca6e5 1078void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1079
1080/**
1081 * module_pci_driver() - Helper macro for registering a PCI driver
1082 * @__pci_driver: pci_driver struct
1083 *
1084 * Helper macro for PCI drivers which do not do anything special in module
1085 * init/exit. This eliminates a lot of boilerplate. Each module may only
1086 * use this macro once, and calling it replaces module_init() and module_exit()
1087 */
1088#define module_pci_driver(__pci_driver) \
1089 module_driver(__pci_driver, pci_register_driver, \
1090 pci_unregister_driver)
1091
05cca6e5 1092struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1093int pci_add_dynid(struct pci_driver *drv,
1094 unsigned int vendor, unsigned int device,
1095 unsigned int subvendor, unsigned int subdevice,
1096 unsigned int class, unsigned int class_mask,
1097 unsigned long driver_data);
05cca6e5
GKH
1098const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1099 struct pci_dev *dev);
1100int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1101 int pass);
1da177e4 1102
70298c6e 1103void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1104 void *userdata);
70b9f7dc 1105int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 1106int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1107unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1108void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1109resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1110 unsigned long type);
cecf4864 1111
3448a19d
DA
1112#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1113#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1114
deb2d2ec 1115int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1116 unsigned int command_bits, u32 flags);
1da177e4
LT
1117/* kmem_cache style wrapper around pci_alloc_consistent() */
1118
f41b1771 1119#include <linux/pci-dma.h>
1da177e4
LT
1120#include <linux/dmapool.h>
1121
1122#define pci_pool dma_pool
1123#define pci_pool_create(name, pdev, size, align, allocation) \
1124 dma_pool_create(name, &pdev->dev, size, align, allocation)
1125#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1126#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1127#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1128
e24c2d96
DM
1129enum pci_dma_burst_strategy {
1130 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
1131 strategy_parameter is N/A */
1132 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
1133 byte boundaries */
1134 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
1135 strategy_parameter byte boundaries */
1136};
1137
1da177e4 1138struct msix_entry {
16dbef4a 1139 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1140 u16 entry; /* driver uses to specify entry, OS writes */
1141};
1142
0366f8f7 1143
1da177e4 1144#ifndef CONFIG_PCI_MSI
1c8d7b0a 1145static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
1146{
1147 return -1;
1148}
1149
08261d87
AG
1150static inline int
1151pci_enable_msi_block_auto(struct pci_dev *dev, unsigned int *maxvec)
1152{
1153 return -1;
1154}
1155
d52877c7
YL
1156static inline void pci_msi_shutdown(struct pci_dev *dev)
1157{ }
05cca6e5
GKH
1158static inline void pci_disable_msi(struct pci_dev *dev)
1159{ }
1160
a52e2e35
RW
1161static inline int pci_msix_table_size(struct pci_dev *dev)
1162{
1163 return 0;
1164}
05cca6e5
GKH
1165static inline int pci_enable_msix(struct pci_dev *dev,
1166 struct msix_entry *entries, int nvec)
1167{
1168 return -1;
1169}
1170
d52877c7
YL
1171static inline void pci_msix_shutdown(struct pci_dev *dev)
1172{ }
05cca6e5
GKH
1173static inline void pci_disable_msix(struct pci_dev *dev)
1174{ }
1175
1176static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
1177{ }
1178
1179static inline void pci_restore_msi_state(struct pci_dev *dev)
1180{ }
07ae95f9
AP
1181static inline int pci_msi_enabled(void)
1182{
1183 return 0;
1184}
1da177e4 1185#else
f39d5b72
BH
1186int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
1187int pci_enable_msi_block_auto(struct pci_dev *dev, unsigned int *maxvec);
1188void pci_msi_shutdown(struct pci_dev *dev);
1189void pci_disable_msi(struct pci_dev *dev);
1190int pci_msix_table_size(struct pci_dev *dev);
1191int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1192void pci_msix_shutdown(struct pci_dev *dev);
1193void pci_disable_msix(struct pci_dev *dev);
1194void msi_remove_pci_irq_vectors(struct pci_dev *dev);
1195void pci_restore_msi_state(struct pci_dev *dev);
1196int pci_msi_enabled(void);
1da177e4
LT
1197#endif
1198
ab0724ff 1199#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1200extern bool pcie_ports_disabled;
1201extern bool pcie_ports_auto;
ab0724ff
MT
1202#else
1203#define pcie_ports_disabled true
1204#define pcie_ports_auto false
1205#endif
415e12b2 1206
3e1b1600 1207#ifndef CONFIG_PCIEASPM
8b8bae90
RW
1208static inline int pcie_aspm_enabled(void) { return 0; }
1209static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600 1210#else
f39d5b72
BH
1211int pcie_aspm_enabled(void);
1212bool pcie_aspm_support_enabled(void);
3e1b1600
AP
1213#endif
1214
415e12b2
RW
1215#ifdef CONFIG_PCIEAER
1216void pci_no_aer(void);
1217bool pci_aer_available(void);
1218#else
1219static inline void pci_no_aer(void) { }
1220static inline bool pci_aer_available(void) { return false; }
1221#endif
1222
43c16408
AP
1223#ifndef CONFIG_PCIE_ECRC
1224static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1225{
1226 return;
1227}
1228static inline void pcie_ecrc_get_policy(char *str) {};
1229#else
f39d5b72
BH
1230void pcie_set_ecrc_checking(struct pci_dev *dev);
1231void pcie_ecrc_get_policy(char *str);
43c16408
AP
1232#endif
1233
1c8d7b0a
MW
1234#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1235
8b955b0d 1236#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1237/* The functions a driver should call */
1238int ht_create_irq(struct pci_dev *dev, int idx);
1239void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1240#endif /* CONFIG_HT_IRQ */
1241
f39d5b72
BH
1242void pci_cfg_access_lock(struct pci_dev *dev);
1243bool pci_cfg_access_trylock(struct pci_dev *dev);
1244void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1245
4352dfd5
GKH
1246/*
1247 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1248 * a PCI domain is defined to be a set of PCI busses which share
1249 * configuration space.
1250 */
32a2eea7
JG
1251#ifdef CONFIG_PCI_DOMAINS
1252extern int pci_domains_supported;
1253#else
1254enum { pci_domains_supported = 0 };
05cca6e5
GKH
1255static inline int pci_domain_nr(struct pci_bus *bus)
1256{
1257 return 0;
1258}
1259
4352dfd5
GKH
1260static inline int pci_proc_domain(struct pci_bus *bus)
1261{
1262 return 0;
1263}
32a2eea7 1264#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1265
95a8b6ef
MT
1266/* some architectures require additional setup to direct VGA traffic */
1267typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1268 unsigned int command_bits, u32 flags);
f39d5b72 1269void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1270
4352dfd5 1271#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1272
1273/*
1274 * If the system does not have PCI, clearly these return errors. Define
1275 * these as simple inline functions to avoid hair in drivers.
1276 */
1277
05cca6e5
GKH
1278#define _PCI_NOP(o, s, t) \
1279 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1280 int where, t val) \
1da177e4 1281 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1282
1283#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1284 _PCI_NOP(o, word, u16 x) \
1285 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1286_PCI_NOP_ALL(read, *)
1287_PCI_NOP_ALL(write,)
1288
d42552c3 1289static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1290 unsigned int device,
1291 struct pci_dev *from)
1292{
1293 return NULL;
1294}
d42552c3 1295
05cca6e5
GKH
1296static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1297 unsigned int device,
1298 unsigned int ss_vendor,
1299 unsigned int ss_device,
b08508c4 1300 struct pci_dev *from)
05cca6e5
GKH
1301{
1302 return NULL;
1303}
1da177e4 1304
05cca6e5
GKH
1305static inline struct pci_dev *pci_get_class(unsigned int class,
1306 struct pci_dev *from)
1307{
1308 return NULL;
1309}
1da177e4
LT
1310
1311#define pci_dev_present(ids) (0)
ed4aaadb 1312#define no_pci_devices() (1)
1da177e4
LT
1313#define pci_dev_put(dev) do { } while (0)
1314
05cca6e5
GKH
1315static inline void pci_set_master(struct pci_dev *dev)
1316{ }
1317
1318static inline int pci_enable_device(struct pci_dev *dev)
1319{
1320 return -EIO;
1321}
1322
1323static inline void pci_disable_device(struct pci_dev *dev)
1324{ }
1325
1326static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1327{
1328 return -EIO;
1329}
1330
80be0385
RD
1331static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1332{
1333 return -EIO;
1334}
1335
4d57cdfa
FT
1336static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1337 unsigned int size)
1338{
1339 return -EIO;
1340}
1341
59fc67de
FT
1342static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1343 unsigned long mask)
1344{
1345 return -EIO;
1346}
1347
05cca6e5
GKH
1348static inline int pci_assign_resource(struct pci_dev *dev, int i)
1349{
1350 return -EBUSY;
1351}
1352
1353static inline int __pci_register_driver(struct pci_driver *drv,
1354 struct module *owner)
1355{
1356 return 0;
1357}
1358
1359static inline int pci_register_driver(struct pci_driver *drv)
1360{
1361 return 0;
1362}
1363
1364static inline void pci_unregister_driver(struct pci_driver *drv)
1365{ }
1366
1367static inline int pci_find_capability(struct pci_dev *dev, int cap)
1368{
1369 return 0;
1370}
1371
1372static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1373 int cap)
1374{
1375 return 0;
1376}
1377
1378static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1379{
1380 return 0;
1381}
1382
1da177e4 1383/* Power management related routines */
05cca6e5
GKH
1384static inline int pci_save_state(struct pci_dev *dev)
1385{
1386 return 0;
1387}
1388
1d3c16a8
JM
1389static inline void pci_restore_state(struct pci_dev *dev)
1390{ }
1da177e4 1391
05cca6e5
GKH
1392static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1393{
1394 return 0;
1395}
1396
3449248c
RD
1397static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1398{
1399 return 0;
1400}
1401
05cca6e5
GKH
1402static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1403 pm_message_t state)
1404{
1405 return PCI_D0;
1406}
1407
1408static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1409 int enable)
1410{
1411 return 0;
1412}
1413
b48d4425
JB
1414static inline void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1415{
1416}
1417
1418static inline void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1419{
1420}
1421
48a92a81
JB
1422static inline int pci_enable_obff(struct pci_dev *dev, unsigned long type)
1423{
1424 return 0;
1425}
1426
1427static inline void pci_disable_obff(struct pci_dev *dev)
1428{
1429}
1430
05cca6e5
GKH
1431static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1432{
1433 return -EIO;
1434}
1435
1436static inline void pci_release_regions(struct pci_dev *dev)
1437{ }
0da0ead9 1438
a46e8126
KG
1439#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1440
fb51ccbf 1441static inline void pci_block_cfg_access(struct pci_dev *dev)
05cca6e5
GKH
1442{ }
1443
fb51ccbf
JK
1444static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1445{ return 0; }
1446
1447static inline void pci_unblock_cfg_access(struct pci_dev *dev)
05cca6e5 1448{ }
e04b0ea2 1449
d80d0217
RD
1450static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1451{ return NULL; }
1452
1453static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1454 unsigned int devfn)
1455{ return NULL; }
1456
1457static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1458 unsigned int devfn)
1459{ return NULL; }
1460
92298e66
DA
1461static inline int pci_domain_nr(struct pci_bus *bus)
1462{ return 0; }
1463
12ea6cad
AW
1464static inline struct pci_dev *pci_dev_get(struct pci_dev *dev)
1465{ return NULL; }
1466
fb8a0d9d
WM
1467#define dev_is_pci(d) (false)
1468#define dev_is_pf(d) (false)
1469#define dev_num_vf(d) (0)
4352dfd5 1470#endif /* CONFIG_PCI */
1da177e4 1471
4352dfd5
GKH
1472/* Include architecture-dependent settings and functions */
1473
1474#include <asm/pci.h>
1da177e4 1475
1f82de10
YL
1476#ifndef PCIBIOS_MAX_MEM_32
1477#define PCIBIOS_MAX_MEM_32 (-1)
1478#endif
1479
1da177e4
LT
1480/* these helpers provide future and backwards compatibility
1481 * for accessing popular PCI BAR info */
05cca6e5
GKH
1482#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1483#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1484#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1485#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1486 ((pci_resource_start((dev), (bar)) == 0 && \
1487 pci_resource_end((dev), (bar)) == \
1488 pci_resource_start((dev), (bar))) ? 0 : \
1489 \
1490 (pci_resource_end((dev), (bar)) - \
1491 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1492
1493/* Similar to the helpers above, these manipulate per-pci_dev
1494 * driver-specific data. They are really just a wrapper around
1495 * the generic device structure functions of these calls.
1496 */
05cca6e5 1497static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1498{
1499 return dev_get_drvdata(&pdev->dev);
1500}
1501
05cca6e5 1502static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1503{
1504 dev_set_drvdata(&pdev->dev, data);
1505}
1506
1507/* If you want to know what to call your pci_dev, ask this function.
1508 * Again, it's a wrapper around the generic device.
1509 */
2fc90f61 1510static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1511{
c6c4f070 1512 return dev_name(&pdev->dev);
1da177e4
LT
1513}
1514
2311b1f2
ME
1515
1516/* Some archs don't want to expose struct resource to userland as-is
1517 * in sysfs and /proc
1518 */
1519#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1520static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1521 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1522 resource_size_t *end)
2311b1f2
ME
1523{
1524 *start = rsrc->start;
1525 *end = rsrc->end;
1526}
1527#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1528
1529
1da177e4
LT
1530/*
1531 * The world is not perfect and supplies us with broken PCI devices.
1532 * For at least a part of these bugs we need a work-around, so both
1533 * generic (drivers/pci/quirks.c) and per-architecture code can define
1534 * fixup hooks to be called for particular buggy devices.
1535 */
1536
1537struct pci_fixup {
f4ca5c6a
YL
1538 u16 vendor; /* You can use PCI_ANY_ID here of course */
1539 u16 device; /* You can use PCI_ANY_ID here of course */
1540 u32 class; /* You can use PCI_ANY_ID here too */
1541 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1542 void (*hook)(struct pci_dev *dev);
1543};
1544
1545enum pci_fixup_pass {
1546 pci_fixup_early, /* Before probing BARs */
1547 pci_fixup_header, /* After reading configuration header */
1548 pci_fixup_final, /* Final phase of device fixups */
1549 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1550 pci_fixup_resume, /* pci_device_resume() */
1551 pci_fixup_suspend, /* pci_device_suspend */
1552 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1553};
1554
1555/* Anonymous variables would be nice... */
f4ca5c6a
YL
1556#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1557 class_shift, hook) \
769ae543 1558 static const struct pci_fixup __pci_fixup_##name __used \
f4ca5c6a
YL
1559 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1560 = { vendor, device, class, class_shift, hook };
1561
1562#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1563 class_shift, hook) \
1564 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1565 vendor##device##hook, vendor, device, class, class_shift, hook)
1566#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1567 class_shift, hook) \
1568 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1569 vendor##device##hook, vendor, device, class, class_shift, hook)
1570#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1571 class_shift, hook) \
1572 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1573 vendor##device##hook, vendor, device, class, class_shift, hook)
1574#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1575 class_shift, hook) \
1576 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1577 vendor##device##hook, vendor, device, class, class_shift, hook)
1578#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1579 class_shift, hook) \
1580 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1581 resume##vendor##device##hook, vendor, device, class, \
1582 class_shift, hook)
1583#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1584 class_shift, hook) \
1585 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1586 resume_early##vendor##device##hook, vendor, device, \
1587 class, class_shift, hook)
1588#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1589 class_shift, hook) \
1590 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1591 suspend##vendor##device##hook, vendor, device, class, \
1592 class_shift, hook)
1593
1da177e4
LT
1594#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1595 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
f4ca5c6a 1596 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1597#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1598 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
f4ca5c6a 1599 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1600#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1601 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
f4ca5c6a 1602 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1603#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1604 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
f4ca5c6a 1605 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1606#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1607 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
f4ca5c6a
YL
1608 resume##vendor##device##hook, vendor, device, \
1609 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1610#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1611 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
f4ca5c6a
YL
1612 resume_early##vendor##device##hook, vendor, device, \
1613 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1614#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1615 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
f4ca5c6a
YL
1616 suspend##vendor##device##hook, vendor, device, \
1617 PCI_ANY_ID, 0, hook)
1da177e4 1618
93177a74 1619#ifdef CONFIG_PCI_QUIRKS
1da177e4 1620void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
12ea6cad 1621struct pci_dev *pci_get_dma_source(struct pci_dev *dev);
ad805758 1622int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
93177a74
RW
1623#else
1624static inline void pci_fixup_device(enum pci_fixup_pass pass,
1625 struct pci_dev *dev) {}
12ea6cad
AW
1626static inline struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
1627{
1628 return pci_dev_get(dev);
1629}
ad805758
AW
1630static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1631 u16 acs_flags)
1632{
1633 return -ENOTTY;
1634}
93177a74 1635#endif
1da177e4 1636
05cca6e5 1637void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1638void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1639void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1640int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1641int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1642 const char *name);
fb7ebfe4 1643void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1644
1da177e4 1645extern int pci_pci_problems;
236561e5 1646#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1647#define PCIPCI_TRITON 2
1648#define PCIPCI_NATOMA 4
1649#define PCIPCI_VIAETBF 8
1650#define PCIPCI_VSFX 16
236561e5
AC
1651#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1652#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1653
4516a618
AN
1654extern unsigned long pci_cardbus_io_size;
1655extern unsigned long pci_cardbus_mem_size;
15856ad5 1656extern u8 pci_dfl_cache_line_size;
ac1aa47b 1657extern u8 pci_cache_line_size;
4516a618 1658
28760489
EB
1659extern unsigned long pci_hotplug_io_size;
1660extern unsigned long pci_hotplug_mem_size;
1661
cfce9fb8 1662/* Architecture specific versions may override these (weak) */
19792a08
AB
1663int pcibios_add_platform_entries(struct pci_dev *dev);
1664void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1665void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1666int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1667 enum pcie_reset_state state);
eca0d467 1668int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1669void pcibios_release_device(struct pci_dev *dev);
575e3348 1670
699c1985
SO
1671#ifdef CONFIG_HIBERNATE_CALLBACKS
1672extern struct dev_pm_ops pcibios_pm_ops;
1673#endif
1674
7752d5cf 1675#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1676void __init pci_mmcfg_early_init(void);
1677void __init pci_mmcfg_late_init(void);
7752d5cf 1678#else
bb63b421 1679static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1680static inline void pci_mmcfg_late_init(void) { }
1681#endif
1682
642c92da 1683int pci_ext_cfg_avail(void);
0ef5f8f6 1684
1684f5dd 1685void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1686
dd7cc44d 1687#ifdef CONFIG_PCI_IOV
f39d5b72
BH
1688int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1689void pci_disable_sriov(struct pci_dev *dev);
1690irqreturn_t pci_sriov_migration(struct pci_dev *dev);
1691int pci_num_vf(struct pci_dev *dev);
5a8eb242 1692int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1693int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1694int pci_sriov_get_totalvfs(struct pci_dev *dev);
dd7cc44d
YZ
1695#else
1696static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1697{
1698 return -ENODEV;
1699}
1700static inline void pci_disable_sriov(struct pci_dev *dev)
1701{
1702}
74bb1bcc
YZ
1703static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1704{
1705 return IRQ_NONE;
1706}
fb8a0d9d
WM
1707static inline int pci_num_vf(struct pci_dev *dev)
1708{
1709 return 0;
1710}
5a8eb242
AD
1711static inline int pci_vfs_assigned(struct pci_dev *dev)
1712{
1713 return 0;
1714}
bff73156
DD
1715static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
1716{
1717 return 0;
1718}
1719static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
1720{
1721 return 0;
1722}
dd7cc44d
YZ
1723#endif
1724
c825bc94 1725#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1726void pci_hp_create_module_link(struct pci_slot *pci_slot);
1727void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1728#endif
1729
d7b7e605
KK
1730/**
1731 * pci_pcie_cap - get the saved PCIe capability offset
1732 * @dev: PCI device
1733 *
1734 * PCIe capability offset is calculated at PCI device initialization
1735 * time and saved in the data structure. This function returns saved
1736 * PCIe capability offset. Using this instead of pci_find_capability()
1737 * reduces unnecessary search in the PCI configuration space. If you
1738 * need to calculate PCIe capability offset from raw device for some
1739 * reasons, please use pci_find_capability() instead.
1740 */
1741static inline int pci_pcie_cap(struct pci_dev *dev)
1742{
1743 return dev->pcie_cap;
1744}
1745
7eb776c4
KK
1746/**
1747 * pci_is_pcie - check if the PCI device is PCI Express capable
1748 * @dev: PCI device
1749 *
a895c28a 1750 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1751 */
1752static inline bool pci_is_pcie(struct pci_dev *dev)
1753{
a895c28a 1754 return pci_pcie_cap(dev);
7eb776c4
KK
1755}
1756
7c9c003c
MS
1757/**
1758 * pcie_caps_reg - get the PCIe Capabilities Register
1759 * @dev: PCI device
1760 */
1761static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1762{
1763 return dev->pcie_flags_reg;
1764}
1765
786e2288
YW
1766/**
1767 * pci_pcie_type - get the PCIe device/port type
1768 * @dev: PCI device
1769 */
1770static inline int pci_pcie_type(const struct pci_dev *dev)
1771{
1c531d82 1772 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1773}
1774
5d990b62 1775void pci_request_acs(void);
ad805758
AW
1776bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1777bool pci_acs_path_enabled(struct pci_dev *start,
1778 struct pci_dev *end, u16 acs_flags);
a2ce7662 1779
7ad506fa
MC
1780#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1781#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1782
1783/* Large Resource Data Type Tag Item Names */
1784#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1785#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1786#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1787
1788#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1789#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1790#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1791
1792/* Small Resource Data Type Tag Item Names */
1793#define PCI_VPD_STIN_END 0x78 /* End */
1794
1795#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1796
1797#define PCI_VPD_SRDT_TIN_MASK 0x78
1798#define PCI_VPD_SRDT_LEN_MASK 0x07
1799
1800#define PCI_VPD_LRDT_TAG_SIZE 3
1801#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1802
e1d5bdab
MC
1803#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1804
4067a854
MC
1805#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1806#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1807#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1808#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1809
a2ce7662
MC
1810/**
1811 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1812 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1813 *
1814 * Returns the extracted Large Resource Data Type length.
1815 */
1816static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1817{
1818 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1819}
1820
7ad506fa
MC
1821/**
1822 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1823 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1824 *
1825 * Returns the extracted Small Resource Data Type length.
1826 */
1827static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1828{
1829 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1830}
1831
e1d5bdab
MC
1832/**
1833 * pci_vpd_info_field_size - Extracts the information field length
1834 * @lrdt: Pointer to the beginning of an information field header
1835 *
1836 * Returns the extracted information field length.
1837 */
1838static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1839{
1840 return info_field[2];
1841}
1842
b55ac1b2
MC
1843/**
1844 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1845 * @buf: Pointer to buffered vpd data
1846 * @off: The offset into the buffer at which to begin the search
1847 * @len: The length of the vpd buffer
1848 * @rdt: The Resource Data Type to search for
1849 *
1850 * Returns the index where the Resource Data Type was found or
1851 * -ENOENT otherwise.
1852 */
1853int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1854
4067a854
MC
1855/**
1856 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1857 * @buf: Pointer to buffered vpd data
1858 * @off: The offset into the buffer at which to begin the search
1859 * @len: The length of the buffer area, relative to off, in which to search
1860 * @kw: The keyword to search for
1861 *
1862 * Returns the index where the information field keyword was found or
1863 * -ENOENT otherwise.
1864 */
1865int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1866 unsigned int len, const char *kw);
1867
98d9f30c
BH
1868/* PCI <-> OF binding helpers */
1869#ifdef CONFIG_OF
1870struct device_node;
f39d5b72
BH
1871void pci_set_of_node(struct pci_dev *dev);
1872void pci_release_of_node(struct pci_dev *dev);
1873void pci_set_bus_of_node(struct pci_bus *bus);
1874void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1875
1876/* Arch may override this (weak) */
723ec4d0 1877struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1878
3df425f3
JC
1879static inline struct device_node *
1880pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1881{
1882 return pdev ? pdev->dev.of_node : NULL;
1883}
1884
ef3b4f8c
BH
1885static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1886{
1887 return bus ? bus->dev.of_node : NULL;
1888}
1889
98d9f30c
BH
1890#else /* CONFIG_OF */
1891static inline void pci_set_of_node(struct pci_dev *dev) { }
1892static inline void pci_release_of_node(struct pci_dev *dev) { }
1893static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1894static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1895#endif /* CONFIG_OF */
1896
eb740b5f
GS
1897#ifdef CONFIG_EEH
1898static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1899{
1900 return pdev->dev.archdata.edev;
1901}
1902#endif
1903
166e9278
OBC
1904/**
1905 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1906 * @pdev: the PCI device
1907 *
1908 * if the device is PCIE, return NULL
1909 * if the device isn't connected to a PCIe bridge (that is its parent is a
1910 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1911 * parent
1912 */
1913struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1914
1da177e4 1915#endif /* LINUX_PCI_H */