]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
Linux 4.12-rc1
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
704e8953 31#include <linux/interrupt.h>
1388cc96 32#include <linux/io.h>
14d76b68 33#include <linux/resource_ext.h>
607ca46e 34#include <uapi/linux/pci.h>
1da177e4 35
7e7a43c3
AB
36#include <linux/pci_ids.h>
37
85467136
SK
38/*
39 * The PCI interface treats multi-function devices as independent
40 * devices. The slot/function address of each device is encoded
41 * in a single byte as follows:
42 *
43 * 7:3 = slot
44 * 2:0 = function
f7625980
BH
45 *
46 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 47 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 48 * the following kernel-only defines are being added here.
85467136 49 */
63ddc0b8 50#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
51/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
52#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
53
f46753c5
AC
54/* pci_slot represents a physical slot */
55struct pci_slot {
56 struct pci_bus *bus; /* The bus this slot is on */
57 struct list_head list; /* node in list of slots on this bus */
58 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
59 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
60 struct kobject kobj;
61};
62
0ad772ec
AC
63static inline const char *pci_slot_name(const struct pci_slot *slot)
64{
65 return kobject_name(&slot->kobj);
66}
67
1da177e4
LT
68/* File state for mmap()s on /proc/bus/pci/X/Y */
69enum pci_mmap_state {
70 pci_mmap_io,
71 pci_mmap_mem
72};
73
fde09c6d
YZ
74/*
75 * For PCI devices, the region numbers are assigned this way:
76 */
77enum {
78 /* #0-5: standard PCI resources */
79 PCI_STD_RESOURCES,
80 PCI_STD_RESOURCE_END = 5,
81
82 /* #6: expansion ROM resource */
83 PCI_ROM_RESOURCE,
84
d1b054da
YZ
85 /* device specific resources */
86#ifdef CONFIG_PCI_IOV
87 PCI_IOV_RESOURCES,
88 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
89#endif
90
fde09c6d
YZ
91 /* resources assigned to buses behind the bridge */
92#define PCI_BRIDGE_RESOURCE_NUM 4
93
94 PCI_BRIDGE_RESOURCES,
95 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
96 PCI_BRIDGE_RESOURCE_NUM - 1,
97
98 /* total resources associated with a PCI device */
99 PCI_NUM_RESOURCES,
100
101 /* preserve this for compatibility */
cda57bf9 102 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 103};
1da177e4 104
224abb67
BH
105/*
106 * pci_power_t values must match the bits in the Capabilities PME_Support
107 * and Control/Status PowerState fields in the Power Management capability.
108 */
1da177e4
LT
109typedef int __bitwise pci_power_t;
110
4352dfd5
GKH
111#define PCI_D0 ((pci_power_t __force) 0)
112#define PCI_D1 ((pci_power_t __force) 1)
113#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
114#define PCI_D3hot ((pci_power_t __force) 3)
115#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 116#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 117#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 118
00240c38
AS
119/* Remember to update this when the list above changes! */
120extern const char *pci_power_names[];
121
122static inline const char *pci_power_name(pci_power_t state)
123{
9661e783 124 return pci_power_names[1 + (__force int) state];
00240c38
AS
125}
126
448bd857
HY
127#define PCI_PM_D2_DELAY 200
128#define PCI_PM_D3_WAIT 10
129#define PCI_PM_D3COLD_WAIT 100
130#define PCI_PM_BUS_WAIT 50
aa8c6c93 131
392a1ce7
LV
132/** The pci_channel state describes connectivity between the CPU and
133 * the pci device. If some PCI bus between here and the pci device
134 * has crashed or locked up, this info is reflected here.
135 */
136typedef unsigned int __bitwise pci_channel_state_t;
137
138enum pci_channel_state {
139 /* I/O channel is in normal state */
140 pci_channel_io_normal = (__force pci_channel_state_t) 1,
141
142 /* I/O to channel is blocked */
143 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
144
145 /* PCI card is dead */
146 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
147};
148
f7bdd12d
BK
149typedef unsigned int __bitwise pcie_reset_state_t;
150
151enum pcie_reset_state {
152 /* Reset is NOT asserted (Use to deassert reset) */
153 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
154
f7625980 155 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
156 pcie_warm_reset = (__force pcie_reset_state_t) 2,
157
f7625980 158 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
159 pcie_hot_reset = (__force pcie_reset_state_t) 3
160};
161
ba698ad4
DM
162typedef unsigned short __bitwise pci_dev_flags_t;
163enum pci_dev_flags {
164 /* INTX_DISABLE in PCI_COMMAND register disables MSI
165 * generation too.
166 */
6b121592 167 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 168 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 169 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 170 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 171 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 172 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 173 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
c8fe16e3
AW
174 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
175 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
176 /* Do not use bus resets for device */
177 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
178 /* Do not use PM reset even if device advertises NoSoftRst- */
179 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
180 /* Get VPD from function 0 VPD */
181 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ffff8858
J
182 /* a non-root bridge where translation occurs, stop alias search here */
183 PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT = (__force pci_dev_flags_t) (1 << 9),
f65fd1aa
SN
184 /* Do not use FLR even if device advertises PCI_AF_CAP */
185 PCI_DEV_FLAGS_NO_FLR_RESET = (__force pci_dev_flags_t) (1 << 10),
ba698ad4
DM
186};
187
e1d3a908
SA
188enum pci_irq_reroute_variant {
189 INTEL_IRQ_REROUTE_VARIANT = 1,
190 MAX_IRQ_REROUTE_VARIANTS = 3
191};
192
6e325a62
MT
193typedef unsigned short __bitwise pci_bus_flags_t;
194enum pci_bus_flags {
032c3d86
JD
195 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
196 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
197 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
6e325a62
MT
198};
199
59da381e
JK
200/* These values come from the PCI Express Spec */
201enum pcie_link_width {
202 PCIE_LNK_WIDTH_RESRV = 0x00,
203 PCIE_LNK_X1 = 0x01,
204 PCIE_LNK_X2 = 0x02,
205 PCIE_LNK_X4 = 0x04,
206 PCIE_LNK_X8 = 0x08,
207 PCIE_LNK_X12 = 0x0C,
208 PCIE_LNK_X16 = 0x10,
209 PCIE_LNK_X32 = 0x20,
210 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
211};
212
536c8cb4
MW
213/* Based on the PCI Hotplug Spec, but some values are made up by us */
214enum pci_bus_speed {
215 PCI_SPEED_33MHz = 0x00,
216 PCI_SPEED_66MHz = 0x01,
217 PCI_SPEED_66MHz_PCIX = 0x02,
218 PCI_SPEED_100MHz_PCIX = 0x03,
219 PCI_SPEED_133MHz_PCIX = 0x04,
220 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
221 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
222 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
223 PCI_SPEED_66MHz_PCIX_266 = 0x09,
224 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
225 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
226 AGP_UNKNOWN = 0x0c,
227 AGP_1X = 0x0d,
228 AGP_2X = 0x0e,
229 AGP_4X = 0x0f,
230 AGP_8X = 0x10,
536c8cb4
MW
231 PCI_SPEED_66MHz_PCIX_533 = 0x11,
232 PCI_SPEED_100MHz_PCIX_533 = 0x12,
233 PCI_SPEED_133MHz_PCIX_533 = 0x13,
234 PCIE_SPEED_2_5GT = 0x14,
235 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 236 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
237 PCI_SPEED_UNKNOWN = 0xff,
238};
239
24a4742f 240struct pci_cap_saved_data {
fd0f7f73
AW
241 u16 cap_nr;
242 bool cap_extended;
24a4742f 243 unsigned int size;
41017f0c
SL
244 u32 data[0];
245};
246
24a4742f
AW
247struct pci_cap_saved_state {
248 struct hlist_node next;
249 struct pci_cap_saved_data cap;
250};
251
402723ad 252struct irq_affinity;
7d715a6c 253struct pcie_link_state;
ee69439c 254struct pci_vpd;
d1b054da 255struct pci_sriov;
302b4215 256struct pci_ats;
ee69439c 257
1da177e4
LT
258/*
259 * The pci_dev structure is used to describe PCI devices.
260 */
261struct pci_dev {
1da177e4
LT
262 struct list_head bus_list; /* node in per-bus list */
263 struct pci_bus *bus; /* bus this device is on */
264 struct pci_bus *subordinate; /* bus this device bridges to */
265
266 void *sysdata; /* hook for sys-specific extension */
267 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 268 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
269
270 unsigned int devfn; /* encoded device & function index */
271 unsigned short vendor;
272 unsigned short device;
273 unsigned short subsystem_vendor;
274 unsigned short subsystem_device;
275 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 276 u8 revision; /* PCI revision, low byte of class word */
1da177e4 277 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
66b80809
KB
278#ifdef CONFIG_PCIEAER
279 u16 aer_cap; /* AER capability offset */
280#endif
f7625980 281 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
282 u8 msi_cap; /* MSI capability offset */
283 u8 msix_cap; /* MSI-X capability offset */
f7625980 284 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 285 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
286 u8 pin; /* which interrupt pin this device uses */
287 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
338c3149 288 unsigned long *dma_alias_mask;/* mask of enabled devfn aliases */
1da177e4
LT
289
290 struct pci_driver *driver; /* which driver has allocated this device */
291 u64 dma_mask; /* Mask of the bits of bus address this
292 device implements. Normally this is
293 0xffffffff. You only need to change
294 this if your device has broken DMA
295 or supports 64-bit transfers. */
296
4d57cdfa
FT
297 struct device_dma_parameters dma_parms;
298
1da177e4
LT
299 pci_power_t current_state; /* Current operating state. In ACPI-speak,
300 this is D0-D3, D0 being fully functional,
301 and D3 being off. */
703860ed 302 u8 pm_cap; /* PM capability offset */
337001b6
RW
303 unsigned int pme_support:5; /* Bitmask of states from which PME#
304 can be generated */
c7f48656 305 unsigned int pme_interrupt:1;
379021d5 306 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
307 unsigned int d1_support:1; /* Low power state D1 is supported */
308 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
309 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
310 unsigned int no_d3cold:1; /* D3cold is forbidden */
9d26d3a8 311 unsigned int bridge_d3:1; /* Allow D3 for bridge */
448bd857 312 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
313 unsigned int mmio_always_on:1; /* disallow turning off io/mem
314 decoding during bar sizing */
e80bb09d 315 unsigned int wakeup_prepared:1;
448bd857
HY
316 unsigned int runtime_d3cold:1; /* whether go through runtime
317 D3cold, not set for devices
318 powered on/off by the
319 corresponding bridge */
b440bde7 320 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
576243b3
KB
321 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
322 controlled exclusively by
323 user sysfs */
1ae861e6 324 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 325 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 326
7d715a6c 327#ifdef CONFIG_PCIEASPM
f7625980 328 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
329#endif
330
392a1ce7 331 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
332 struct device dev; /* Generic device interface */
333
1da177e4
LT
334 int cfg_size; /* Size of configuration space */
335
336 /*
337 * Instead of touching interrupt line and base address registers
338 * directly, use the values stored here. They might be different!
339 */
340 unsigned int irq;
341 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
342
58d9a38f 343 bool match_driver; /* Skip attaching driver */
1da177e4 344 /* These fields are used by common fixups */
f7625980 345 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
346 unsigned int multifunction:1;/* Part of multi-function device */
347 /* keep track of device state */
8a1bc901 348 unsigned int is_added:1;
1da177e4 349 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 350 unsigned int no_msi:1; /* device may not use msi */
f144d149 351 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 352 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 353 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 354 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 355 unsigned int msi_enabled:1;
99dc804d 356 unsigned int msix_enabled:1;
58c3a727 357 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 358 unsigned int ats_enabled:1; /* Address Translation Service */
9ac7849e 359 unsigned int is_managed:1;
260d703a 360 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 361 unsigned int state_saved:1;
d1b054da 362 unsigned int is_physfn:1;
dd7cc44d 363 unsigned int is_virtfn:1;
711d5779 364 unsigned int reset_fn:1;
28760489 365 unsigned int is_hotplug_bridge:1;
8531e283 366 unsigned int is_thunderbolt:1; /* Thunderbolt controller */
affb72c3
HY
367 unsigned int __aer_firmware_first_valid:1;
368 unsigned int __aer_firmware_first:1;
fbebb9fd 369 unsigned int broken_intx_masking:1;
2b28ae19 370 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 371 unsigned int irq_managed:1;
d0751b98 372 unsigned int has_secondary_link:1;
b84106b4 373 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
ba698ad4 374 pci_dev_flags_t dev_flags;
bae94d02 375 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 376
1da177e4 377 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 378 struct hlist_head saved_cap_space;
1da177e4
LT
379 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
380 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
381 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 382 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
9bb04a0c
JY
383
384#ifdef CONFIG_PCIE_PTM
385 unsigned int ptm_root:1;
386 unsigned int ptm_enabled:1;
8b2ec318 387 u8 ptm_granularity;
9bb04a0c 388#endif
ded86d8d 389#ifdef CONFIG_PCI_MSI
1c51b50c 390 const struct attribute_group **msi_irq_groups;
ded86d8d 391#endif
94e61088 392 struct pci_vpd *vpd;
466b3ddf 393#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
394 union {
395 struct pci_sriov *sriov; /* SR-IOV capability related */
396 struct pci_dev *physfn; /* the PF this VF is associated with */
397 };
67930995
BH
398 u16 ats_cap; /* ATS Capability offset */
399 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 400 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
d1b054da 401#endif
dbd3fc33 402 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 403 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 404 char *driver_override; /* Driver name to force a match */
89ee9f76
KB
405
406 unsigned long priv_flags; /* Private flags for the pci driver */
1da177e4
LT
407};
408
dda56549
Y
409static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
410{
411#ifdef CONFIG_PCI_IOV
412 if (dev->is_virtfn)
413 dev = dev->physfn;
414#endif
dda56549
Y
415 return dev;
416}
417
3c6e6ae7 418struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 419
1da177e4
LT
420#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
421#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
422
a7369f1f
LV
423static inline int pci_channel_offline(struct pci_dev *pdev)
424{
425 return (pdev->error_state != pci_channel_io_normal);
426}
427
5a21d70d 428struct pci_host_bridge {
7b543663 429 struct device dev;
5a21d70d 430 struct pci_bus *bus; /* root bus */
37d6a0a6
AB
431 struct pci_ops *ops;
432 void *sysdata;
433 int busnr;
14d76b68 434 struct list_head windows; /* resource_entry */
4fa2649a
YL
435 void (*release_fn)(struct pci_host_bridge *);
436 void *release_data;
37d6a0a6 437 struct msi_controller *msi;
e33caa82 438 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
7c7a0e94
GP
439 /* Resource alignment requirements */
440 resource_size_t (*align_resource)(struct pci_dev *dev,
441 const struct resource *res,
442 resource_size_t start,
443 resource_size_t size,
444 resource_size_t align);
59094065 445 unsigned long private[0] ____cacheline_aligned;
5a21d70d 446};
41017f0c 447
7b543663 448#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94 449
59094065
TR
450static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
451{
452 return (void *)bridge->private;
453}
454
455static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
456{
457 return container_of(priv, struct pci_host_bridge, private);
458}
459
a52d1443
TR
460struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
461int pci_register_host_bridge(struct pci_host_bridge *bridge);
7c7a0e94
GP
462struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
463
4fa2649a
YL
464void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
465 void (*release_fn)(struct pci_host_bridge *),
466 void *release_data);
7b543663 467
6c0cc950
RW
468int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
469
2fe2abf8
BH
470/*
471 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
472 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
473 * buses below host bridges or subtractive decode bridges) go in the list.
474 * Use pci_bus_for_each_resource() to iterate through all the resources.
475 */
476
477/*
478 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
479 * and there's no way to program the bridge with the details of the window.
480 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
481 * decode bit set, because they are explicit and can be programmed with _SRS.
482 */
483#define PCI_SUBTRACTIVE_DECODE 0x1
484
485struct pci_bus_resource {
486 struct list_head list;
487 struct resource *res;
488 unsigned int flags;
489};
4352dfd5
GKH
490
491#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
492
493struct pci_bus {
494 struct list_head node; /* node in list of buses */
495 struct pci_bus *parent; /* parent bus this bridge is on */
496 struct list_head children; /* list of child buses */
497 struct list_head devices; /* list of devices on this bus */
498 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
499 struct list_head slots; /* list of slots on this bus;
500 protected by pci_slot_mutex */
2fe2abf8
BH
501 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
502 struct list_head resources; /* address space routed to this bus */
92f02430 503 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
504
505 struct pci_ops *ops; /* configuration access functions */
c2791b80 506 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
507 void *sysdata; /* hook for sys-specific extension */
508 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
509
510 unsigned char number; /* bus number */
511 unsigned char primary; /* number of primary bridge */
3749c51a
MW
512 unsigned char max_bus_speed; /* enum pci_bus_speed */
513 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
514#ifdef CONFIG_PCI_DOMAINS_GENERIC
515 int domain_nr;
516#endif
1da177e4
LT
517
518 char name[48];
519
520 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 521 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 522 struct device *bridge;
fd7d1ced 523 struct device dev;
1da177e4
LT
524 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
525 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 526 unsigned int is_added:1;
1da177e4
LT
527};
528
fd7d1ced 529#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 530
79af72d7 531/*
f7625980 532 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 533 * false otherwise
77a0dfcd
BH
534 *
535 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
536 * This is incorrect because "virtual" buses added for SR-IOV (via
537 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
538 */
539static inline bool pci_is_root_bus(struct pci_bus *pbus)
540{
541 return !(pbus->parent);
542}
543
1c86438c
YW
544/**
545 * pci_is_bridge - check if the PCI device is a bridge
546 * @dev: PCI device
547 *
548 * Return true if the PCI device is bridge whether it has subordinate
549 * or not.
550 */
551static inline bool pci_is_bridge(struct pci_dev *dev)
552{
553 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
554 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
555}
556
c6bde215
BH
557static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
558{
559 dev = pci_physfn(dev);
560 if (pci_is_root_bus(dev->bus))
561 return NULL;
562
563 return dev->bus->self;
564}
565
6675a601
MK
566struct device *pci_get_host_bridge_device(struct pci_dev *dev);
567void pci_put_host_bridge_device(struct device *dev);
568
16cf0ebc
RW
569#ifdef CONFIG_PCI_MSI
570static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
571{
572 return pci_dev->msi_enabled || pci_dev->msix_enabled;
573}
574#else
575static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
576#endif
577
1da177e4
LT
578/*
579 * Error values that may be returned by PCI functions.
580 */
581#define PCIBIOS_SUCCESSFUL 0x00
582#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
583#define PCIBIOS_BAD_VENDOR_ID 0x83
584#define PCIBIOS_DEVICE_NOT_FOUND 0x86
585#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
586#define PCIBIOS_SET_FAILED 0x88
587#define PCIBIOS_BUFFER_TOO_SMALL 0x89
588
a6961651 589/*
f7625980 590 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
591 */
592static inline int pcibios_err_to_errno(int err)
593{
594 if (err <= PCIBIOS_SUCCESSFUL)
595 return err; /* Assume already errno */
596
597 switch (err) {
598 case PCIBIOS_FUNC_NOT_SUPPORTED:
599 return -ENOENT;
600 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 601 return -ENOTTY;
a6961651
AW
602 case PCIBIOS_DEVICE_NOT_FOUND:
603 return -ENODEV;
604 case PCIBIOS_BAD_REGISTER_NUMBER:
605 return -EFAULT;
606 case PCIBIOS_SET_FAILED:
607 return -EIO;
608 case PCIBIOS_BUFFER_TOO_SMALL:
609 return -ENOSPC;
610 }
611
d97ffe23 612 return -ERANGE;
a6961651
AW
613}
614
1da177e4
LT
615/* Low-level architecture-dependent routines */
616
617struct pci_ops {
057bd2e0
TR
618 int (*add_bus)(struct pci_bus *bus);
619 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 620 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
621 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
622 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
623};
624
b6ce068a
MW
625/*
626 * ACPI needs to be able to access PCI config space before we've done a
627 * PCI bus scan and created pci_bus structures.
628 */
f39d5b72
BH
629int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
630 int reg, int len, u32 *val);
631int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
632 int reg, int len, u32 val);
1da177e4 633
3a9ad0b4
YL
634#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
635typedef u64 pci_bus_addr_t;
636#else
637typedef u32 pci_bus_addr_t;
638#endif
639
1da177e4 640struct pci_bus_region {
3a9ad0b4
YL
641 pci_bus_addr_t start;
642 pci_bus_addr_t end;
1da177e4
LT
643};
644
645struct pci_dynids {
646 spinlock_t lock; /* protects list, index */
647 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
648};
649
f7625980
BH
650
651/*
652 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
653 * a set of callbacks in struct pci_error_handlers, that device driver
654 * will be notified of PCI bus errors, and will be driven to recovery
655 * when an error occurs.
392a1ce7
LV
656 */
657
658typedef unsigned int __bitwise pci_ers_result_t;
659
660enum pci_ers_result {
661 /* no result/none/not supported in device driver */
662 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
663
664 /* Device driver can recover without slot reset */
665 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
666
667 /* Device driver wants slot to be reset. */
668 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
669
670 /* Device has completely failed, is unrecoverable */
671 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
672
673 /* Device driver is fully recovered and operational */
674 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
675
676 /* No AER capabilities registered for the driver */
677 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
678};
679
680/* PCI bus error event callbacks */
05cca6e5 681struct pci_error_handlers {
392a1ce7
LV
682 /* PCI bus error detected on this device */
683 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 684 enum pci_channel_state error);
392a1ce7
LV
685
686 /* MMIO has been re-enabled, but not DMA */
687 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
688
392a1ce7
LV
689 /* PCI slot has been reset */
690 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
691
3ebe7f9f
KB
692 /* PCI function reset prepare or completed */
693 void (*reset_notify)(struct pci_dev *dev, bool prepare);
694
392a1ce7
LV
695 /* Device driver may resume normal operations */
696 void (*resume)(struct pci_dev *dev);
697};
698
392a1ce7 699
1da177e4
LT
700struct module;
701struct pci_driver {
702 struct list_head node;
42b21932 703 const char *name;
1da177e4
LT
704 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
705 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
706 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
707 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
708 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
709 int (*resume_early) (struct pci_dev *dev);
1da177e4 710 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 711 void (*shutdown) (struct pci_dev *dev);
1789382a 712 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 713 const struct pci_error_handlers *err_handler;
1da177e4
LT
714 struct device_driver driver;
715 struct pci_dynids dynids;
716};
717
05cca6e5 718#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4
LT
719
720/**
721 * PCI_DEVICE - macro used to describe a specific pci device
722 * @vend: the 16 bit PCI Vendor ID
723 * @dev: the 16 bit PCI Device ID
724 *
725 * This macro is used to create a struct pci_device_id that matches a
726 * specific device. The subvendor and subdevice fields will be set to
727 * PCI_ANY_ID.
728 */
729#define PCI_DEVICE(vend,dev) \
730 .vendor = (vend), .device = (dev), \
731 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
732
3d567e0e
NNS
733/**
734 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
735 * @vend: the 16 bit PCI Vendor ID
736 * @dev: the 16 bit PCI Device ID
737 * @subvend: the 16 bit PCI Subvendor ID
738 * @subdev: the 16 bit PCI Subdevice ID
739 *
740 * This macro is used to create a struct pci_device_id that matches a
741 * specific device with subsystem information.
742 */
743#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
744 .vendor = (vend), .device = (dev), \
745 .subvendor = (subvend), .subdevice = (subdev)
746
1da177e4
LT
747/**
748 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
749 * @dev_class: the class, subclass, prog-if triple for this device
750 * @dev_class_mask: the class mask for this device
751 *
752 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 753 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
754 * fields will be set to PCI_ANY_ID.
755 */
756#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
757 .class = (dev_class), .class_mask = (dev_class_mask), \
758 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
759 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
760
1597cacb
AC
761/**
762 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
763 * @vend: the vendor name
764 * @dev: the 16 bit PCI Device ID
1597cacb
AC
765 *
766 * This macro is used to create a struct pci_device_id that matches a
767 * specific PCI device. The subvendor, and subdevice fields will be set
768 * to PCI_ANY_ID. The macro allows the next field to follow as the device
769 * private data.
770 */
771
c1309040
MR
772#define PCI_VDEVICE(vend, dev) \
773 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
774 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 775
5bbe029f
BH
776enum {
777 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
778 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
779 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
780 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
781 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
782 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
783 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
784};
785
1da177e4
LT
786/* these external functions are only available when PCI support is enabled */
787#ifdef CONFIG_PCI
788
5bbe029f
BH
789extern unsigned int pci_flags;
790
791static inline void pci_set_flags(int flags) { pci_flags = flags; }
792static inline void pci_add_flags(int flags) { pci_flags |= flags; }
793static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
794static inline int pci_has_flag(int flag) { return pci_flags & flag; }
795
a58674ff 796void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
797
798enum pcie_bus_config_types {
27d868b5
KB
799 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
800 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
801 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
802 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
803 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
804};
805
806extern enum pcie_bus_config_types pcie_bus_config;
807
1da177e4
LT
808extern struct bus_type pci_bus_type;
809
f7625980
BH
810/* Do NOT directly access these two variables, unless you are arch-specific PCI
811 * code, or PCI core code. */
1da177e4 812extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 813/* Some device drivers need know if PCI is initiated */
f39d5b72 814int no_pci_devices(void);
1da177e4 815
3c449ed0 816void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 817void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
818void pcibios_add_bus(struct pci_bus *bus);
819void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 820void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 821int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 822/* Architecture-specific versions may override this (weak) */
05cca6e5 823char *pcibios_setup(char *str);
1da177e4
LT
824
825/* Used only when drivers/pci/setup.c is used */
3b7a17fc 826resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 827 resource_size_t,
e31dd6e4 828 resource_size_t);
1da177e4
LT
829void pcibios_update_irq(struct pci_dev *, int irq);
830
2d1c8618
BH
831/* Weak but can be overriden by arch */
832void pci_fixup_cardbus(struct pci_bus *);
833
1da177e4
LT
834/* Generic PCI functions used internally */
835
fc279850 836void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 837 struct resource *res);
fc279850 838void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 839 struct pci_bus_region *region);
d1fd4fb6 840void pcibios_scan_specific_bus(int busn);
f39d5b72 841struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 842void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 843struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
844struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
845 struct pci_ops *ops, void *sysdata,
846 struct list_head *resources);
98a35831
YL
847int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
848int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
849void pci_bus_release_busn_res(struct pci_bus *b);
d2a7926d
LP
850struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
851 struct pci_ops *ops, void *sysdata,
852 struct list_head *resources,
853 struct msi_controller *msi);
15856ad5 854struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
855 struct pci_ops *ops, void *sysdata,
856 struct list_head *resources);
05cca6e5
GKH
857struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
858 int busnr);
3749c51a 859void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 860struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
861 const char *name,
862 struct hotplug_slot *hotplug);
f46753c5 863void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
864#ifdef CONFIG_SYSFS
865void pci_dev_assign_slot(struct pci_dev *dev);
866#else
867static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
868#endif
1da177e4 869int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 870struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 871void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 872unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 873void pci_bus_add_device(struct pci_dev *dev);
1da177e4 874void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
875struct resource *pci_find_parent_resource(const struct pci_dev *dev,
876 struct resource *res);
c56d4450 877struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
3df425f3 878u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 879int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 880u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
881struct pci_dev *pci_dev_get(struct pci_dev *dev);
882void pci_dev_put(struct pci_dev *dev);
883void pci_remove_bus(struct pci_bus *b);
884void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 885void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
886void pci_stop_root_bus(struct pci_bus *bus);
887void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 888void pci_setup_cardbus(struct pci_bus *bus);
d366d28c 889void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
f39d5b72 890void pci_sort_breadthfirst(void);
fb8a0d9d
WM
891#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
892#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1da177e4
LT
893
894/* Generic PCI functions exported to card drivers */
895
388c8c16
JB
896enum pci_lost_interrupt_reason {
897 PCI_LOST_IRQ_NO_INFORMATION = 0,
898 PCI_LOST_IRQ_DISABLE_MSI,
899 PCI_LOST_IRQ_DISABLE_MSIX,
900 PCI_LOST_IRQ_DISABLE_ACPI,
901};
902enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
903int pci_find_capability(struct pci_dev *dev, int cap);
904int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
905int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 906int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
907int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
908int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 909struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 910
d42552c3
AM
911struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
912 struct pci_dev *from);
05cca6e5 913struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 914 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 915 struct pci_dev *from);
05cca6e5 916struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
917struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
918 unsigned int devfn);
919static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
920 unsigned int devfn)
921{
922 return pci_get_domain_bus_and_slot(0, bus, devfn);
923}
05cca6e5 924struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
925int pci_dev_present(const struct pci_device_id *ids);
926
05cca6e5
GKH
927int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
928 int where, u8 *val);
929int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
930 int where, u16 *val);
931int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
932 int where, u32 *val);
933int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
934 int where, u8 val);
935int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
936 int where, u16 val);
937int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
938 int where, u32 val);
1f94a94f
RH
939
940int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
941 int where, int size, u32 *val);
942int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
943 int where, int size, u32 val);
944int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
945 int where, int size, u32 *val);
946int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
947 int where, int size, u32 val);
948
a72b46c3 949struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 950
d3881e50
KB
951int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val);
952int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val);
953int pci_read_config_dword(const struct pci_dev *dev, int where, u32 *val);
954int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val);
955int pci_write_config_word(const struct pci_dev *dev, int where, u16 val);
956int pci_write_config_dword(const struct pci_dev *dev, int where, u32 val);
1da177e4 957
8c0d3a02
JL
958int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
959int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
960int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
961int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
962int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
963 u16 clear, u16 set);
964int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
965 u32 clear, u32 set);
966
967static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
968 u16 set)
969{
970 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
971}
972
973static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
974 u32 set)
975{
976 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
977}
978
979static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
980 u16 clear)
981{
982 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
983}
984
985static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
986 u32 clear)
987{
988 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
989}
990
c63587d7
AW
991/* user-space driven config access */
992int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
993int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
994int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
995int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
996int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
997int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
998
4a7fb636 999int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
1000int __must_check pci_enable_device_io(struct pci_dev *dev);
1001int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 1002int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
1003int __must_check pcim_enable_device(struct pci_dev *pdev);
1004void pcim_pin_device(struct pci_dev *pdev);
1005
296ccb08
YS
1006static inline int pci_is_enabled(struct pci_dev *pdev)
1007{
1008 return (atomic_read(&pdev->enable_cnt) > 0);
1009}
1010
9ac7849e
TH
1011static inline int pci_is_managed(struct pci_dev *pdev)
1012{
1013 return pdev->is_managed;
1014}
1015
1da177e4 1016void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1017
1018extern unsigned int pcibios_max_latency;
1da177e4 1019void pci_set_master(struct pci_dev *dev);
6a479079 1020void pci_clear_master(struct pci_dev *dev);
96c55900 1021
f7bdd12d 1022int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1023int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1024#define HAVE_PCI_SET_MWI
4a7fb636 1025int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1026int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1027void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1028void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1029bool pci_intx_mask_supported(struct pci_dev *dev);
1030bool pci_check_and_mask_intx(struct pci_dev *dev);
1031bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1032int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1033int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1034int pcix_get_max_mmrbc(struct pci_dev *dev);
1035int pcix_get_mmrbc(struct pci_dev *dev);
1036int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1037int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1038int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1039int pcie_get_mps(struct pci_dev *dev);
1040int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1041int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1042 enum pcie_link_width *width);
a60a2b73 1043void pcie_flr(struct pci_dev *dev);
8c1c699f 1044int __pci_reset_function(struct pci_dev *dev);
a96d627a 1045int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1046int pci_reset_function(struct pci_dev *dev);
61cf16d8 1047int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1048int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1049int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1050int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1051int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1052int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1053int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1054void pci_reset_secondary_bus(struct pci_dev *dev);
1055void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1056void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1057void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1058int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1059int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1060int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1061bool pci_device_is_present(struct pci_dev *pdev);
08249651 1062void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4 1063
704e8953
CH
1064int __printf(6, 7) pci_request_irq(struct pci_dev *dev, unsigned int nr,
1065 irq_handler_t handler, irq_handler_t thread_fn, void *dev_id,
1066 const char *fmt, ...);
1067void pci_free_irq(struct pci_dev *dev, unsigned int nr, void *dev_id);
1068
1da177e4 1069/* ROM control related routines */
e416de5e
AC
1070int pci_enable_rom(struct pci_dev *pdev);
1071void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1072void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1073void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1074size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1075void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1076
1077/* Power management related routines */
1078int pci_save_state(struct pci_dev *dev);
1d3c16a8 1079void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1080struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1081int pci_load_saved_state(struct pci_dev *dev,
1082 struct pci_saved_state *state);
ffbdd3f7
AW
1083int pci_load_and_free_saved_state(struct pci_dev *dev,
1084 struct pci_saved_state **state);
fd0f7f73
AW
1085struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1086struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1087 u16 cap);
1088int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1089int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1090 u16 cap, unsigned int size);
0e5dd46b 1091int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1092int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1093pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1094bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1095void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1096int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1097 bool runtime, bool enable);
0235c4fc 1098int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1099int pci_prepare_to_sleep(struct pci_dev *dev);
1100int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1101bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1102bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1103void pci_pme_wakeup_bus(struct pci_bus *bus);
9d26d3a8
MW
1104void pci_d3cold_enable(struct pci_dev *dev);
1105void pci_d3cold_disable(struct pci_dev *dev);
1da177e4 1106
6cbf8214
RW
1107static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1108 bool enable)
1109{
1110 return __pci_enable_wake(dev, state, false, enable);
1111}
1da177e4 1112
425c1b22
AW
1113/* PCI Virtual Channel */
1114int pci_save_vc_state(struct pci_dev *dev);
1115void pci_restore_vc_state(struct pci_dev *dev);
1116void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1117
bb209c82
BH
1118/* For use by arch with custom probe code */
1119void set_pcie_port_type(struct pci_dev *pdev);
1120void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1121
ce5ccdef 1122/* Functions for PCI Hotplug drivers to use */
05cca6e5 1123int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1124unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1125unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1126void pci_lock_rescan_remove(void);
1127void pci_unlock_rescan_remove(void);
ce5ccdef 1128
287d19ce
SH
1129/* Vital product data routines */
1130ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1131ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
cb92148b 1132int pci_set_vpd_size(struct pci_dev *dev, size_t len);
287d19ce 1133
1da177e4 1134/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1135resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1136void pci_bus_assign_resources(const struct pci_bus *bus);
765bf9b7 1137void pci_bus_claim_resources(struct pci_bus *bus);
1da177e4
LT
1138void pci_bus_size_bridges(struct pci_bus *bus);
1139int pci_claim_resource(struct pci_dev *, int);
8505e729 1140int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1141void pci_assign_unassigned_resources(void);
6841ec68 1142void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1143void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1144void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1145void pdev_enable_device(struct pci_dev *);
842de40d 1146int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1147void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1148 int (*)(const struct pci_dev *, u8, u8));
afd29f90 1149struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1da177e4 1150#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1151int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1152int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1153void pci_release_regions(struct pci_dev *);
4a7fb636 1154int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1155int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1156void pci_release_region(struct pci_dev *, int);
c87deff7 1157int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1158int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1159void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1160
1161/* drivers/pci/bus.c */
fe830ef6
JL
1162struct pci_bus *pci_bus_get(struct pci_bus *bus);
1163void pci_bus_put(struct pci_bus *bus);
45ca9e97 1164void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1165void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1166 resource_size_t offset);
45ca9e97 1167void pci_free_resource_list(struct list_head *resources);
950334bc
BH
1168void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1169 unsigned int flags);
2fe2abf8
BH
1170struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1171void pci_bus_remove_resources(struct pci_bus *bus);
950334bc
BH
1172int devm_request_pci_bus_resources(struct device *dev,
1173 struct list_head *resources);
2fe2abf8 1174
89a74ecc 1175#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1176 for (i = 0; \
1177 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1178 i++)
89a74ecc 1179
4a7fb636
AM
1180int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1181 struct resource *res, resource_size_t size,
1182 resource_size_t align, resource_size_t min,
664c2848 1183 unsigned long type_mask,
3b7a17fc
DB
1184 resource_size_t (*alignf)(void *,
1185 const struct resource *,
b26b2d49
DB
1186 resource_size_t,
1187 resource_size_t),
4a7fb636 1188 void *alignf_data);
1da177e4 1189
8b921acf 1190
c5076cfe
TN
1191int pci_register_io_range(phys_addr_t addr, resource_size_t size);
1192unsigned long pci_address_to_pio(phys_addr_t addr);
1193phys_addr_t pci_pio_to_address(unsigned long pio);
8b921acf 1194int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
4d3f1384 1195void pci_unmap_iospace(struct resource *res);
490cb6dd
LP
1196void __iomem *devm_pci_remap_cfgspace(struct device *dev,
1197 resource_size_t offset,
1198 resource_size_t size);
1199void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
1200 struct resource *res);
8b921acf 1201
3a9ad0b4 1202static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1203{
1204 struct pci_bus_region region;
1205
1206 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1207 return region.start;
1208}
1209
863b18f4 1210/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1211int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1212 const char *mod_name);
bba81165
AM
1213
1214/*
1215 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1216 */
1217#define pci_register_driver(driver) \
1218 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1219
05cca6e5 1220void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1221
1222/**
1223 * module_pci_driver() - Helper macro for registering a PCI driver
1224 * @__pci_driver: pci_driver struct
1225 *
1226 * Helper macro for PCI drivers which do not do anything special in module
1227 * init/exit. This eliminates a lot of boilerplate. Each module may only
1228 * use this macro once, and calling it replaces module_init() and module_exit()
1229 */
1230#define module_pci_driver(__pci_driver) \
1231 module_driver(__pci_driver, pci_register_driver, \
1232 pci_unregister_driver)
1233
b4eb6cdb
PG
1234/**
1235 * builtin_pci_driver() - Helper macro for registering a PCI driver
1236 * @__pci_driver: pci_driver struct
1237 *
1238 * Helper macro for PCI drivers which do not do anything special in their
1239 * init code. This eliminates a lot of boilerplate. Each driver may only
1240 * use this macro once, and calling it replaces device_initcall(...)
1241 */
1242#define builtin_pci_driver(__pci_driver) \
1243 builtin_driver(__pci_driver, pci_register_driver)
1244
05cca6e5 1245struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1246int pci_add_dynid(struct pci_driver *drv,
1247 unsigned int vendor, unsigned int device,
1248 unsigned int subvendor, unsigned int subdevice,
1249 unsigned int class, unsigned int class_mask,
1250 unsigned long driver_data);
05cca6e5
GKH
1251const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1252 struct pci_dev *dev);
1253int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1254 int pass);
1da177e4 1255
70298c6e 1256void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1257 void *userdata);
ac7dc65a 1258int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1259unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1260void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1261resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1262 unsigned long type);
978d2d68 1263resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1264
3448a19d
DA
1265#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1266#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1267
deb2d2ec 1268int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1269 unsigned int command_bits, u32 flags);
fe537670 1270
4fe0d154
CH
1271#define PCI_IRQ_LEGACY (1 << 0) /* allow legacy interrupts */
1272#define PCI_IRQ_MSI (1 << 1) /* allow MSI interrupts */
1273#define PCI_IRQ_MSIX (1 << 2) /* allow MSI-X interrupts */
1274#define PCI_IRQ_AFFINITY (1 << 3) /* auto-assign affinity */
1275#define PCI_IRQ_ALL_TYPES \
1276 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
aff17164 1277
1da177e4
LT
1278/* kmem_cache style wrapper around pci_alloc_consistent() */
1279
f41b1771 1280#include <linux/pci-dma.h>
1da177e4
LT
1281#include <linux/dmapool.h>
1282
1283#define pci_pool dma_pool
1284#define pci_pool_create(name, pdev, size, align, allocation) \
1285 dma_pool_create(name, &pdev->dev, size, align, allocation)
1286#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1287#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
01a7fd33
SS
1288#define pci_pool_zalloc(pool, flags, handle) \
1289 dma_pool_zalloc(pool, flags, handle)
1da177e4
LT
1290#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1291
1da177e4 1292struct msix_entry {
16dbef4a 1293 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1294 u16 entry; /* driver uses to specify entry, OS writes */
1295};
1296
4c859804
BH
1297#ifdef CONFIG_PCI_MSI
1298int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72 1299void pci_disable_msi(struct pci_dev *dev);
4c859804 1300int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72 1301void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1302void pci_restore_msi_state(struct pci_dev *dev);
1303int pci_msi_enabled(void);
4fe03955 1304int pci_enable_msi(struct pci_dev *dev);
4c859804
BH
1305int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1306 int minvec, int maxvec);
f7fc32cb
AG
1307static inline int pci_enable_msix_exact(struct pci_dev *dev,
1308 struct msix_entry *entries, int nvec)
1309{
1310 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1311 if (rc < 0)
1312 return rc;
1313 return 0;
1314}
402723ad
CH
1315int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1316 unsigned int max_vecs, unsigned int flags,
1317 const struct irq_affinity *affd);
1318
aff17164
CH
1319void pci_free_irq_vectors(struct pci_dev *dev);
1320int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
ee8d41e5 1321const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
27ddb689 1322int pci_irq_get_node(struct pci_dev *pdev, int vec);
aff17164 1323
4c859804 1324#else
2ee546c4 1325static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1326static inline void pci_disable_msi(struct pci_dev *dev) { }
1327static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4 1328static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1329static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1330static inline int pci_msi_enabled(void) { return 0; }
4fe03955 1331static inline int pci_enable_msi(struct pci_dev *dev)
f7fc32cb 1332{ return -ENOSYS; }
302a2523
AG
1333static inline int pci_enable_msix_range(struct pci_dev *dev,
1334 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1335{ return -ENOSYS; }
f7fc32cb
AG
1336static inline int pci_enable_msix_exact(struct pci_dev *dev,
1337 struct msix_entry *entries, int nvec)
1338{ return -ENOSYS; }
402723ad
CH
1339
1340static inline int
1341pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1342 unsigned int max_vecs, unsigned int flags,
1343 const struct irq_affinity *aff_desc)
aff17164
CH
1344{
1345 if (min_vecs > 1)
1346 return -EINVAL;
1347 return 1;
1348}
402723ad 1349
aff17164
CH
1350static inline void pci_free_irq_vectors(struct pci_dev *dev)
1351{
1352}
1353
1354static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1355{
1356 if (WARN_ON_ONCE(nr > 0))
1357 return -EINVAL;
1358 return dev->irq;
1359}
ee8d41e5
TG
1360static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1361 int vec)
1362{
1363 return cpu_possible_mask;
1364}
27ddb689
SL
1365
1366static inline int pci_irq_get_node(struct pci_dev *pdev, int vec)
1367{
1368 return first_online_node;
1369}
1da177e4
LT
1370#endif
1371
402723ad
CH
1372static inline int
1373pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1374 unsigned int max_vecs, unsigned int flags)
1375{
1376 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs, flags,
1377 NULL);
1378}
1379
ab0724ff 1380#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1381extern bool pcie_ports_disabled;
1382extern bool pcie_ports_auto;
ab0724ff
MT
1383#else
1384#define pcie_ports_disabled true
1385#define pcie_ports_auto false
1386#endif
415e12b2 1387
4c859804 1388#ifdef CONFIG_PCIEASPM
f39d5b72 1389bool pcie_aspm_support_enabled(void);
4c859804
BH
1390#else
1391static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1392#endif
1393
415e12b2
RW
1394#ifdef CONFIG_PCIEAER
1395void pci_no_aer(void);
1396bool pci_aer_available(void);
66b80809 1397int pci_aer_init(struct pci_dev *dev);
415e12b2
RW
1398#else
1399static inline void pci_no_aer(void) { }
1400static inline bool pci_aer_available(void) { return false; }
66b80809 1401static inline int pci_aer_init(struct pci_dev *d) { return -ENODEV; }
415e12b2
RW
1402#endif
1403
4c859804 1404#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1405void pcie_set_ecrc_checking(struct pci_dev *dev);
1406void pcie_ecrc_get_policy(char *str);
4c859804 1407#else
2ee546c4
BH
1408static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1409static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1410#endif
1411
8b955b0d 1412#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1413/* The functions a driver should call */
1414int ht_create_irq(struct pci_dev *dev, int idx);
1415void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1416#endif /* CONFIG_HT_IRQ */
1417
edc90fee
BH
1418#ifdef CONFIG_PCI_ATS
1419/* Address Translation Service */
1420void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1421int pci_enable_ats(struct pci_dev *dev, int ps);
1422void pci_disable_ats(struct pci_dev *dev);
1423int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1424#else
ff9bee89
BH
1425static inline void pci_ats_init(struct pci_dev *d) { }
1426static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1427static inline void pci_disable_ats(struct pci_dev *d) { }
1428static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1429#endif
1430
eec097d4
BH
1431#ifdef CONFIG_PCIE_PTM
1432int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1433#else
1434static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1435{ return -EINVAL; }
1436#endif
1437
f39d5b72
BH
1438void pci_cfg_access_lock(struct pci_dev *dev);
1439bool pci_cfg_access_trylock(struct pci_dev *dev);
1440void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1441
4352dfd5
GKH
1442/*
1443 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1444 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1445 * configuration space.
1446 */
32a2eea7
JG
1447#ifdef CONFIG_PCI_DOMAINS
1448extern int pci_domains_supported;
41e5c0f8 1449int pci_get_new_domain_nr(void);
32a2eea7
JG
1450#else
1451enum { pci_domains_supported = 0 };
2ee546c4
BH
1452static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1453static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1454static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1455#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1456
670ba0c8
CM
1457/*
1458 * Generic implementation for PCI domain support. If your
1459 * architecture does not need custom management of PCI
1460 * domains then this implementation will be used
1461 */
1462#ifdef CONFIG_PCI_DOMAINS_GENERIC
1463static inline int pci_domain_nr(struct pci_bus *bus)
1464{
1465 return bus->domain_nr;
1466}
2ab51dde
TN
1467#ifdef CONFIG_ACPI
1468int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
670ba0c8 1469#else
2ab51dde
TN
1470static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1471{ return 0; }
1472#endif
9c7cb891 1473int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
670ba0c8
CM
1474#endif
1475
95a8b6ef
MT
1476/* some architectures require additional setup to direct VGA traffic */
1477typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1478 unsigned int command_bits, u32 flags);
f39d5b72 1479void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1480
be9d2e89
JT
1481static inline int
1482pci_request_io_regions(struct pci_dev *pdev, const char *name)
1483{
1484 return pci_request_selected_regions(pdev,
1485 pci_select_bars(pdev, IORESOURCE_IO), name);
1486}
1487
1488static inline void
1489pci_release_io_regions(struct pci_dev *pdev)
1490{
1491 return pci_release_selected_regions(pdev,
1492 pci_select_bars(pdev, IORESOURCE_IO));
1493}
1494
1495static inline int
1496pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1497{
1498 return pci_request_selected_regions(pdev,
1499 pci_select_bars(pdev, IORESOURCE_MEM), name);
1500}
1501
1502static inline void
1503pci_release_mem_regions(struct pci_dev *pdev)
1504{
1505 return pci_release_selected_regions(pdev,
1506 pci_select_bars(pdev, IORESOURCE_MEM));
1507}
1508
4352dfd5 1509#else /* CONFIG_PCI is not enabled */
1da177e4 1510
5bbe029f
BH
1511static inline void pci_set_flags(int flags) { }
1512static inline void pci_add_flags(int flags) { }
1513static inline void pci_clear_flags(int flags) { }
1514static inline int pci_has_flag(int flag) { return 0; }
1515
1da177e4
LT
1516/*
1517 * If the system does not have PCI, clearly these return errors. Define
1518 * these as simple inline functions to avoid hair in drivers.
1519 */
1520
05cca6e5
GKH
1521#define _PCI_NOP(o, s, t) \
1522 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1523 int where, t val) \
1da177e4 1524 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1525
1526#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1527 _PCI_NOP(o, word, u16 x) \
1528 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1529_PCI_NOP_ALL(read, *)
1530_PCI_NOP_ALL(write,)
1531
d42552c3 1532static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1533 unsigned int device,
1534 struct pci_dev *from)
2ee546c4 1535{ return NULL; }
d42552c3 1536
05cca6e5
GKH
1537static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1538 unsigned int device,
1539 unsigned int ss_vendor,
1540 unsigned int ss_device,
b08508c4 1541 struct pci_dev *from)
2ee546c4 1542{ return NULL; }
1da177e4 1543
05cca6e5
GKH
1544static inline struct pci_dev *pci_get_class(unsigned int class,
1545 struct pci_dev *from)
2ee546c4 1546{ return NULL; }
1da177e4
LT
1547
1548#define pci_dev_present(ids) (0)
ed4aaadb 1549#define no_pci_devices() (1)
1da177e4
LT
1550#define pci_dev_put(dev) do { } while (0)
1551
2ee546c4
BH
1552static inline void pci_set_master(struct pci_dev *dev) { }
1553static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1554static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1555static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1556{ return -EBUSY; }
05cca6e5
GKH
1557static inline int __pci_register_driver(struct pci_driver *drv,
1558 struct module *owner)
2ee546c4 1559{ return 0; }
05cca6e5 1560static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1561{ return 0; }
1562static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1563static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1564{ return 0; }
05cca6e5
GKH
1565static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1566 int cap)
2ee546c4 1567{ return 0; }
05cca6e5 1568static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1569{ return 0; }
05cca6e5 1570
1da177e4 1571/* Power management related routines */
2ee546c4
BH
1572static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1573static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1574static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1575{ return 0; }
3449248c 1576static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1577{ return 0; }
05cca6e5
GKH
1578static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1579 pm_message_t state)
2ee546c4 1580{ return PCI_D0; }
05cca6e5
GKH
1581static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1582 int enable)
2ee546c4 1583{ return 0; }
48a92a81 1584
afd29f90
MW
1585static inline struct resource *pci_find_resource(struct pci_dev *dev,
1586 struct resource *res)
1587{ return NULL; }
05cca6e5 1588static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1589{ return -EIO; }
1590static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1591
c5076cfe
TN
1592static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1593
2ee546c4 1594static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1595static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1596{ return 0; }
2ee546c4 1597static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1598
d80d0217
RD
1599static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1600{ return NULL; }
d80d0217
RD
1601static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1602 unsigned int devfn)
1603{ return NULL; }
d80d0217
RD
1604static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1605 unsigned int devfn)
1606{ return NULL; }
1607
2ee546c4
BH
1608static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1609static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1610static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1611
fb8a0d9d
WM
1612#define dev_is_pci(d) (false)
1613#define dev_is_pf(d) (false)
4352dfd5 1614#endif /* CONFIG_PCI */
1da177e4 1615
4352dfd5
GKH
1616/* Include architecture-dependent settings and functions */
1617
1618#include <asm/pci.h>
1da177e4 1619
f7195824
DW
1620/* These two functions provide almost identical functionality. Depennding
1621 * on the architecture, one will be implemented as a wrapper around the
1622 * other (in drivers/pci/mmap.c).
1623 *
1624 * pci_mmap_resource_range() maps a specific BAR, and vm->vm_pgoff
1625 * is expected to be an offset within that region.
1626 *
1627 * pci_mmap_page_range() is the legacy architecture-specific interface,
1628 * which accepts a "user visible" resource address converted by
1629 * pci_resource_to_user(), as used in the legacy mmap() interface in
1630 * /proc/bus/pci/.
1631 */
1632int pci_mmap_resource_range(struct pci_dev *dev, int bar,
1633 struct vm_area_struct *vma,
1634 enum pci_mmap_state mmap_state, int write_combine);
f66e2258
DW
1635int pci_mmap_page_range(struct pci_dev *pdev, int bar,
1636 struct vm_area_struct *vma,
11df1954
DW
1637 enum pci_mmap_state mmap_state, int write_combine);
1638
ae749c7a
DW
1639#ifndef arch_can_pci_mmap_wc
1640#define arch_can_pci_mmap_wc() 0
1641#endif
2bea36fd 1642
e854d8b2
DW
1643#ifndef arch_can_pci_mmap_io
1644#define arch_can_pci_mmap_io() 0
2bea36fd
DW
1645#define pci_iobar_pfn(pdev, bar, vma) (-EINVAL)
1646#else
1647int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma);
e854d8b2 1648#endif
ae749c7a 1649
92016ba5
JO
1650#ifndef pci_root_bus_fwnode
1651#define pci_root_bus_fwnode(bus) NULL
1652#endif
1653
1da177e4
LT
1654/* these helpers provide future and backwards compatibility
1655 * for accessing popular PCI BAR info */
05cca6e5
GKH
1656#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1657#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1658#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1659#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1660 ((pci_resource_start((dev), (bar)) == 0 && \
1661 pci_resource_end((dev), (bar)) == \
1662 pci_resource_start((dev), (bar))) ? 0 : \
1663 \
1664 (pci_resource_end((dev), (bar)) - \
1665 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1666
1667/* Similar to the helpers above, these manipulate per-pci_dev
1668 * driver-specific data. They are really just a wrapper around
1669 * the generic device structure functions of these calls.
1670 */
05cca6e5 1671static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1672{
1673 return dev_get_drvdata(&pdev->dev);
1674}
1675
05cca6e5 1676static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1677{
1678 dev_set_drvdata(&pdev->dev, data);
1679}
1680
1681/* If you want to know what to call your pci_dev, ask this function.
1682 * Again, it's a wrapper around the generic device.
1683 */
2fc90f61 1684static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1685{
c6c4f070 1686 return dev_name(&pdev->dev);
1da177e4
LT
1687}
1688
2311b1f2
ME
1689
1690/* Some archs don't want to expose struct resource to userland as-is
1691 * in sysfs and /proc
1692 */
8221a013
BH
1693#ifdef HAVE_ARCH_PCI_RESOURCE_TO_USER
1694void pci_resource_to_user(const struct pci_dev *dev, int bar,
1695 const struct resource *rsrc,
1696 resource_size_t *start, resource_size_t *end);
1697#else
2311b1f2 1698static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1699 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1700 resource_size_t *end)
2311b1f2
ME
1701{
1702 *start = rsrc->start;
1703 *end = rsrc->end;
1704}
1705#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1706
1707
1da177e4
LT
1708/*
1709 * The world is not perfect and supplies us with broken PCI devices.
1710 * For at least a part of these bugs we need a work-around, so both
1711 * generic (drivers/pci/quirks.c) and per-architecture code can define
1712 * fixup hooks to be called for particular buggy devices.
1713 */
1714
1715struct pci_fixup {
f4ca5c6a
YL
1716 u16 vendor; /* You can use PCI_ANY_ID here of course */
1717 u16 device; /* You can use PCI_ANY_ID here of course */
1718 u32 class; /* You can use PCI_ANY_ID here too */
1719 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1720 void (*hook)(struct pci_dev *dev);
1721};
1722
1723enum pci_fixup_pass {
1724 pci_fixup_early, /* Before probing BARs */
1725 pci_fixup_header, /* After reading configuration header */
1726 pci_fixup_final, /* Final phase of device fixups */
1727 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1728 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1729 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1730 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1731 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1732};
1733
1734/* Anonymous variables would be nice... */
f4ca5c6a
YL
1735#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1736 class_shift, hook) \
ecf61c78 1737 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1738 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1739 = { vendor, device, class, class_shift, hook };
1740
1741#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1742 class_shift, hook) \
1743 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1744 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1745#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1746 class_shift, hook) \
1747 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1748 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1749#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1750 class_shift, hook) \
1751 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1752 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1753#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1754 class_shift, hook) \
1755 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1756 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1757#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1758 class_shift, hook) \
1759 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1760 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1761 class_shift, hook)
1762#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1763 class_shift, hook) \
1764 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1765 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1766 class, class_shift, hook)
1767#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1768 class_shift, hook) \
1769 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1770 suspend##hook, vendor, device, class, \
f4ca5c6a 1771 class_shift, hook)
7d2a01b8
AN
1772#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1773 class_shift, hook) \
1774 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1775 suspend_late##hook, vendor, device, \
1776 class, class_shift, hook)
f4ca5c6a 1777
1da177e4
LT
1778#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1779 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1780 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1781#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1782 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1783 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1784#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1785 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1786 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1787#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1788 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1789 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1790#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1791 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1792 resume##hook, vendor, device, \
f4ca5c6a 1793 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1794#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1795 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1796 resume_early##hook, vendor, device, \
f4ca5c6a 1797 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1798#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1799 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1800 suspend##hook, vendor, device, \
f4ca5c6a 1801 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1802#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1803 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1804 suspend_late##hook, vendor, device, \
1805 PCI_ANY_ID, 0, hook)
1da177e4 1806
93177a74 1807#ifdef CONFIG_PCI_QUIRKS
1da177e4 1808void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1809int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
c1d61c9b 1810int pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1811#else
1812static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1813 struct pci_dev *dev) { }
ad805758
AW
1814static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1815 u16 acs_flags)
1816{
1817 return -ENOTTY;
1818}
c1d61c9b
AW
1819static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
1820{
1821 return -ENOTTY;
1822}
93177a74 1823#endif
1da177e4 1824
05cca6e5 1825void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1826void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1827void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1828int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1829int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1830 const char *name);
fb7ebfe4 1831void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1832
1da177e4 1833extern int pci_pci_problems;
236561e5 1834#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1835#define PCIPCI_TRITON 2
1836#define PCIPCI_NATOMA 4
1837#define PCIPCI_VIAETBF 8
1838#define PCIPCI_VSFX 16
236561e5
AC
1839#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1840#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1841
4516a618
AN
1842extern unsigned long pci_cardbus_io_size;
1843extern unsigned long pci_cardbus_mem_size;
15856ad5 1844extern u8 pci_dfl_cache_line_size;
ac1aa47b 1845extern u8 pci_cache_line_size;
4516a618 1846
28760489
EB
1847extern unsigned long pci_hotplug_io_size;
1848extern unsigned long pci_hotplug_mem_size;
e16b4660 1849extern unsigned long pci_hotplug_bus_size;
28760489 1850
f7625980 1851/* Architecture-specific versions may override these (weak) */
19792a08 1852void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1853void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1854int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1855 enum pcie_reset_state state);
eca0d467 1856int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1857void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1858void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1859int pcibios_alloc_irq(struct pci_dev *dev);
1860void pcibios_free_irq(struct pci_dev *dev);
575e3348 1861
699c1985
SO
1862#ifdef CONFIG_HIBERNATE_CALLBACKS
1863extern struct dev_pm_ops pcibios_pm_ops;
1864#endif
1865
935c760e 1866#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
f39d5b72
BH
1867void __init pci_mmcfg_early_init(void);
1868void __init pci_mmcfg_late_init(void);
7752d5cf 1869#else
bb63b421 1870static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1871static inline void pci_mmcfg_late_init(void) { }
1872#endif
1873
642c92da 1874int pci_ext_cfg_avail(void);
0ef5f8f6 1875
1684f5dd 1876void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1877void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1878
dd7cc44d 1879#ifdef CONFIG_PCI_IOV
b07579c0
WY
1880int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1881int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1882
f39d5b72
BH
1883int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1884void pci_disable_sriov(struct pci_dev *dev);
c194f7ea
WY
1885int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset);
1886void pci_iov_remove_virtfn(struct pci_dev *dev, int id, int reset);
f39d5b72 1887int pci_num_vf(struct pci_dev *dev);
5a8eb242 1888int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1889int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1890int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1891resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1892#else
b07579c0
WY
1893static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1894{
1895 return -ENOSYS;
1896}
1897static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1898{
1899 return -ENOSYS;
1900}
dd7cc44d 1901static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 1902{ return -ENODEV; }
c194f7ea
WY
1903static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset)
1904{
1905 return -ENOSYS;
1906}
1907static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
1908 int id, int reset) { }
2ee546c4 1909static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1910static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1911static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1912{ return 0; }
bff73156 1913static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1914{ return 0; }
bff73156 1915static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1916{ return 0; }
0e6c9122
WY
1917static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1918{ return 0; }
dd7cc44d
YZ
1919#endif
1920
c825bc94 1921#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1922void pci_hp_create_module_link(struct pci_slot *pci_slot);
1923void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1924#endif
1925
d7b7e605
KK
1926/**
1927 * pci_pcie_cap - get the saved PCIe capability offset
1928 * @dev: PCI device
1929 *
1930 * PCIe capability offset is calculated at PCI device initialization
1931 * time and saved in the data structure. This function returns saved
1932 * PCIe capability offset. Using this instead of pci_find_capability()
1933 * reduces unnecessary search in the PCI configuration space. If you
1934 * need to calculate PCIe capability offset from raw device for some
1935 * reasons, please use pci_find_capability() instead.
1936 */
1937static inline int pci_pcie_cap(struct pci_dev *dev)
1938{
1939 return dev->pcie_cap;
1940}
1941
7eb776c4
KK
1942/**
1943 * pci_is_pcie - check if the PCI device is PCI Express capable
1944 * @dev: PCI device
1945 *
a895c28a 1946 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1947 */
1948static inline bool pci_is_pcie(struct pci_dev *dev)
1949{
a895c28a 1950 return pci_pcie_cap(dev);
7eb776c4
KK
1951}
1952
7c9c003c
MS
1953/**
1954 * pcie_caps_reg - get the PCIe Capabilities Register
1955 * @dev: PCI device
1956 */
1957static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1958{
1959 return dev->pcie_flags_reg;
1960}
1961
786e2288
YW
1962/**
1963 * pci_pcie_type - get the PCIe device/port type
1964 * @dev: PCI device
1965 */
1966static inline int pci_pcie_type(const struct pci_dev *dev)
1967{
1c531d82 1968 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1969}
1970
e784930b
JT
1971static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
1972{
1973 while (1) {
1974 if (!pci_is_pcie(dev))
1975 break;
1976 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
1977 return dev;
1978 if (!dev->bus->self)
1979 break;
1980 dev = dev->bus->self;
1981 }
1982 return NULL;
1983}
1984
5d990b62 1985void pci_request_acs(void);
ad805758
AW
1986bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1987bool pci_acs_path_enabled(struct pci_dev *start,
1988 struct pci_dev *end, u16 acs_flags);
a2ce7662 1989
7ad506fa 1990#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1991#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1992
1993/* Large Resource Data Type Tag Item Names */
1994#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1995#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1996#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1997
1998#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1999#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
2000#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
2001
2002/* Small Resource Data Type Tag Item Names */
9eb45d5c 2003#define PCI_VPD_STIN_END 0x0f /* End */
7ad506fa 2004
9eb45d5c 2005#define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
7ad506fa
MC
2006
2007#define PCI_VPD_SRDT_TIN_MASK 0x78
2008#define PCI_VPD_SRDT_LEN_MASK 0x07
9eb45d5c 2009#define PCI_VPD_LRDT_TIN_MASK 0x7f
7ad506fa
MC
2010
2011#define PCI_VPD_LRDT_TAG_SIZE 3
2012#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 2013
e1d5bdab
MC
2014#define PCI_VPD_INFO_FLD_HDR_SIZE 3
2015
4067a854
MC
2016#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
2017#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
2018#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 2019#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 2020
a2ce7662
MC
2021/**
2022 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
2023 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2024 *
2025 * Returns the extracted Large Resource Data Type length.
2026 */
2027static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
2028{
2029 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
2030}
2031
9eb45d5c
HR
2032/**
2033 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
2034 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2035 *
2036 * Returns the extracted Large Resource Data Type Tag item.
2037 */
2038static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
2039{
2040 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
2041}
2042
7ad506fa
MC
2043/**
2044 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
2045 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2046 *
2047 * Returns the extracted Small Resource Data Type length.
2048 */
2049static inline u8 pci_vpd_srdt_size(const u8 *srdt)
2050{
2051 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
2052}
2053
9eb45d5c
HR
2054/**
2055 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
2056 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2057 *
2058 * Returns the extracted Small Resource Data Type Tag Item.
2059 */
2060static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
2061{
2062 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
2063}
2064
e1d5bdab
MC
2065/**
2066 * pci_vpd_info_field_size - Extracts the information field length
2067 * @lrdt: Pointer to the beginning of an information field header
2068 *
2069 * Returns the extracted information field length.
2070 */
2071static inline u8 pci_vpd_info_field_size(const u8 *info_field)
2072{
2073 return info_field[2];
2074}
2075
b55ac1b2
MC
2076/**
2077 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2078 * @buf: Pointer to buffered vpd data
2079 * @off: The offset into the buffer at which to begin the search
2080 * @len: The length of the vpd buffer
2081 * @rdt: The Resource Data Type to search for
2082 *
2083 * Returns the index where the Resource Data Type was found or
2084 * -ENOENT otherwise.
2085 */
2086int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2087
4067a854
MC
2088/**
2089 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2090 * @buf: Pointer to buffered vpd data
2091 * @off: The offset into the buffer at which to begin the search
2092 * @len: The length of the buffer area, relative to off, in which to search
2093 * @kw: The keyword to search for
2094 *
2095 * Returns the index where the information field keyword was found or
2096 * -ENOENT otherwise.
2097 */
2098int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2099 unsigned int len, const char *kw);
2100
98d9f30c
BH
2101/* PCI <-> OF binding helpers */
2102#ifdef CONFIG_OF
2103struct device_node;
b165e2b6 2104struct irq_domain;
f39d5b72
BH
2105void pci_set_of_node(struct pci_dev *dev);
2106void pci_release_of_node(struct pci_dev *dev);
2107void pci_set_bus_of_node(struct pci_bus *bus);
2108void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 2109struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
2110
2111/* Arch may override this (weak) */
723ec4d0 2112struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 2113
3df425f3
JC
2114static inline struct device_node *
2115pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
2116{
2117 return pdev ? pdev->dev.of_node : NULL;
2118}
2119
ef3b4f8c
BH
2120static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2121{
2122 return bus ? bus->dev.of_node : NULL;
2123}
2124
98d9f30c
BH
2125#else /* CONFIG_OF */
2126static inline void pci_set_of_node(struct pci_dev *dev) { }
2127static inline void pci_release_of_node(struct pci_dev *dev) { }
2128static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
2129static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
2130static inline struct device_node *
2131pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
2132static inline struct irq_domain *
2133pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
2134#endif /* CONFIG_OF */
2135
471036b2
SS
2136#ifdef CONFIG_ACPI
2137struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2138
2139void
2140pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2141#else
2142static inline struct irq_domain *
2143pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
2144#endif
2145
eb740b5f
GS
2146#ifdef CONFIG_EEH
2147static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2148{
2149 return pdev->dev.archdata.edev;
2150}
2151#endif
2152
f0af9593 2153void pci_add_dma_alias(struct pci_dev *dev, u8 devfn);
338c3149 2154bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
c25dc828
AW
2155int pci_for_each_dma_alias(struct pci_dev *pdev,
2156 int (*fn)(struct pci_dev *pdev,
2157 u16 alias, void *data), void *data);
2158
ce052984
EZ
2159/* helper functions for operation of device flag */
2160static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2161{
2162 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2163}
2164static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2165{
2166 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2167}
2168static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2169{
2170 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2171}
19bdb6e4
AW
2172
2173/**
2174 * pci_ari_enabled - query ARI forwarding status
2175 * @bus: the PCI bus
2176 *
2177 * Returns true if ARI forwarding is enabled.
2178 */
2179static inline bool pci_ari_enabled(struct pci_bus *bus)
2180{
2181 return bus->self && bus->self->ari_enabled;
2182}
bc4b024a 2183
8531e283
LW
2184/**
2185 * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2186 * @pdev: PCI device to check
2187 *
2188 * Walk upwards from @pdev and check for each encountered bridge if it's part
2189 * of a Thunderbolt controller. Reaching the host bridge means @pdev is not
2190 * Thunderbolt-attached. (But rather soldered to the mainboard usually.)
2191 */
2192static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2193{
2194 struct pci_dev *parent = pdev;
2195
2196 if (pdev->is_thunderbolt)
2197 return true;
2198
2199 while ((parent = pci_upstream_bridge(parent)))
2200 if (parent->is_thunderbolt)
2201 return true;
2202
2203 return false;
2204}
2205
bc4b024a
CH
2206/* provide the legacy pci_dma_* API */
2207#include <linux/pci-dma-compat.h>
2208
1da177e4 2209#endif /* LINUX_PCI_H */