]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/pci.h
PCI: cpqphp: stop managing hotplug_slot->name
[mirror_ubuntu-bionic-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
64c7f63c 21#include <linux/io.h>
1da177e4 22
1da177e4
LT
23/*
24 * The PCI interface treats multi-function devices as independent
25 * devices. The slot/function address of each device is encoded
26 * in a single byte as follows:
27 *
28 * 7:3 = slot
29 * 2:0 = function
30 */
05cca6e5 31#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
32#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
33#define PCI_FUNC(devfn) ((devfn) & 0x07)
34
35/* Ioctls for /proc/bus/pci/X/Y nodes. */
36#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
37#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
38#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
39#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
40#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
41
42#ifdef __KERNEL__
43
778382e0
DW
44#include <linux/mod_devicetable.h>
45
1da177e4 46#include <linux/types.h>
98db6f19 47#include <linux/init.h>
1da177e4
LT
48#include <linux/ioport.h>
49#include <linux/list.h>
4a7fb636 50#include <linux/compiler.h>
1da177e4 51#include <linux/errno.h>
f46753c5 52#include <linux/kobject.h>
bae94d02 53#include <asm/atomic.h>
1da177e4
LT
54#include <linux/device.h>
55
7e7a43c3
AB
56/* Include the ID list */
57#include <linux/pci_ids.h>
58
f46753c5
AC
59/* pci_slot represents a physical slot */
60struct pci_slot {
61 struct pci_bus *bus; /* The bus this slot is on */
62 struct list_head list; /* node in list of slots on this bus */
63 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
64 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
65 struct kobject kobj;
66};
67
1da177e4
LT
68/* File state for mmap()s on /proc/bus/pci/X/Y */
69enum pci_mmap_state {
70 pci_mmap_io,
71 pci_mmap_mem
72};
73
74/* This defines the direction arg to the DMA mapping routines. */
75#define PCI_DMA_BIDIRECTIONAL 0
76#define PCI_DMA_TODEVICE 1
77#define PCI_DMA_FROMDEVICE 2
78#define PCI_DMA_NONE 3
79
1da177e4
LT
80#define DEVICE_COUNT_RESOURCE 12
81
82typedef int __bitwise pci_power_t;
83
4352dfd5
GKH
84#define PCI_D0 ((pci_power_t __force) 0)
85#define PCI_D1 ((pci_power_t __force) 1)
86#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
87#define PCI_D3hot ((pci_power_t __force) 3)
88#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 89#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 90#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 91
392a1ce7
LV
92/** The pci_channel state describes connectivity between the CPU and
93 * the pci device. If some PCI bus between here and the pci device
94 * has crashed or locked up, this info is reflected here.
95 */
96typedef unsigned int __bitwise pci_channel_state_t;
97
98enum pci_channel_state {
99 /* I/O channel is in normal state */
100 pci_channel_io_normal = (__force pci_channel_state_t) 1,
101
102 /* I/O to channel is blocked */
103 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
104
105 /* PCI card is dead */
106 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
107};
108
f7bdd12d
BK
109typedef unsigned int __bitwise pcie_reset_state_t;
110
111enum pcie_reset_state {
112 /* Reset is NOT asserted (Use to deassert reset) */
113 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
114
115 /* Use #PERST to reset PCI-E device */
116 pcie_warm_reset = (__force pcie_reset_state_t) 2,
117
118 /* Use PCI-E Hot Reset to reset device */
119 pcie_hot_reset = (__force pcie_reset_state_t) 3
120};
121
ba698ad4
DM
122typedef unsigned short __bitwise pci_dev_flags_t;
123enum pci_dev_flags {
124 /* INTX_DISABLE in PCI_COMMAND register disables MSI
125 * generation too.
126 */
127 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
128 /* Device configuration is irrevocably lost if disabled into D3 */
129 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
130};
131
6e325a62
MT
132typedef unsigned short __bitwise pci_bus_flags_t;
133enum pci_bus_flags {
d556ad4b
PO
134 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
135 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
136};
137
41017f0c
SL
138struct pci_cap_saved_state {
139 struct hlist_node next;
140 char cap_nr;
141 u32 data[0];
142};
143
7d715a6c 144struct pcie_link_state;
ee69439c
JB
145struct pci_vpd;
146
1da177e4
LT
147/*
148 * The pci_dev structure is used to describe PCI devices.
149 */
150struct pci_dev {
1da177e4
LT
151 struct list_head bus_list; /* node in per-bus list */
152 struct pci_bus *bus; /* bus this device is on */
153 struct pci_bus *subordinate; /* bus this device bridges to */
154
155 void *sysdata; /* hook for sys-specific extension */
156 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 157 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
158
159 unsigned int devfn; /* encoded device & function index */
160 unsigned short vendor;
161 unsigned short device;
162 unsigned short subsystem_vendor;
163 unsigned short subsystem_device;
164 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 165 u8 revision; /* PCI revision, low byte of class word */
1da177e4 166 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 167 u8 pcie_type; /* PCI-E device/port type */
1da177e4 168 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 169 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
170
171 struct pci_driver *driver; /* which driver has allocated this device */
172 u64 dma_mask; /* Mask of the bits of bus address this
173 device implements. Normally this is
174 0xffffffff. You only need to change
175 this if your device has broken DMA
176 or supports 64-bit transfers. */
177
4d57cdfa
FT
178 struct device_dma_parameters dma_parms;
179
1da177e4
LT
180 pci_power_t current_state; /* Current operating state. In ACPI-speak,
181 this is D0-D3, D0 being fully functional,
182 and D3 being off. */
337001b6
RW
183 int pm_cap; /* PM capability offset in the
184 configuration space */
185 unsigned int pme_support:5; /* Bitmask of states from which PME#
186 can be generated */
187 unsigned int d1_support:1; /* Low power state D1 is supported */
188 unsigned int d2_support:1; /* Low power state D2 is supported */
189 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
1da177e4 190
7d715a6c
SL
191#ifdef CONFIG_PCIEASPM
192 struct pcie_link_state *link_state; /* ASPM link state. */
193#endif
194
392a1ce7 195 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
196 struct device dev; /* Generic device interface */
197
1da177e4
LT
198 int cfg_size; /* Size of configuration space */
199
200 /*
201 * Instead of touching interrupt line and base address registers
202 * directly, use the values stored here. They might be different!
203 */
204 unsigned int irq;
205 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
206
207 /* These fields are used by common fixups */
208 unsigned int transparent:1; /* Transparent PCI bridge */
209 unsigned int multifunction:1;/* Part of multi-function device */
210 /* keep track of device state */
8a1bc901 211 unsigned int is_added:1;
1da177e4 212 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 213 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 214 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 215 unsigned int broken_parity_status:1; /* Device generates false positive parity */
99dc804d
SL
216 unsigned int msi_enabled:1;
217 unsigned int msix_enabled:1;
58c3a727 218 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 219 unsigned int is_managed:1;
994a65e2 220 unsigned int is_pcie:1;
ba698ad4 221 pci_dev_flags_t dev_flags;
bae94d02 222 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 223
1da177e4 224 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 225 struct hlist_head saved_cap_space;
1da177e4
LT
226 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
227 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
228 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 229 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 230#ifdef CONFIG_PCI_MSI
4aa9bc95 231 struct list_head msi_list;
ded86d8d 232#endif
94e61088 233 struct pci_vpd *vpd;
1da177e4
LT
234};
235
65891215
ME
236extern struct pci_dev *alloc_pci_dev(void);
237
1da177e4
LT
238#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
239#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
240#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
241
a7369f1f
LV
242static inline int pci_channel_offline(struct pci_dev *pdev)
243{
244 return (pdev->error_state != pci_channel_io_normal);
245}
246
41017f0c 247static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 248 struct pci_dev *pci_dev, char cap)
41017f0c
SL
249{
250 struct pci_cap_saved_state *tmp;
251 struct hlist_node *pos;
252
253 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
254 if (tmp->cap_nr == cap)
255 return tmp;
256 }
257 return NULL;
258}
259
260static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
261 struct pci_cap_saved_state *new_cap)
262{
263 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
264}
265
1da177e4
LT
266/*
267 * For PCI devices, the region numbers are assigned this way:
268 *
269 * 0-5 standard PCI regions
270 * 6 expansion ROM
271 * 7-10 bridges: address space assigned to buses behind the bridge
272 */
273
4352dfd5
GKH
274#define PCI_ROM_RESOURCE 6
275#define PCI_BRIDGE_RESOURCES 7
276#define PCI_NUM_RESOURCES 11
1da177e4
LT
277
278#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 279#define PCI_BUS_NUM_RESOURCES 16
1da177e4 280#endif
4352dfd5
GKH
281
282#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
283
284struct pci_bus {
285 struct list_head node; /* node in list of buses */
286 struct pci_bus *parent; /* parent bus this bridge is on */
287 struct list_head children; /* list of child buses */
288 struct list_head devices; /* list of devices on this bus */
289 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 290 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
291 struct resource *resource[PCI_BUS_NUM_RESOURCES];
292 /* address space routed to this bus */
293
294 struct pci_ops *ops; /* configuration access functions */
295 void *sysdata; /* hook for sys-specific extension */
296 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
297
298 unsigned char number; /* bus number */
299 unsigned char primary; /* number of primary bridge */
300 unsigned char secondary; /* number of secondary bridge */
301 unsigned char subordinate; /* max number of subordinate buses */
302
303 char name[48];
304
305 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 306 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 307 struct device *bridge;
fd7d1ced 308 struct device dev;
1da177e4
LT
309 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
310 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 311 unsigned int is_added:1;
1da177e4
LT
312};
313
314#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 315#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4
LT
316
317/*
318 * Error values that may be returned by PCI functions.
319 */
320#define PCIBIOS_SUCCESSFUL 0x00
321#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
322#define PCIBIOS_BAD_VENDOR_ID 0x83
323#define PCIBIOS_DEVICE_NOT_FOUND 0x86
324#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
325#define PCIBIOS_SET_FAILED 0x88
326#define PCIBIOS_BUFFER_TOO_SMALL 0x89
327
328/* Low-level architecture-dependent routines */
329
330struct pci_ops {
331 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
332 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
333};
334
b6ce068a
MW
335/*
336 * ACPI needs to be able to access PCI config space before we've done a
337 * PCI bus scan and created pci_bus structures.
338 */
339extern int raw_pci_read(unsigned int domain, unsigned int bus,
340 unsigned int devfn, int reg, int len, u32 *val);
341extern int raw_pci_write(unsigned int domain, unsigned int bus,
342 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
343
344struct pci_bus_region {
c40a22e0
BH
345 resource_size_t start;
346 resource_size_t end;
1da177e4
LT
347};
348
349struct pci_dynids {
350 spinlock_t lock; /* protects list, index */
351 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
352};
353
392a1ce7
LV
354/* ---------------------------------------------------------------- */
355/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 356 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
357 * will be notified of PCI bus errors, and will be driven to recovery
358 * when an error occurs.
359 */
360
361typedef unsigned int __bitwise pci_ers_result_t;
362
363enum pci_ers_result {
364 /* no result/none/not supported in device driver */
365 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
366
367 /* Device driver can recover without slot reset */
368 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
369
370 /* Device driver wants slot to be reset. */
371 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
372
373 /* Device has completely failed, is unrecoverable */
374 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
375
376 /* Device driver is fully recovered and operational */
377 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
378};
379
380/* PCI bus error event callbacks */
05cca6e5 381struct pci_error_handlers {
392a1ce7
LV
382 /* PCI bus error detected on this device */
383 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 384 enum pci_channel_state error);
392a1ce7
LV
385
386 /* MMIO has been re-enabled, but not DMA */
387 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
388
389 /* PCI Express link has been reset */
390 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
391
392 /* PCI slot has been reset */
393 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
394
395 /* Device driver may resume normal operations */
396 void (*resume)(struct pci_dev *dev);
397};
398
399/* ---------------------------------------------------------------- */
400
1da177e4
LT
401struct module;
402struct pci_driver {
403 struct list_head node;
404 char *name;
1da177e4
LT
405 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
406 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
407 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
408 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
409 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
410 int (*resume_early) (struct pci_dev *dev);
1da177e4 411 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 412 void (*shutdown) (struct pci_dev *dev);
bbb44d9f 413 struct pm_ext_ops *pm;
392a1ce7 414 struct pci_error_handlers *err_handler;
1da177e4
LT
415 struct device_driver driver;
416 struct pci_dynids dynids;
417};
418
05cca6e5 419#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 420
90a1ba0c 421/**
9f9351bb 422 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
423 * @_table: device table name
424 *
425 * This macro is used to create a struct pci_device_id array (a device table)
426 * in a generic manner.
427 */
9f9351bb 428#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
429 const struct pci_device_id _table[] __devinitconst
430
1da177e4
LT
431/**
432 * PCI_DEVICE - macro used to describe a specific pci device
433 * @vend: the 16 bit PCI Vendor ID
434 * @dev: the 16 bit PCI Device ID
435 *
436 * This macro is used to create a struct pci_device_id that matches a
437 * specific device. The subvendor and subdevice fields will be set to
438 * PCI_ANY_ID.
439 */
440#define PCI_DEVICE(vend,dev) \
441 .vendor = (vend), .device = (dev), \
442 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
443
444/**
445 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
446 * @dev_class: the class, subclass, prog-if triple for this device
447 * @dev_class_mask: the class mask for this device
448 *
449 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 450 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
451 * fields will be set to PCI_ANY_ID.
452 */
453#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
454 .class = (dev_class), .class_mask = (dev_class_mask), \
455 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
456 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
457
1597cacb
AC
458/**
459 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
460 * @vendor: the vendor name
461 * @device: the 16 bit PCI Device ID
1597cacb
AC
462 *
463 * This macro is used to create a struct pci_device_id that matches a
464 * specific PCI device. The subvendor, and subdevice fields will be set
465 * to PCI_ANY_ID. The macro allows the next field to follow as the device
466 * private data.
467 */
468
469#define PCI_VDEVICE(vendor, device) \
470 PCI_VENDOR_ID_##vendor, (device), \
471 PCI_ANY_ID, PCI_ANY_ID, 0, 0
472
1da177e4
LT
473/* these external functions are only available when PCI support is enabled */
474#ifdef CONFIG_PCI
475
476extern struct bus_type pci_bus_type;
477
478/* Do NOT directly access these two variables, unless you are arch specific pci
479 * code, or pci core code. */
480extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
481/* Some device drivers need know if pci is initiated */
482extern int no_pci_devices(void);
1da177e4
LT
483
484void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 485int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 486char *pcibios_setup(char *str);
1da177e4
LT
487
488/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
489void pcibios_align_resource(void *, struct resource *, resource_size_t,
490 resource_size_t);
1da177e4
LT
491void pcibios_update_irq(struct pci_dev *, int irq);
492
493/* Generic PCI functions used internally */
494
495extern struct pci_bus *pci_find_bus(int domain, int busnr);
c431ada4 496void pci_bus_add_devices(struct pci_bus *bus);
05cca6e5
GKH
497struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
498 struct pci_ops *ops, void *sysdata);
98db6f19 499static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 500 void *sysdata)
1da177e4 501{
c431ada4
RS
502 struct pci_bus *root_bus;
503 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
504 if (root_bus)
505 pci_bus_add_devices(root_bus);
506 return root_bus;
1da177e4 507}
05cca6e5
GKH
508struct pci_bus *pci_create_bus(struct device *parent, int bus,
509 struct pci_ops *ops, void *sysdata);
510struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
511 int busnr);
f46753c5 512struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
513 const char *name,
514 struct hotplug_slot *hotplug);
f46753c5 515void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 516void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 517int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 518struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 519void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 520unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 521int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 522void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
523struct resource *pci_find_parent_resource(const struct pci_dev *dev,
524 struct resource *res);
1da177e4
LT
525int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
526extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
527extern void pci_dev_put(struct pci_dev *dev);
528extern void pci_remove_bus(struct pci_bus *b);
529extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 530extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 531void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 532extern void pci_sort_breadthfirst(void);
1da177e4
LT
533
534/* Generic PCI functions exported to card drivers */
535
bd3989e0 536#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
537struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
538 unsigned int device,
b08508c4 539 struct pci_dev *from);
05cca6e5
GKH
540struct pci_dev __deprecated *pci_find_slot(unsigned int bus,
541 unsigned int devfn);
bd3989e0
JG
542#endif /* CONFIG_PCI_LEGACY */
543
05cca6e5
GKH
544int pci_find_capability(struct pci_dev *dev, int cap);
545int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
546int pci_find_ext_capability(struct pci_dev *dev, int cap);
547int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
548int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 549struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 550
d42552c3
AM
551struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
552 struct pci_dev *from);
05cca6e5 553struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 554 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 555 struct pci_dev *from);
05cca6e5
GKH
556struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
557struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
558struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
559int pci_dev_present(const struct pci_device_id *ids);
560
05cca6e5
GKH
561int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
562 int where, u8 *val);
563int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
564 int where, u16 *val);
565int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
566 int where, u32 *val);
567int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
568 int where, u8 val);
569int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
570 int where, u16 val);
571int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
572 int where, u32 val);
1da177e4
LT
573
574static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
575{
05cca6e5 576 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
577}
578static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
579{
05cca6e5 580 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 581}
05cca6e5
GKH
582static inline int pci_read_config_dword(struct pci_dev *dev, int where,
583 u32 *val)
1da177e4 584{
05cca6e5 585 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
586}
587static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
588{
05cca6e5 589 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
590}
591static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
592{
05cca6e5 593 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 594}
05cca6e5
GKH
595static inline int pci_write_config_dword(struct pci_dev *dev, int where,
596 u32 val)
1da177e4 597{
05cca6e5 598 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
599}
600
4a7fb636 601int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
602int __must_check pci_enable_device_io(struct pci_dev *dev);
603int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 604int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
605int __must_check pcim_enable_device(struct pci_dev *pdev);
606void pcim_pin_device(struct pci_dev *pdev);
607
608static inline int pci_is_managed(struct pci_dev *pdev)
609{
610 return pdev->is_managed;
611}
612
1da177e4
LT
613void pci_disable_device(struct pci_dev *dev);
614void pci_set_master(struct pci_dev *dev);
f7bdd12d 615int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 616#define HAVE_PCI_SET_MWI
4a7fb636 617int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 618int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 619void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 620void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 621void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
622int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
623int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 624int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 625int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
626int pcix_get_max_mmrbc(struct pci_dev *dev);
627int pcix_get_mmrbc(struct pci_dev *dev);
628int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 629int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 630int pcie_set_readrq(struct pci_dev *dev, int rq);
8dd7f803
SY
631int pci_reset_function(struct pci_dev *dev);
632int pci_execute_reset_function(struct pci_dev *dev);
064b53db 633void pci_update_resource(struct pci_dev *dev, struct resource *res, int resno);
4a7fb636 634int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 635int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
636
637/* ROM control related routines */
e416de5e
AC
638int pci_enable_rom(struct pci_dev *pdev);
639void pci_disable_rom(struct pci_dev *pdev);
144a50ea 640void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 641void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
d7ad2254 642size_t pci_get_rom_size(void __iomem *rom, size_t size);
1da177e4
LT
643
644/* Power management related routines */
645int pci_save_state(struct pci_dev *dev);
646int pci_restore_state(struct pci_dev *dev);
9c8550ee
LT
647int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
648pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 649bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 650void pci_pme_active(struct pci_dev *dev, bool enable);
9c8550ee 651int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
0235c4fc 652int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 653pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
654int pci_prepare_to_sleep(struct pci_dev *dev);
655int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 656
ce5ccdef 657/* Functions for PCI Hotplug drivers to use */
05cca6e5 658int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
ce5ccdef 659
1da177e4
LT
660/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
661void pci_bus_assign_resources(struct pci_bus *bus);
662void pci_bus_size_bridges(struct pci_bus *bus);
663int pci_claim_resource(struct pci_dev *, int);
664void pci_assign_unassigned_resources(void);
665void pdev_enable_device(struct pci_dev *);
666void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 667int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
668void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
669 int (*)(struct pci_dev *, u8, u8));
670#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 671int __must_check pci_request_regions(struct pci_dev *, const char *);
1da177e4 672void pci_release_regions(struct pci_dev *);
4a7fb636 673int __must_check pci_request_region(struct pci_dev *, int, const char *);
1da177e4 674void pci_release_region(struct pci_dev *, int);
c87deff7
HS
675int pci_request_selected_regions(struct pci_dev *, int, const char *);
676void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
677
678/* drivers/pci/bus.c */
4a7fb636
AM
679int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
680 struct resource *res, resource_size_t size,
681 resource_size_t align, resource_size_t min,
682 unsigned int type_mask,
683 void (*alignf)(void *, struct resource *,
684 resource_size_t, resource_size_t),
685 void *alignf_data);
1da177e4
LT
686void pci_enable_bridges(struct pci_bus *bus);
687
863b18f4 688/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
689int __must_check __pci_register_driver(struct pci_driver *, struct module *,
690 const char *mod_name);
bba81165
AM
691
692/*
693 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
694 */
695#define pci_register_driver(driver) \
696 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 697
05cca6e5
GKH
698void pci_unregister_driver(struct pci_driver *dev);
699void pci_remove_behind_bridge(struct pci_dev *dev);
700struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
701const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
702 struct pci_dev *dev);
703int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
704 int pass);
1da177e4 705
cecf4864
PM
706void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
707 void *userdata);
70b9f7dc 708int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 709int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 710unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 711
1da177e4
LT
712/* kmem_cache style wrapper around pci_alloc_consistent() */
713
714#include <linux/dmapool.h>
715
716#define pci_pool dma_pool
717#define pci_pool_create(name, pdev, size, align, allocation) \
718 dma_pool_create(name, &pdev->dev, size, align, allocation)
719#define pci_pool_destroy(pool) dma_pool_destroy(pool)
720#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
721#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
722
e24c2d96
DM
723enum pci_dma_burst_strategy {
724 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
725 strategy_parameter is N/A */
726 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
727 byte boundaries */
728 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
729 strategy_parameter byte boundaries */
730};
731
1da177e4 732struct msix_entry {
16dbef4a 733 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
734 u16 entry; /* driver uses to specify entry, OS writes */
735};
736
0366f8f7 737
1da177e4 738#ifndef CONFIG_PCI_MSI
05cca6e5
GKH
739static inline int pci_enable_msi(struct pci_dev *dev)
740{
741 return -1;
742}
743
d52877c7
YL
744static inline void pci_msi_shutdown(struct pci_dev *dev)
745{ }
05cca6e5
GKH
746static inline void pci_disable_msi(struct pci_dev *dev)
747{ }
748
749static inline int pci_enable_msix(struct pci_dev *dev,
750 struct msix_entry *entries, int nvec)
751{
752 return -1;
753}
754
d52877c7
YL
755static inline void pci_msix_shutdown(struct pci_dev *dev)
756{ }
05cca6e5
GKH
757static inline void pci_disable_msix(struct pci_dev *dev)
758{ }
759
760static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
761{ }
762
763static inline void pci_restore_msi_state(struct pci_dev *dev)
764{ }
1da177e4 765#else
1da177e4 766extern int pci_enable_msi(struct pci_dev *dev);
d52877c7 767extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 768extern void pci_disable_msi(struct pci_dev *dev);
05cca6e5 769extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 770 struct msix_entry *entries, int nvec);
d52877c7 771extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
772extern void pci_disable_msix(struct pci_dev *dev);
773extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 774extern void pci_restore_msi_state(struct pci_dev *dev);
1da177e4
LT
775#endif
776
8b955b0d 777#ifdef CONFIG_HT_IRQ
8b955b0d
EB
778/* The functions a driver should call */
779int ht_create_irq(struct pci_dev *dev, int idx);
780void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
781#endif /* CONFIG_HT_IRQ */
782
e04b0ea2
BK
783extern void pci_block_user_cfg_access(struct pci_dev *dev);
784extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
785
4352dfd5
GKH
786/*
787 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
788 * a PCI domain is defined to be a set of PCI busses which share
789 * configuration space.
790 */
32a2eea7
JG
791#ifdef CONFIG_PCI_DOMAINS
792extern int pci_domains_supported;
793#else
794enum { pci_domains_supported = 0 };
05cca6e5
GKH
795static inline int pci_domain_nr(struct pci_bus *bus)
796{
797 return 0;
798}
799
4352dfd5
GKH
800static inline int pci_proc_domain(struct pci_bus *bus)
801{
802 return 0;
803}
32a2eea7 804#endif /* CONFIG_PCI_DOMAINS */
1da177e4 805
4352dfd5 806#else /* CONFIG_PCI is not enabled */
1da177e4
LT
807
808/*
809 * If the system does not have PCI, clearly these return errors. Define
810 * these as simple inline functions to avoid hair in drivers.
811 */
812
05cca6e5
GKH
813#define _PCI_NOP(o, s, t) \
814 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
815 int where, t val) \
1da177e4 816 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
817
818#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
819 _PCI_NOP(o, word, u16 x) \
820 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
821_PCI_NOP_ALL(read, *)
822_PCI_NOP_ALL(write,)
823
05cca6e5
GKH
824static inline struct pci_dev *pci_find_device(unsigned int vendor,
825 unsigned int device,
b08508c4 826 struct pci_dev *from)
05cca6e5
GKH
827{
828 return NULL;
829}
1da177e4 830
05cca6e5
GKH
831static inline struct pci_dev *pci_find_slot(unsigned int bus,
832 unsigned int devfn)
833{
834 return NULL;
835}
1da177e4 836
d42552c3 837static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
838 unsigned int device,
839 struct pci_dev *from)
840{
841 return NULL;
842}
d42552c3 843
05cca6e5
GKH
844static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
845 unsigned int device,
846 unsigned int ss_vendor,
847 unsigned int ss_device,
b08508c4 848 struct pci_dev *from)
05cca6e5
GKH
849{
850 return NULL;
851}
1da177e4 852
05cca6e5
GKH
853static inline struct pci_dev *pci_get_class(unsigned int class,
854 struct pci_dev *from)
855{
856 return NULL;
857}
1da177e4
LT
858
859#define pci_dev_present(ids) (0)
ed4aaadb 860#define no_pci_devices() (1)
1da177e4
LT
861#define pci_dev_put(dev) do { } while (0)
862
05cca6e5
GKH
863static inline void pci_set_master(struct pci_dev *dev)
864{ }
865
866static inline int pci_enable_device(struct pci_dev *dev)
867{
868 return -EIO;
869}
870
871static inline void pci_disable_device(struct pci_dev *dev)
872{ }
873
874static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
875{
876 return -EIO;
877}
878
80be0385
RD
879static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
880{
881 return -EIO;
882}
883
4d57cdfa
FT
884static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
885 unsigned int size)
886{
887 return -EIO;
888}
889
59fc67de
FT
890static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
891 unsigned long mask)
892{
893 return -EIO;
894}
895
05cca6e5
GKH
896static inline int pci_assign_resource(struct pci_dev *dev, int i)
897{
898 return -EBUSY;
899}
900
901static inline int __pci_register_driver(struct pci_driver *drv,
902 struct module *owner)
903{
904 return 0;
905}
906
907static inline int pci_register_driver(struct pci_driver *drv)
908{
909 return 0;
910}
911
912static inline void pci_unregister_driver(struct pci_driver *drv)
913{ }
914
915static inline int pci_find_capability(struct pci_dev *dev, int cap)
916{
917 return 0;
918}
919
920static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
921 int cap)
922{
923 return 0;
924}
925
926static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
927{
928 return 0;
929}
930
1da177e4 931/* Power management related routines */
05cca6e5
GKH
932static inline int pci_save_state(struct pci_dev *dev)
933{
934 return 0;
935}
936
937static inline int pci_restore_state(struct pci_dev *dev)
938{
939 return 0;
940}
1da177e4 941
05cca6e5
GKH
942static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
943{
944 return 0;
945}
946
947static inline pci_power_t pci_choose_state(struct pci_dev *dev,
948 pm_message_t state)
949{
950 return PCI_D0;
951}
952
953static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
954 int enable)
955{
956 return 0;
957}
958
959static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
960{
961 return -EIO;
962}
963
964static inline void pci_release_regions(struct pci_dev *dev)
965{ }
0da0ead9 966
a46e8126
KG
967#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
968
05cca6e5
GKH
969static inline void pci_block_user_cfg_access(struct pci_dev *dev)
970{ }
971
972static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
973{ }
e04b0ea2 974
d80d0217
RD
975static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
976{ return NULL; }
977
978static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
979 unsigned int devfn)
980{ return NULL; }
981
982static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
983 unsigned int devfn)
984{ return NULL; }
985
4352dfd5 986#endif /* CONFIG_PCI */
1da177e4 987
4352dfd5
GKH
988/* Include architecture-dependent settings and functions */
989
990#include <asm/pci.h>
1da177e4
LT
991
992/* these helpers provide future and backwards compatibility
993 * for accessing popular PCI BAR info */
05cca6e5
GKH
994#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
995#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
996#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 997#define pci_resource_len(dev,bar) \
05cca6e5
GKH
998 ((pci_resource_start((dev), (bar)) == 0 && \
999 pci_resource_end((dev), (bar)) == \
1000 pci_resource_start((dev), (bar))) ? 0 : \
1001 \
1002 (pci_resource_end((dev), (bar)) - \
1003 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1004
1005/* Similar to the helpers above, these manipulate per-pci_dev
1006 * driver-specific data. They are really just a wrapper around
1007 * the generic device structure functions of these calls.
1008 */
05cca6e5 1009static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1010{
1011 return dev_get_drvdata(&pdev->dev);
1012}
1013
05cca6e5 1014static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1015{
1016 dev_set_drvdata(&pdev->dev, data);
1017}
1018
1019/* If you want to know what to call your pci_dev, ask this function.
1020 * Again, it's a wrapper around the generic device.
1021 */
c6c4f070 1022static inline const char *pci_name(struct pci_dev *pdev)
1da177e4 1023{
c6c4f070 1024 return dev_name(&pdev->dev);
1da177e4
LT
1025}
1026
2311b1f2
ME
1027
1028/* Some archs don't want to expose struct resource to userland as-is
1029 * in sysfs and /proc
1030 */
1031#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1032static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1033 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1034 resource_size_t *end)
2311b1f2
ME
1035{
1036 *start = rsrc->start;
1037 *end = rsrc->end;
1038}
1039#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1040
1041
1da177e4
LT
1042/*
1043 * The world is not perfect and supplies us with broken PCI devices.
1044 * For at least a part of these bugs we need a work-around, so both
1045 * generic (drivers/pci/quirks.c) and per-architecture code can define
1046 * fixup hooks to be called for particular buggy devices.
1047 */
1048
1049struct pci_fixup {
1050 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1051 void (*hook)(struct pci_dev *dev);
1052};
1053
1054enum pci_fixup_pass {
1055 pci_fixup_early, /* Before probing BARs */
1056 pci_fixup_header, /* After reading configuration header */
1057 pci_fixup_final, /* Final phase of device fixups */
1058 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1059 pci_fixup_resume, /* pci_device_resume() */
1060 pci_fixup_suspend, /* pci_device_suspend */
1061 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1062};
1063
1064/* Anonymous variables would be nice... */
1065#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1066 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1067 __attribute__((__section__(#section))) = { vendor, device, hook };
1068#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1069 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1070 vendor##device##hook, vendor, device, hook)
1071#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1072 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1073 vendor##device##hook, vendor, device, hook)
1074#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1075 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1076 vendor##device##hook, vendor, device, hook)
1077#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1078 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1079 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1080#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1081 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1082 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1083#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1084 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1085 resume_early##vendor##device##hook, vendor, device, hook)
1086#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1087 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1088 suspend##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1089
1090
1091void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1092
05cca6e5 1093void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1094void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1095void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1096int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1097int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1098 const char *name);
ec04b075 1099void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1100
1da177e4 1101extern int pci_pci_problems;
236561e5 1102#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1103#define PCIPCI_TRITON 2
1104#define PCIPCI_NATOMA 4
1105#define PCIPCI_VIAETBF 8
1106#define PCIPCI_VSFX 16
236561e5
AC
1107#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1108#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1109
4516a618
AN
1110extern unsigned long pci_cardbus_io_size;
1111extern unsigned long pci_cardbus_mem_size;
1112
19792a08
AB
1113int pcibios_add_platform_entries(struct pci_dev *dev);
1114void pcibios_disable_device(struct pci_dev *dev);
1115int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1116 enum pcie_reset_state state);
575e3348 1117
7752d5cf 1118#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1119extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1120extern void __init pci_mmcfg_late_init(void);
1121#else
bb63b421 1122static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1123static inline void pci_mmcfg_late_init(void) { }
1124#endif
1125
96499871 1126#ifdef CONFIG_HAS_IOMEM
aa42d7c6
AV
1127static inline void * pci_ioremap_bar(struct pci_dev *pdev, int bar)
1128{
1129 /*
1130 * Make sure the BAR is actually a memory resource, not an IO resource
1131 */
1132 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
1133 WARN_ON(1);
1134 return NULL;
1135 }
1136 return ioremap_nocache(pci_resource_start(pdev, bar),
1137 pci_resource_len(pdev, bar));
1138}
96499871 1139#endif
aa42d7c6 1140
1da177e4
LT
1141#endif /* __KERNEL__ */
1142#endif /* LINUX_PCI_H */