]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
Merge tag 'linux-kselftest-4.13-rc6-fixes' of git://git.kernel.org/pub/scm/linux...
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
704e8953 31#include <linux/interrupt.h>
1388cc96 32#include <linux/io.h>
14d76b68 33#include <linux/resource_ext.h>
607ca46e 34#include <uapi/linux/pci.h>
1da177e4 35
7e7a43c3
AB
36#include <linux/pci_ids.h>
37
85467136
SK
38/*
39 * The PCI interface treats multi-function devices as independent
40 * devices. The slot/function address of each device is encoded
41 * in a single byte as follows:
42 *
43 * 7:3 = slot
44 * 2:0 = function
f7625980
BH
45 *
46 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 47 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 48 * the following kernel-only defines are being added here.
85467136 49 */
63ddc0b8 50#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
51/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
52#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
53
f46753c5
AC
54/* pci_slot represents a physical slot */
55struct pci_slot {
56 struct pci_bus *bus; /* The bus this slot is on */
57 struct list_head list; /* node in list of slots on this bus */
58 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
59 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
60 struct kobject kobj;
61};
62
0ad772ec
AC
63static inline const char *pci_slot_name(const struct pci_slot *slot)
64{
65 return kobject_name(&slot->kobj);
66}
67
1da177e4
LT
68/* File state for mmap()s on /proc/bus/pci/X/Y */
69enum pci_mmap_state {
70 pci_mmap_io,
71 pci_mmap_mem
72};
73
fde09c6d
YZ
74/*
75 * For PCI devices, the region numbers are assigned this way:
76 */
77enum {
78 /* #0-5: standard PCI resources */
79 PCI_STD_RESOURCES,
80 PCI_STD_RESOURCE_END = 5,
81
82 /* #6: expansion ROM resource */
83 PCI_ROM_RESOURCE,
84
d1b054da
YZ
85 /* device specific resources */
86#ifdef CONFIG_PCI_IOV
87 PCI_IOV_RESOURCES,
88 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
89#endif
90
fde09c6d
YZ
91 /* resources assigned to buses behind the bridge */
92#define PCI_BRIDGE_RESOURCE_NUM 4
93
94 PCI_BRIDGE_RESOURCES,
95 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
96 PCI_BRIDGE_RESOURCE_NUM - 1,
97
98 /* total resources associated with a PCI device */
99 PCI_NUM_RESOURCES,
100
101 /* preserve this for compatibility */
cda57bf9 102 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 103};
1da177e4 104
224abb67
BH
105/*
106 * pci_power_t values must match the bits in the Capabilities PME_Support
107 * and Control/Status PowerState fields in the Power Management capability.
108 */
1da177e4
LT
109typedef int __bitwise pci_power_t;
110
4352dfd5
GKH
111#define PCI_D0 ((pci_power_t __force) 0)
112#define PCI_D1 ((pci_power_t __force) 1)
113#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
114#define PCI_D3hot ((pci_power_t __force) 3)
115#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 116#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 117#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 118
00240c38
AS
119/* Remember to update this when the list above changes! */
120extern const char *pci_power_names[];
121
122static inline const char *pci_power_name(pci_power_t state)
123{
9661e783 124 return pci_power_names[1 + (__force int) state];
00240c38
AS
125}
126
448bd857
HY
127#define PCI_PM_D2_DELAY 200
128#define PCI_PM_D3_WAIT 10
129#define PCI_PM_D3COLD_WAIT 100
130#define PCI_PM_BUS_WAIT 50
aa8c6c93 131
392a1ce7
LV
132/** The pci_channel state describes connectivity between the CPU and
133 * the pci device. If some PCI bus between here and the pci device
134 * has crashed or locked up, this info is reflected here.
135 */
136typedef unsigned int __bitwise pci_channel_state_t;
137
138enum pci_channel_state {
139 /* I/O channel is in normal state */
140 pci_channel_io_normal = (__force pci_channel_state_t) 1,
141
142 /* I/O to channel is blocked */
143 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
144
145 /* PCI card is dead */
146 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
147};
148
f7bdd12d
BK
149typedef unsigned int __bitwise pcie_reset_state_t;
150
151enum pcie_reset_state {
152 /* Reset is NOT asserted (Use to deassert reset) */
153 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
154
f7625980 155 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
156 pcie_warm_reset = (__force pcie_reset_state_t) 2,
157
f7625980 158 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
159 pcie_hot_reset = (__force pcie_reset_state_t) 3
160};
161
ba698ad4
DM
162typedef unsigned short __bitwise pci_dev_flags_t;
163enum pci_dev_flags {
164 /* INTX_DISABLE in PCI_COMMAND register disables MSI
165 * generation too.
166 */
6b121592 167 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 168 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 169 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 170 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 171 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 172 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 173 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
c8fe16e3
AW
174 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
175 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
176 /* Do not use bus resets for device */
177 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
178 /* Do not use PM reset even if device advertises NoSoftRst- */
179 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
180 /* Get VPD from function 0 VPD */
181 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ffff8858
J
182 /* a non-root bridge where translation occurs, stop alias search here */
183 PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT = (__force pci_dev_flags_t) (1 << 9),
f65fd1aa
SN
184 /* Do not use FLR even if device advertises PCI_AF_CAP */
185 PCI_DEV_FLAGS_NO_FLR_RESET = (__force pci_dev_flags_t) (1 << 10),
4d071c32
ID
186 /*
187 * Resume before calling the driver's system suspend hooks, disabling
188 * the direct_complete optimization.
189 */
190 PCI_DEV_FLAGS_NEEDS_RESUME = (__force pci_dev_flags_t) (1 << 11),
ba698ad4
DM
191};
192
e1d3a908
SA
193enum pci_irq_reroute_variant {
194 INTEL_IRQ_REROUTE_VARIANT = 1,
195 MAX_IRQ_REROUTE_VARIANTS = 3
196};
197
6e325a62
MT
198typedef unsigned short __bitwise pci_bus_flags_t;
199enum pci_bus_flags {
032c3d86
JD
200 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
201 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
202 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
6e325a62
MT
203};
204
59da381e
JK
205/* These values come from the PCI Express Spec */
206enum pcie_link_width {
207 PCIE_LNK_WIDTH_RESRV = 0x00,
208 PCIE_LNK_X1 = 0x01,
209 PCIE_LNK_X2 = 0x02,
210 PCIE_LNK_X4 = 0x04,
211 PCIE_LNK_X8 = 0x08,
212 PCIE_LNK_X12 = 0x0C,
213 PCIE_LNK_X16 = 0x10,
214 PCIE_LNK_X32 = 0x20,
215 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
216};
217
536c8cb4
MW
218/* Based on the PCI Hotplug Spec, but some values are made up by us */
219enum pci_bus_speed {
220 PCI_SPEED_33MHz = 0x00,
221 PCI_SPEED_66MHz = 0x01,
222 PCI_SPEED_66MHz_PCIX = 0x02,
223 PCI_SPEED_100MHz_PCIX = 0x03,
224 PCI_SPEED_133MHz_PCIX = 0x04,
225 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
226 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
227 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
228 PCI_SPEED_66MHz_PCIX_266 = 0x09,
229 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
230 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
231 AGP_UNKNOWN = 0x0c,
232 AGP_1X = 0x0d,
233 AGP_2X = 0x0e,
234 AGP_4X = 0x0f,
235 AGP_8X = 0x10,
536c8cb4
MW
236 PCI_SPEED_66MHz_PCIX_533 = 0x11,
237 PCI_SPEED_100MHz_PCIX_533 = 0x12,
238 PCI_SPEED_133MHz_PCIX_533 = 0x13,
239 PCIE_SPEED_2_5GT = 0x14,
240 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 241 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
242 PCI_SPEED_UNKNOWN = 0xff,
243};
244
24a4742f 245struct pci_cap_saved_data {
fd0f7f73
AW
246 u16 cap_nr;
247 bool cap_extended;
24a4742f 248 unsigned int size;
41017f0c
SL
249 u32 data[0];
250};
251
24a4742f
AW
252struct pci_cap_saved_state {
253 struct hlist_node next;
254 struct pci_cap_saved_data cap;
255};
256
402723ad 257struct irq_affinity;
7d715a6c 258struct pcie_link_state;
ee69439c 259struct pci_vpd;
d1b054da 260struct pci_sriov;
302b4215 261struct pci_ats;
ee69439c 262
1da177e4
LT
263/*
264 * The pci_dev structure is used to describe PCI devices.
265 */
266struct pci_dev {
1da177e4
LT
267 struct list_head bus_list; /* node in per-bus list */
268 struct pci_bus *bus; /* bus this device is on */
269 struct pci_bus *subordinate; /* bus this device bridges to */
270
271 void *sysdata; /* hook for sys-specific extension */
272 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 273 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
274
275 unsigned int devfn; /* encoded device & function index */
276 unsigned short vendor;
277 unsigned short device;
278 unsigned short subsystem_vendor;
279 unsigned short subsystem_device;
280 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 281 u8 revision; /* PCI revision, low byte of class word */
1da177e4 282 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
66b80809
KB
283#ifdef CONFIG_PCIEAER
284 u16 aer_cap; /* AER capability offset */
285#endif
f7625980 286 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
287 u8 msi_cap; /* MSI capability offset */
288 u8 msix_cap; /* MSI-X capability offset */
f7625980 289 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 290 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
291 u8 pin; /* which interrupt pin this device uses */
292 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
338c3149 293 unsigned long *dma_alias_mask;/* mask of enabled devfn aliases */
1da177e4
LT
294
295 struct pci_driver *driver; /* which driver has allocated this device */
296 u64 dma_mask; /* Mask of the bits of bus address this
297 device implements. Normally this is
298 0xffffffff. You only need to change
299 this if your device has broken DMA
300 or supports 64-bit transfers. */
301
4d57cdfa
FT
302 struct device_dma_parameters dma_parms;
303
1da177e4
LT
304 pci_power_t current_state; /* Current operating state. In ACPI-speak,
305 this is D0-D3, D0 being fully functional,
306 and D3 being off. */
703860ed 307 u8 pm_cap; /* PM capability offset */
337001b6
RW
308 unsigned int pme_support:5; /* Bitmask of states from which PME#
309 can be generated */
379021d5 310 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
311 unsigned int d1_support:1; /* Low power state D1 is supported */
312 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
313 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
314 unsigned int no_d3cold:1; /* D3cold is forbidden */
9d26d3a8 315 unsigned int bridge_d3:1; /* Allow D3 for bridge */
448bd857 316 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
317 unsigned int mmio_always_on:1; /* disallow turning off io/mem
318 decoding during bar sizing */
e80bb09d 319 unsigned int wakeup_prepared:1;
448bd857
HY
320 unsigned int runtime_d3cold:1; /* whether go through runtime
321 D3cold, not set for devices
322 powered on/off by the
323 corresponding bridge */
b440bde7 324 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
576243b3
KB
325 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
326 controlled exclusively by
327 user sysfs */
1ae861e6 328 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 329 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 330
7d715a6c 331#ifdef CONFIG_PCIEASPM
f7625980 332 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
333#endif
334
392a1ce7 335 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
336 struct device dev; /* Generic device interface */
337
1da177e4
LT
338 int cfg_size; /* Size of configuration space */
339
340 /*
341 * Instead of touching interrupt line and base address registers
342 * directly, use the values stored here. They might be different!
343 */
344 unsigned int irq;
345 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
346
58d9a38f 347 bool match_driver; /* Skip attaching driver */
1da177e4 348 /* These fields are used by common fixups */
f7625980 349 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
350 unsigned int multifunction:1;/* Part of multi-function device */
351 /* keep track of device state */
8a1bc901 352 unsigned int is_added:1;
1da177e4 353 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 354 unsigned int no_msi:1; /* device may not use msi */
f144d149 355 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 356 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 357 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 358 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 359 unsigned int msi_enabled:1;
99dc804d 360 unsigned int msix_enabled:1;
58c3a727 361 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 362 unsigned int ats_enabled:1; /* Address Translation Service */
a4f4fa68
JPB
363 unsigned int pasid_enabled:1; /* Process Address Space ID */
364 unsigned int pri_enabled:1; /* Page Request Interface */
9ac7849e 365 unsigned int is_managed:1;
260d703a 366 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 367 unsigned int state_saved:1;
d1b054da 368 unsigned int is_physfn:1;
dd7cc44d 369 unsigned int is_virtfn:1;
711d5779 370 unsigned int reset_fn:1;
28760489 371 unsigned int is_hotplug_bridge:1;
8531e283 372 unsigned int is_thunderbolt:1; /* Thunderbolt controller */
affb72c3
HY
373 unsigned int __aer_firmware_first_valid:1;
374 unsigned int __aer_firmware_first:1;
99b3c58f 375 unsigned int broken_intx_masking:1; /* INTx masking can't be used */
2b28ae19 376 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 377 unsigned int irq_managed:1;
d0751b98 378 unsigned int has_secondary_link:1;
b84106b4 379 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
0b2c2a71 380 unsigned int is_probed:1; /* device probing in progress */
ba698ad4 381 pci_dev_flags_t dev_flags;
bae94d02 382 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 383
1da177e4 384 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 385 struct hlist_head saved_cap_space;
1da177e4
LT
386 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
387 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
388 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 389 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
9bb04a0c
JY
390
391#ifdef CONFIG_PCIE_PTM
392 unsigned int ptm_root:1;
393 unsigned int ptm_enabled:1;
8b2ec318 394 u8 ptm_granularity;
9bb04a0c 395#endif
ded86d8d 396#ifdef CONFIG_PCI_MSI
1c51b50c 397 const struct attribute_group **msi_irq_groups;
ded86d8d 398#endif
94e61088 399 struct pci_vpd *vpd;
466b3ddf 400#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
401 union {
402 struct pci_sriov *sriov; /* SR-IOV capability related */
403 struct pci_dev *physfn; /* the PF this VF is associated with */
404 };
67930995
BH
405 u16 ats_cap; /* ATS Capability offset */
406 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 407 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
4ebeb1ec
CT
408#endif
409#ifdef CONFIG_PCI_PRI
410 u32 pri_reqs_alloc; /* Number of PRI requests allocated */
411#endif
412#ifdef CONFIG_PCI_PASID
413 u16 pasid_features;
d1b054da 414#endif
dbd3fc33 415 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 416 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 417 char *driver_override; /* Driver name to force a match */
89ee9f76
KB
418
419 unsigned long priv_flags; /* Private flags for the pci driver */
1da177e4
LT
420};
421
dda56549
Y
422static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
423{
424#ifdef CONFIG_PCI_IOV
425 if (dev->is_virtfn)
426 dev = dev->physfn;
427#endif
dda56549
Y
428 return dev;
429}
430
3c6e6ae7 431struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 432
1da177e4
LT
433#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
434#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
435
a7369f1f
LV
436static inline int pci_channel_offline(struct pci_dev *pdev)
437{
438 return (pdev->error_state != pci_channel_io_normal);
439}
440
5a21d70d 441struct pci_host_bridge {
7b543663 442 struct device dev;
5a21d70d 443 struct pci_bus *bus; /* root bus */
37d6a0a6
AB
444 struct pci_ops *ops;
445 void *sysdata;
446 int busnr;
14d76b68 447 struct list_head windows; /* resource_entry */
3aa8a41e
MM
448 u8 (*swizzle_irq)(struct pci_dev *, u8 *); /* platform IRQ swizzler */
449 int (*map_irq)(const struct pci_dev *, u8, u8);
4fa2649a
YL
450 void (*release_fn)(struct pci_host_bridge *);
451 void *release_data;
37d6a0a6 452 struct msi_controller *msi;
e33caa82 453 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
7c7a0e94
GP
454 /* Resource alignment requirements */
455 resource_size_t (*align_resource)(struct pci_dev *dev,
456 const struct resource *res,
457 resource_size_t start,
458 resource_size_t size,
459 resource_size_t align);
59094065 460 unsigned long private[0] ____cacheline_aligned;
5a21d70d 461};
41017f0c 462
7b543663 463#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94 464
59094065
TR
465static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
466{
467 return (void *)bridge->private;
468}
469
470static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
471{
472 return container_of(priv, struct pci_host_bridge, private);
473}
474
a52d1443 475struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
5c3f18cc
LP
476struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
477 size_t priv);
dff79b91 478void pci_free_host_bridge(struct pci_host_bridge *bridge);
7c7a0e94
GP
479struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
480
4fa2649a
YL
481void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
482 void (*release_fn)(struct pci_host_bridge *),
483 void *release_data);
7b543663 484
6c0cc950
RW
485int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
486
2fe2abf8
BH
487/*
488 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
489 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
490 * buses below host bridges or subtractive decode bridges) go in the list.
491 * Use pci_bus_for_each_resource() to iterate through all the resources.
492 */
493
494/*
495 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
496 * and there's no way to program the bridge with the details of the window.
497 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
498 * decode bit set, because they are explicit and can be programmed with _SRS.
499 */
500#define PCI_SUBTRACTIVE_DECODE 0x1
501
502struct pci_bus_resource {
503 struct list_head list;
504 struct resource *res;
505 unsigned int flags;
506};
4352dfd5
GKH
507
508#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
509
510struct pci_bus {
511 struct list_head node; /* node in list of buses */
512 struct pci_bus *parent; /* parent bus this bridge is on */
513 struct list_head children; /* list of child buses */
514 struct list_head devices; /* list of devices on this bus */
515 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
516 struct list_head slots; /* list of slots on this bus;
517 protected by pci_slot_mutex */
2fe2abf8
BH
518 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
519 struct list_head resources; /* address space routed to this bus */
92f02430 520 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
521
522 struct pci_ops *ops; /* configuration access functions */
c2791b80 523 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
524 void *sysdata; /* hook for sys-specific extension */
525 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
526
527 unsigned char number; /* bus number */
528 unsigned char primary; /* number of primary bridge */
3749c51a
MW
529 unsigned char max_bus_speed; /* enum pci_bus_speed */
530 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
531#ifdef CONFIG_PCI_DOMAINS_GENERIC
532 int domain_nr;
533#endif
1da177e4
LT
534
535 char name[48];
536
537 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 538 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 539 struct device *bridge;
fd7d1ced 540 struct device dev;
1da177e4
LT
541 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
542 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 543 unsigned int is_added:1;
1da177e4
LT
544};
545
fd7d1ced 546#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 547
79af72d7 548/*
f7625980 549 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 550 * false otherwise
77a0dfcd
BH
551 *
552 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
553 * This is incorrect because "virtual" buses added for SR-IOV (via
554 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
555 */
556static inline bool pci_is_root_bus(struct pci_bus *pbus)
557{
558 return !(pbus->parent);
559}
560
1c86438c
YW
561/**
562 * pci_is_bridge - check if the PCI device is a bridge
563 * @dev: PCI device
564 *
565 * Return true if the PCI device is bridge whether it has subordinate
566 * or not.
567 */
568static inline bool pci_is_bridge(struct pci_dev *dev)
569{
570 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
571 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
572}
573
c6bde215
BH
574static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
575{
576 dev = pci_physfn(dev);
577 if (pci_is_root_bus(dev->bus))
578 return NULL;
579
580 return dev->bus->self;
581}
582
6675a601
MK
583struct device *pci_get_host_bridge_device(struct pci_dev *dev);
584void pci_put_host_bridge_device(struct device *dev);
585
16cf0ebc
RW
586#ifdef CONFIG_PCI_MSI
587static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
588{
589 return pci_dev->msi_enabled || pci_dev->msix_enabled;
590}
591#else
592static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
593#endif
594
1da177e4
LT
595/*
596 * Error values that may be returned by PCI functions.
597 */
598#define PCIBIOS_SUCCESSFUL 0x00
599#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
600#define PCIBIOS_BAD_VENDOR_ID 0x83
601#define PCIBIOS_DEVICE_NOT_FOUND 0x86
602#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
603#define PCIBIOS_SET_FAILED 0x88
604#define PCIBIOS_BUFFER_TOO_SMALL 0x89
605
a6961651 606/*
f7625980 607 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
608 */
609static inline int pcibios_err_to_errno(int err)
610{
611 if (err <= PCIBIOS_SUCCESSFUL)
612 return err; /* Assume already errno */
613
614 switch (err) {
615 case PCIBIOS_FUNC_NOT_SUPPORTED:
616 return -ENOENT;
617 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 618 return -ENOTTY;
a6961651
AW
619 case PCIBIOS_DEVICE_NOT_FOUND:
620 return -ENODEV;
621 case PCIBIOS_BAD_REGISTER_NUMBER:
622 return -EFAULT;
623 case PCIBIOS_SET_FAILED:
624 return -EIO;
625 case PCIBIOS_BUFFER_TOO_SMALL:
626 return -ENOSPC;
627 }
628
d97ffe23 629 return -ERANGE;
a6961651
AW
630}
631
1da177e4
LT
632/* Low-level architecture-dependent routines */
633
634struct pci_ops {
057bd2e0
TR
635 int (*add_bus)(struct pci_bus *bus);
636 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 637 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
638 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
639 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
640};
641
b6ce068a
MW
642/*
643 * ACPI needs to be able to access PCI config space before we've done a
644 * PCI bus scan and created pci_bus structures.
645 */
f39d5b72
BH
646int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
647 int reg, int len, u32 *val);
648int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
649 int reg, int len, u32 val);
1da177e4 650
3a9ad0b4
YL
651#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
652typedef u64 pci_bus_addr_t;
653#else
654typedef u32 pci_bus_addr_t;
655#endif
656
1da177e4 657struct pci_bus_region {
3a9ad0b4
YL
658 pci_bus_addr_t start;
659 pci_bus_addr_t end;
1da177e4
LT
660};
661
662struct pci_dynids {
663 spinlock_t lock; /* protects list, index */
664 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
665};
666
f7625980
BH
667
668/*
669 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
670 * a set of callbacks in struct pci_error_handlers, that device driver
671 * will be notified of PCI bus errors, and will be driven to recovery
672 * when an error occurs.
392a1ce7
LV
673 */
674
675typedef unsigned int __bitwise pci_ers_result_t;
676
677enum pci_ers_result {
678 /* no result/none/not supported in device driver */
679 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
680
681 /* Device driver can recover without slot reset */
682 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
683
684 /* Device driver wants slot to be reset. */
685 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
686
687 /* Device has completely failed, is unrecoverable */
688 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
689
690 /* Device driver is fully recovered and operational */
691 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
692
693 /* No AER capabilities registered for the driver */
694 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
695};
696
697/* PCI bus error event callbacks */
05cca6e5 698struct pci_error_handlers {
392a1ce7
LV
699 /* PCI bus error detected on this device */
700 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 701 enum pci_channel_state error);
392a1ce7
LV
702
703 /* MMIO has been re-enabled, but not DMA */
704 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
705
392a1ce7
LV
706 /* PCI slot has been reset */
707 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
708
3ebe7f9f 709 /* PCI function reset prepare or completed */
775755ed
CH
710 void (*reset_prepare)(struct pci_dev *dev);
711 void (*reset_done)(struct pci_dev *dev);
3ebe7f9f 712
392a1ce7
LV
713 /* Device driver may resume normal operations */
714 void (*resume)(struct pci_dev *dev);
715};
716
392a1ce7 717
1da177e4
LT
718struct module;
719struct pci_driver {
720 struct list_head node;
42b21932 721 const char *name;
1da177e4
LT
722 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
723 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
724 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
725 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
726 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
727 int (*resume_early) (struct pci_dev *dev);
1da177e4 728 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 729 void (*shutdown) (struct pci_dev *dev);
1789382a 730 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 731 const struct pci_error_handlers *err_handler;
1da177e4
LT
732 struct device_driver driver;
733 struct pci_dynids dynids;
734};
735
05cca6e5 736#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4
LT
737
738/**
739 * PCI_DEVICE - macro used to describe a specific pci device
740 * @vend: the 16 bit PCI Vendor ID
741 * @dev: the 16 bit PCI Device ID
742 *
743 * This macro is used to create a struct pci_device_id that matches a
744 * specific device. The subvendor and subdevice fields will be set to
745 * PCI_ANY_ID.
746 */
747#define PCI_DEVICE(vend,dev) \
748 .vendor = (vend), .device = (dev), \
749 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
750
3d567e0e
NNS
751/**
752 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
753 * @vend: the 16 bit PCI Vendor ID
754 * @dev: the 16 bit PCI Device ID
755 * @subvend: the 16 bit PCI Subvendor ID
756 * @subdev: the 16 bit PCI Subdevice ID
757 *
758 * This macro is used to create a struct pci_device_id that matches a
759 * specific device with subsystem information.
760 */
761#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
762 .vendor = (vend), .device = (dev), \
763 .subvendor = (subvend), .subdevice = (subdev)
764
1da177e4
LT
765/**
766 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
767 * @dev_class: the class, subclass, prog-if triple for this device
768 * @dev_class_mask: the class mask for this device
769 *
770 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 771 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
772 * fields will be set to PCI_ANY_ID.
773 */
774#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
775 .class = (dev_class), .class_mask = (dev_class_mask), \
776 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
777 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
778
1597cacb
AC
779/**
780 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
781 * @vend: the vendor name
782 * @dev: the 16 bit PCI Device ID
1597cacb
AC
783 *
784 * This macro is used to create a struct pci_device_id that matches a
785 * specific PCI device. The subvendor, and subdevice fields will be set
786 * to PCI_ANY_ID. The macro allows the next field to follow as the device
787 * private data.
788 */
789
c1309040
MR
790#define PCI_VDEVICE(vend, dev) \
791 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
792 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 793
5bbe029f
BH
794enum {
795 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
796 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
797 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
798 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
799 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
800 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
801 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
802};
803
1da177e4
LT
804/* these external functions are only available when PCI support is enabled */
805#ifdef CONFIG_PCI
806
5bbe029f
BH
807extern unsigned int pci_flags;
808
809static inline void pci_set_flags(int flags) { pci_flags = flags; }
810static inline void pci_add_flags(int flags) { pci_flags |= flags; }
811static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
812static inline int pci_has_flag(int flag) { return pci_flags & flag; }
813
a58674ff 814void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
815
816enum pcie_bus_config_types {
27d868b5
KB
817 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
818 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
819 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
820 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
821 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
822};
823
824extern enum pcie_bus_config_types pcie_bus_config;
825
1da177e4
LT
826extern struct bus_type pci_bus_type;
827
f7625980
BH
828/* Do NOT directly access these two variables, unless you are arch-specific PCI
829 * code, or PCI core code. */
1da177e4 830extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 831/* Some device drivers need know if PCI is initiated */
f39d5b72 832int no_pci_devices(void);
1da177e4 833
3c449ed0 834void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 835void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
836void pcibios_add_bus(struct pci_bus *bus);
837void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 838void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 839int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 840/* Architecture-specific versions may override this (weak) */
05cca6e5 841char *pcibios_setup(char *str);
1da177e4
LT
842
843/* Used only when drivers/pci/setup.c is used */
3b7a17fc 844resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 845 resource_size_t,
e31dd6e4 846 resource_size_t);
1da177e4
LT
847void pcibios_update_irq(struct pci_dev *, int irq);
848
2d1c8618
BH
849/* Weak but can be overriden by arch */
850void pci_fixup_cardbus(struct pci_bus *);
851
1da177e4
LT
852/* Generic PCI functions used internally */
853
fc279850 854void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 855 struct resource *res);
fc279850 856void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 857 struct pci_bus_region *region);
d1fd4fb6 858void pcibios_scan_specific_bus(int busn);
f39d5b72 859struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 860void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 861struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
862struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
863 struct pci_ops *ops, void *sysdata,
864 struct list_head *resources);
98a35831
YL
865int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
866int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
867void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 868struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
869 struct pci_ops *ops, void *sysdata,
870 struct list_head *resources);
1228c4b6 871int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge);
05cca6e5
GKH
872struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
873 int busnr);
3749c51a 874void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 875struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
876 const char *name,
877 struct hotplug_slot *hotplug);
f46753c5 878void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
879#ifdef CONFIG_SYSFS
880void pci_dev_assign_slot(struct pci_dev *dev);
881#else
882static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
883#endif
1da177e4 884int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 885struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 886void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 887unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 888void pci_bus_add_device(struct pci_dev *dev);
1da177e4 889void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
890struct resource *pci_find_parent_resource(const struct pci_dev *dev,
891 struct resource *res);
c56d4450 892struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
3df425f3 893u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 894int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 895u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
896struct pci_dev *pci_dev_get(struct pci_dev *dev);
897void pci_dev_put(struct pci_dev *dev);
898void pci_remove_bus(struct pci_bus *b);
899void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 900void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
901void pci_stop_root_bus(struct pci_bus *bus);
902void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 903void pci_setup_cardbus(struct pci_bus *bus);
d366d28c 904void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
f39d5b72 905void pci_sort_breadthfirst(void);
fb8a0d9d
WM
906#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
907#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1da177e4
LT
908
909/* Generic PCI functions exported to card drivers */
910
388c8c16
JB
911enum pci_lost_interrupt_reason {
912 PCI_LOST_IRQ_NO_INFORMATION = 0,
913 PCI_LOST_IRQ_DISABLE_MSI,
914 PCI_LOST_IRQ_DISABLE_MSIX,
915 PCI_LOST_IRQ_DISABLE_ACPI,
916};
917enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
918int pci_find_capability(struct pci_dev *dev, int cap);
919int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
920int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 921int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
922int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
923int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 924struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 925
d42552c3
AM
926struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
927 struct pci_dev *from);
05cca6e5 928struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 929 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 930 struct pci_dev *from);
05cca6e5 931struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
932struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
933 unsigned int devfn);
934static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
935 unsigned int devfn)
936{
937 return pci_get_domain_bus_and_slot(0, bus, devfn);
938}
05cca6e5 939struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
940int pci_dev_present(const struct pci_device_id *ids);
941
05cca6e5
GKH
942int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
943 int where, u8 *val);
944int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
945 int where, u16 *val);
946int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
947 int where, u32 *val);
948int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
949 int where, u8 val);
950int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
951 int where, u16 val);
952int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
953 int where, u32 val);
1f94a94f
RH
954
955int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
956 int where, int size, u32 *val);
957int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
958 int where, int size, u32 val);
959int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
960 int where, int size, u32 *val);
961int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
962 int where, int size, u32 val);
963
a72b46c3 964struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 965
d3881e50
KB
966int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val);
967int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val);
968int pci_read_config_dword(const struct pci_dev *dev, int where, u32 *val);
969int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val);
970int pci_write_config_word(const struct pci_dev *dev, int where, u16 val);
971int pci_write_config_dword(const struct pci_dev *dev, int where, u32 val);
1da177e4 972
8c0d3a02
JL
973int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
974int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
975int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
976int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
977int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
978 u16 clear, u16 set);
979int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
980 u32 clear, u32 set);
981
982static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
983 u16 set)
984{
985 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
986}
987
988static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
989 u32 set)
990{
991 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
992}
993
994static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
995 u16 clear)
996{
997 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
998}
999
1000static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
1001 u32 clear)
1002{
1003 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
1004}
1005
c63587d7
AW
1006/* user-space driven config access */
1007int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
1008int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
1009int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
1010int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
1011int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
1012int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
1013
4a7fb636 1014int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
1015int __must_check pci_enable_device_io(struct pci_dev *dev);
1016int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 1017int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
1018int __must_check pcim_enable_device(struct pci_dev *pdev);
1019void pcim_pin_device(struct pci_dev *pdev);
1020
99b3c58f
PG
1021static inline bool pci_intx_mask_supported(struct pci_dev *pdev)
1022{
1023 /*
1024 * INTx masking is supported if PCI_COMMAND_INTX_DISABLE is
1025 * writable and no quirk has marked the feature broken.
1026 */
1027 return !pdev->broken_intx_masking;
1028}
1029
296ccb08
YS
1030static inline int pci_is_enabled(struct pci_dev *pdev)
1031{
1032 return (atomic_read(&pdev->enable_cnt) > 0);
1033}
1034
9ac7849e
TH
1035static inline int pci_is_managed(struct pci_dev *pdev)
1036{
1037 return pdev->is_managed;
1038}
1039
1da177e4 1040void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1041
1042extern unsigned int pcibios_max_latency;
1da177e4 1043void pci_set_master(struct pci_dev *dev);
6a479079 1044void pci_clear_master(struct pci_dev *dev);
96c55900 1045
f7bdd12d 1046int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1047int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1048#define HAVE_PCI_SET_MWI
4a7fb636 1049int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1050int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1051void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1052void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1053bool pci_check_and_mask_intx(struct pci_dev *dev);
1054bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1055int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1056int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1057int pcix_get_max_mmrbc(struct pci_dev *dev);
1058int pcix_get_mmrbc(struct pci_dev *dev);
1059int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1060int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1061int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1062int pcie_get_mps(struct pci_dev *dev);
1063int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1064int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1065 enum pcie_link_width *width);
a60a2b73 1066void pcie_flr(struct pci_dev *dev);
8c1c699f 1067int __pci_reset_function(struct pci_dev *dev);
a96d627a 1068int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1069int pci_reset_function(struct pci_dev *dev);
a477b9cd 1070int pci_reset_function_locked(struct pci_dev *dev);
61cf16d8 1071int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1072int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1073int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1074int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1075int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1076int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1077int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1078void pci_reset_secondary_bus(struct pci_dev *dev);
1079void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1080void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1081void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1082int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1083int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1084int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1085bool pci_device_is_present(struct pci_dev *pdev);
08249651 1086void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4 1087
704e8953
CH
1088int __printf(6, 7) pci_request_irq(struct pci_dev *dev, unsigned int nr,
1089 irq_handler_t handler, irq_handler_t thread_fn, void *dev_id,
1090 const char *fmt, ...);
1091void pci_free_irq(struct pci_dev *dev, unsigned int nr, void *dev_id);
1092
1da177e4 1093/* ROM control related routines */
e416de5e
AC
1094int pci_enable_rom(struct pci_dev *pdev);
1095void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1096void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1097void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1098size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1099void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1100
1101/* Power management related routines */
1102int pci_save_state(struct pci_dev *dev);
1d3c16a8 1103void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1104struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1105int pci_load_saved_state(struct pci_dev *dev,
1106 struct pci_saved_state *state);
ffbdd3f7
AW
1107int pci_load_and_free_saved_state(struct pci_dev *dev,
1108 struct pci_saved_state **state);
fd0f7f73
AW
1109struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1110struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1111 u16 cap);
1112int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1113int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1114 u16 cap, unsigned int size);
0e5dd46b 1115int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1116int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1117pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1118bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1119void pci_pme_active(struct pci_dev *dev, bool enable);
0847684c 1120int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 1121int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1122int pci_prepare_to_sleep(struct pci_dev *dev);
1123int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1124bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1125bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1126void pci_pme_wakeup_bus(struct pci_bus *bus);
9d26d3a8
MW
1127void pci_d3cold_enable(struct pci_dev *dev);
1128void pci_d3cold_disable(struct pci_dev *dev);
1da177e4 1129
425c1b22
AW
1130/* PCI Virtual Channel */
1131int pci_save_vc_state(struct pci_dev *dev);
1132void pci_restore_vc_state(struct pci_dev *dev);
1133void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1134
bb209c82
BH
1135/* For use by arch with custom probe code */
1136void set_pcie_port_type(struct pci_dev *pdev);
1137void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1138
ce5ccdef 1139/* Functions for PCI Hotplug drivers to use */
05cca6e5 1140int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1141unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1142unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1143void pci_lock_rescan_remove(void);
1144void pci_unlock_rescan_remove(void);
ce5ccdef 1145
287d19ce
SH
1146/* Vital product data routines */
1147ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1148ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
cb92148b 1149int pci_set_vpd_size(struct pci_dev *dev, size_t len);
287d19ce 1150
1da177e4 1151/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1152resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1153void pci_bus_assign_resources(const struct pci_bus *bus);
765bf9b7 1154void pci_bus_claim_resources(struct pci_bus *bus);
1da177e4
LT
1155void pci_bus_size_bridges(struct pci_bus *bus);
1156int pci_claim_resource(struct pci_dev *, int);
8505e729 1157int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1158void pci_assign_unassigned_resources(void);
6841ec68 1159void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1160void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1161void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1162void pdev_enable_device(struct pci_dev *);
842de40d 1163int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1164void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1165 int (*)(const struct pci_dev *, u8, u8));
47a650f2 1166void pci_assign_irq(struct pci_dev *dev);
afd29f90 1167struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1da177e4 1168#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1169int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1170int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1171void pci_release_regions(struct pci_dev *);
4a7fb636 1172int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1173int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1174void pci_release_region(struct pci_dev *, int);
c87deff7 1175int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1176int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1177void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1178
1179/* drivers/pci/bus.c */
fe830ef6
JL
1180struct pci_bus *pci_bus_get(struct pci_bus *bus);
1181void pci_bus_put(struct pci_bus *bus);
45ca9e97 1182void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1183void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1184 resource_size_t offset);
45ca9e97 1185void pci_free_resource_list(struct list_head *resources);
950334bc
BH
1186void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1187 unsigned int flags);
2fe2abf8
BH
1188struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1189void pci_bus_remove_resources(struct pci_bus *bus);
950334bc
BH
1190int devm_request_pci_bus_resources(struct device *dev,
1191 struct list_head *resources);
2fe2abf8 1192
89a74ecc 1193#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1194 for (i = 0; \
1195 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1196 i++)
89a74ecc 1197
4a7fb636
AM
1198int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1199 struct resource *res, resource_size_t size,
1200 resource_size_t align, resource_size_t min,
664c2848 1201 unsigned long type_mask,
3b7a17fc
DB
1202 resource_size_t (*alignf)(void *,
1203 const struct resource *,
b26b2d49
DB
1204 resource_size_t,
1205 resource_size_t),
4a7fb636 1206 void *alignf_data);
1da177e4 1207
8b921acf 1208
c5076cfe
TN
1209int pci_register_io_range(phys_addr_t addr, resource_size_t size);
1210unsigned long pci_address_to_pio(phys_addr_t addr);
1211phys_addr_t pci_pio_to_address(unsigned long pio);
8b921acf 1212int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
4d3f1384 1213void pci_unmap_iospace(struct resource *res);
490cb6dd
LP
1214void __iomem *devm_pci_remap_cfgspace(struct device *dev,
1215 resource_size_t offset,
1216 resource_size_t size);
1217void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
1218 struct resource *res);
8b921acf 1219
3a9ad0b4 1220static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1221{
1222 struct pci_bus_region region;
1223
1224 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1225 return region.start;
1226}
1227
863b18f4 1228/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1229int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1230 const char *mod_name);
bba81165
AM
1231
1232/*
1233 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1234 */
1235#define pci_register_driver(driver) \
1236 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1237
05cca6e5 1238void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1239
1240/**
1241 * module_pci_driver() - Helper macro for registering a PCI driver
1242 * @__pci_driver: pci_driver struct
1243 *
1244 * Helper macro for PCI drivers which do not do anything special in module
1245 * init/exit. This eliminates a lot of boilerplate. Each module may only
1246 * use this macro once, and calling it replaces module_init() and module_exit()
1247 */
1248#define module_pci_driver(__pci_driver) \
1249 module_driver(__pci_driver, pci_register_driver, \
1250 pci_unregister_driver)
1251
b4eb6cdb
PG
1252/**
1253 * builtin_pci_driver() - Helper macro for registering a PCI driver
1254 * @__pci_driver: pci_driver struct
1255 *
1256 * Helper macro for PCI drivers which do not do anything special in their
1257 * init code. This eliminates a lot of boilerplate. Each driver may only
1258 * use this macro once, and calling it replaces device_initcall(...)
1259 */
1260#define builtin_pci_driver(__pci_driver) \
1261 builtin_driver(__pci_driver, pci_register_driver)
1262
05cca6e5 1263struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1264int pci_add_dynid(struct pci_driver *drv,
1265 unsigned int vendor, unsigned int device,
1266 unsigned int subvendor, unsigned int subdevice,
1267 unsigned int class, unsigned int class_mask,
1268 unsigned long driver_data);
05cca6e5
GKH
1269const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1270 struct pci_dev *dev);
1271int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1272 int pass);
1da177e4 1273
70298c6e 1274void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1275 void *userdata);
ac7dc65a 1276int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1277unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1278void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1279resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1280 unsigned long type);
978d2d68 1281resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1282
3448a19d
DA
1283#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1284#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1285
deb2d2ec 1286int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1287 unsigned int command_bits, u32 flags);
fe537670 1288
4fe0d154
CH
1289#define PCI_IRQ_LEGACY (1 << 0) /* allow legacy interrupts */
1290#define PCI_IRQ_MSI (1 << 1) /* allow MSI interrupts */
1291#define PCI_IRQ_MSIX (1 << 2) /* allow MSI-X interrupts */
1292#define PCI_IRQ_AFFINITY (1 << 3) /* auto-assign affinity */
1293#define PCI_IRQ_ALL_TYPES \
1294 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
aff17164 1295
1da177e4
LT
1296/* kmem_cache style wrapper around pci_alloc_consistent() */
1297
f41b1771 1298#include <linux/pci-dma.h>
1da177e4
LT
1299#include <linux/dmapool.h>
1300
1301#define pci_pool dma_pool
1302#define pci_pool_create(name, pdev, size, align, allocation) \
1303 dma_pool_create(name, &pdev->dev, size, align, allocation)
1304#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1305#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
01a7fd33
SS
1306#define pci_pool_zalloc(pool, flags, handle) \
1307 dma_pool_zalloc(pool, flags, handle)
1da177e4
LT
1308#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1309
1da177e4 1310struct msix_entry {
16dbef4a 1311 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1312 u16 entry; /* driver uses to specify entry, OS writes */
1313};
1314
4c859804
BH
1315#ifdef CONFIG_PCI_MSI
1316int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72 1317void pci_disable_msi(struct pci_dev *dev);
4c859804 1318int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72 1319void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1320void pci_restore_msi_state(struct pci_dev *dev);
1321int pci_msi_enabled(void);
4fe03955 1322int pci_enable_msi(struct pci_dev *dev);
4c859804
BH
1323int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1324 int minvec, int maxvec);
f7fc32cb
AG
1325static inline int pci_enable_msix_exact(struct pci_dev *dev,
1326 struct msix_entry *entries, int nvec)
1327{
1328 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1329 if (rc < 0)
1330 return rc;
1331 return 0;
1332}
402723ad
CH
1333int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1334 unsigned int max_vecs, unsigned int flags,
1335 const struct irq_affinity *affd);
1336
aff17164
CH
1337void pci_free_irq_vectors(struct pci_dev *dev);
1338int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
ee8d41e5 1339const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
27ddb689 1340int pci_irq_get_node(struct pci_dev *pdev, int vec);
aff17164 1341
4c859804 1342#else
2ee546c4 1343static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1344static inline void pci_disable_msi(struct pci_dev *dev) { }
1345static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4 1346static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1347static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1348static inline int pci_msi_enabled(void) { return 0; }
4fe03955 1349static inline int pci_enable_msi(struct pci_dev *dev)
f7fc32cb 1350{ return -ENOSYS; }
302a2523
AG
1351static inline int pci_enable_msix_range(struct pci_dev *dev,
1352 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1353{ return -ENOSYS; }
f7fc32cb
AG
1354static inline int pci_enable_msix_exact(struct pci_dev *dev,
1355 struct msix_entry *entries, int nvec)
1356{ return -ENOSYS; }
402723ad
CH
1357
1358static inline int
1359pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1360 unsigned int max_vecs, unsigned int flags,
1361 const struct irq_affinity *aff_desc)
aff17164 1362{
83b4605b
CH
1363 if ((flags & PCI_IRQ_LEGACY) && min_vecs == 1 && dev->irq)
1364 return 1;
1365 return -ENOSPC;
aff17164 1366}
402723ad 1367
aff17164
CH
1368static inline void pci_free_irq_vectors(struct pci_dev *dev)
1369{
1370}
1371
1372static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1373{
1374 if (WARN_ON_ONCE(nr > 0))
1375 return -EINVAL;
1376 return dev->irq;
1377}
ee8d41e5
TG
1378static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1379 int vec)
1380{
1381 return cpu_possible_mask;
1382}
27ddb689
SL
1383
1384static inline int pci_irq_get_node(struct pci_dev *pdev, int vec)
1385{
1386 return first_online_node;
1387}
1da177e4
LT
1388#endif
1389
402723ad
CH
1390static inline int
1391pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1392 unsigned int max_vecs, unsigned int flags)
1393{
1394 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs, flags,
1395 NULL);
1396}
1397
ab0724ff 1398#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1399extern bool pcie_ports_disabled;
1400extern bool pcie_ports_auto;
ab0724ff
MT
1401#else
1402#define pcie_ports_disabled true
1403#define pcie_ports_auto false
1404#endif
415e12b2 1405
4c859804 1406#ifdef CONFIG_PCIEASPM
f39d5b72 1407bool pcie_aspm_support_enabled(void);
4c859804
BH
1408#else
1409static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1410#endif
1411
415e12b2
RW
1412#ifdef CONFIG_PCIEAER
1413void pci_no_aer(void);
1414bool pci_aer_available(void);
66b80809 1415int pci_aer_init(struct pci_dev *dev);
415e12b2
RW
1416#else
1417static inline void pci_no_aer(void) { }
1418static inline bool pci_aer_available(void) { return false; }
66b80809 1419static inline int pci_aer_init(struct pci_dev *d) { return -ENODEV; }
415e12b2
RW
1420#endif
1421
4c859804 1422#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1423void pcie_set_ecrc_checking(struct pci_dev *dev);
1424void pcie_ecrc_get_policy(char *str);
4c859804 1425#else
2ee546c4
BH
1426static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1427static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1428#endif
1429
8b955b0d 1430#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1431/* The functions a driver should call */
1432int ht_create_irq(struct pci_dev *dev, int idx);
1433void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1434#endif /* CONFIG_HT_IRQ */
1435
edc90fee
BH
1436#ifdef CONFIG_PCI_ATS
1437/* Address Translation Service */
1438void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1439int pci_enable_ats(struct pci_dev *dev, int ps);
1440void pci_disable_ats(struct pci_dev *dev);
1441int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1442#else
ff9bee89
BH
1443static inline void pci_ats_init(struct pci_dev *d) { }
1444static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1445static inline void pci_disable_ats(struct pci_dev *d) { }
1446static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1447#endif
1448
eec097d4
BH
1449#ifdef CONFIG_PCIE_PTM
1450int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1451#else
1452static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1453{ return -EINVAL; }
1454#endif
1455
f39d5b72
BH
1456void pci_cfg_access_lock(struct pci_dev *dev);
1457bool pci_cfg_access_trylock(struct pci_dev *dev);
1458void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1459
4352dfd5
GKH
1460/*
1461 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1462 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1463 * configuration space.
1464 */
32a2eea7
JG
1465#ifdef CONFIG_PCI_DOMAINS
1466extern int pci_domains_supported;
41e5c0f8 1467int pci_get_new_domain_nr(void);
32a2eea7
JG
1468#else
1469enum { pci_domains_supported = 0 };
2ee546c4
BH
1470static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1471static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1472static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1473#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1474
670ba0c8
CM
1475/*
1476 * Generic implementation for PCI domain support. If your
1477 * architecture does not need custom management of PCI
1478 * domains then this implementation will be used
1479 */
1480#ifdef CONFIG_PCI_DOMAINS_GENERIC
1481static inline int pci_domain_nr(struct pci_bus *bus)
1482{
1483 return bus->domain_nr;
1484}
2ab51dde
TN
1485#ifdef CONFIG_ACPI
1486int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
670ba0c8 1487#else
2ab51dde
TN
1488static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1489{ return 0; }
1490#endif
9c7cb891 1491int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
670ba0c8
CM
1492#endif
1493
95a8b6ef
MT
1494/* some architectures require additional setup to direct VGA traffic */
1495typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1496 unsigned int command_bits, u32 flags);
f39d5b72 1497void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1498
be9d2e89
JT
1499static inline int
1500pci_request_io_regions(struct pci_dev *pdev, const char *name)
1501{
1502 return pci_request_selected_regions(pdev,
1503 pci_select_bars(pdev, IORESOURCE_IO), name);
1504}
1505
1506static inline void
1507pci_release_io_regions(struct pci_dev *pdev)
1508{
1509 return pci_release_selected_regions(pdev,
1510 pci_select_bars(pdev, IORESOURCE_IO));
1511}
1512
1513static inline int
1514pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1515{
1516 return pci_request_selected_regions(pdev,
1517 pci_select_bars(pdev, IORESOURCE_MEM), name);
1518}
1519
1520static inline void
1521pci_release_mem_regions(struct pci_dev *pdev)
1522{
1523 return pci_release_selected_regions(pdev,
1524 pci_select_bars(pdev, IORESOURCE_MEM));
1525}
1526
4352dfd5 1527#else /* CONFIG_PCI is not enabled */
1da177e4 1528
5bbe029f
BH
1529static inline void pci_set_flags(int flags) { }
1530static inline void pci_add_flags(int flags) { }
1531static inline void pci_clear_flags(int flags) { }
1532static inline int pci_has_flag(int flag) { return 0; }
1533
1da177e4
LT
1534/*
1535 * If the system does not have PCI, clearly these return errors. Define
1536 * these as simple inline functions to avoid hair in drivers.
1537 */
1538
05cca6e5
GKH
1539#define _PCI_NOP(o, s, t) \
1540 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1541 int where, t val) \
1da177e4 1542 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1543
1544#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1545 _PCI_NOP(o, word, u16 x) \
1546 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1547_PCI_NOP_ALL(read, *)
1548_PCI_NOP_ALL(write,)
1549
d42552c3 1550static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1551 unsigned int device,
1552 struct pci_dev *from)
2ee546c4 1553{ return NULL; }
d42552c3 1554
05cca6e5
GKH
1555static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1556 unsigned int device,
1557 unsigned int ss_vendor,
1558 unsigned int ss_device,
b08508c4 1559 struct pci_dev *from)
2ee546c4 1560{ return NULL; }
1da177e4 1561
05cca6e5
GKH
1562static inline struct pci_dev *pci_get_class(unsigned int class,
1563 struct pci_dev *from)
2ee546c4 1564{ return NULL; }
1da177e4
LT
1565
1566#define pci_dev_present(ids) (0)
ed4aaadb 1567#define no_pci_devices() (1)
1da177e4
LT
1568#define pci_dev_put(dev) do { } while (0)
1569
2ee546c4
BH
1570static inline void pci_set_master(struct pci_dev *dev) { }
1571static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1572static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1573static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1574{ return -EBUSY; }
05cca6e5
GKH
1575static inline int __pci_register_driver(struct pci_driver *drv,
1576 struct module *owner)
2ee546c4 1577{ return 0; }
05cca6e5 1578static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1579{ return 0; }
1580static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1581static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1582{ return 0; }
05cca6e5
GKH
1583static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1584 int cap)
2ee546c4 1585{ return 0; }
05cca6e5 1586static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1587{ return 0; }
05cca6e5 1588
1da177e4 1589/* Power management related routines */
2ee546c4
BH
1590static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1591static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1592static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1593{ return 0; }
3449248c 1594static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1595{ return 0; }
05cca6e5
GKH
1596static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1597 pm_message_t state)
2ee546c4 1598{ return PCI_D0; }
05cca6e5
GKH
1599static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1600 int enable)
2ee546c4 1601{ return 0; }
48a92a81 1602
afd29f90
MW
1603static inline struct resource *pci_find_resource(struct pci_dev *dev,
1604 struct resource *res)
1605{ return NULL; }
05cca6e5 1606static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1607{ return -EIO; }
1608static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1609
c5076cfe
TN
1610static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1611
2ee546c4 1612static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1613static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1614{ return 0; }
2ee546c4 1615static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1616
d80d0217
RD
1617static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1618{ return NULL; }
d80d0217
RD
1619static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1620 unsigned int devfn)
1621{ return NULL; }
d80d0217
RD
1622static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1623 unsigned int devfn)
1624{ return NULL; }
1625
2ee546c4
BH
1626static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1627static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1628static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1629
fb8a0d9d
WM
1630#define dev_is_pci(d) (false)
1631#define dev_is_pf(d) (false)
4352dfd5 1632#endif /* CONFIG_PCI */
1da177e4 1633
4352dfd5
GKH
1634/* Include architecture-dependent settings and functions */
1635
1636#include <asm/pci.h>
1da177e4 1637
f7195824
DW
1638/* These two functions provide almost identical functionality. Depennding
1639 * on the architecture, one will be implemented as a wrapper around the
1640 * other (in drivers/pci/mmap.c).
1641 *
1642 * pci_mmap_resource_range() maps a specific BAR, and vm->vm_pgoff
1643 * is expected to be an offset within that region.
1644 *
1645 * pci_mmap_page_range() is the legacy architecture-specific interface,
1646 * which accepts a "user visible" resource address converted by
1647 * pci_resource_to_user(), as used in the legacy mmap() interface in
1648 * /proc/bus/pci/.
1649 */
1650int pci_mmap_resource_range(struct pci_dev *dev, int bar,
1651 struct vm_area_struct *vma,
1652 enum pci_mmap_state mmap_state, int write_combine);
f66e2258
DW
1653int pci_mmap_page_range(struct pci_dev *pdev, int bar,
1654 struct vm_area_struct *vma,
11df1954
DW
1655 enum pci_mmap_state mmap_state, int write_combine);
1656
ae749c7a
DW
1657#ifndef arch_can_pci_mmap_wc
1658#define arch_can_pci_mmap_wc() 0
1659#endif
2bea36fd 1660
e854d8b2
DW
1661#ifndef arch_can_pci_mmap_io
1662#define arch_can_pci_mmap_io() 0
2bea36fd
DW
1663#define pci_iobar_pfn(pdev, bar, vma) (-EINVAL)
1664#else
1665int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma);
e854d8b2 1666#endif
ae749c7a 1667
92016ba5
JO
1668#ifndef pci_root_bus_fwnode
1669#define pci_root_bus_fwnode(bus) NULL
1670#endif
1671
1da177e4
LT
1672/* these helpers provide future and backwards compatibility
1673 * for accessing popular PCI BAR info */
05cca6e5
GKH
1674#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1675#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1676#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1677#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1678 ((pci_resource_start((dev), (bar)) == 0 && \
1679 pci_resource_end((dev), (bar)) == \
1680 pci_resource_start((dev), (bar))) ? 0 : \
1681 \
1682 (pci_resource_end((dev), (bar)) - \
1683 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1684
1685/* Similar to the helpers above, these manipulate per-pci_dev
1686 * driver-specific data. They are really just a wrapper around
1687 * the generic device structure functions of these calls.
1688 */
05cca6e5 1689static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1690{
1691 return dev_get_drvdata(&pdev->dev);
1692}
1693
05cca6e5 1694static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1695{
1696 dev_set_drvdata(&pdev->dev, data);
1697}
1698
1699/* If you want to know what to call your pci_dev, ask this function.
1700 * Again, it's a wrapper around the generic device.
1701 */
2fc90f61 1702static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1703{
c6c4f070 1704 return dev_name(&pdev->dev);
1da177e4
LT
1705}
1706
2311b1f2
ME
1707
1708/* Some archs don't want to expose struct resource to userland as-is
1709 * in sysfs and /proc
1710 */
8221a013
BH
1711#ifdef HAVE_ARCH_PCI_RESOURCE_TO_USER
1712void pci_resource_to_user(const struct pci_dev *dev, int bar,
1713 const struct resource *rsrc,
1714 resource_size_t *start, resource_size_t *end);
1715#else
2311b1f2 1716static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1717 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1718 resource_size_t *end)
2311b1f2
ME
1719{
1720 *start = rsrc->start;
1721 *end = rsrc->end;
1722}
1723#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1724
1725
1da177e4
LT
1726/*
1727 * The world is not perfect and supplies us with broken PCI devices.
1728 * For at least a part of these bugs we need a work-around, so both
1729 * generic (drivers/pci/quirks.c) and per-architecture code can define
1730 * fixup hooks to be called for particular buggy devices.
1731 */
1732
1733struct pci_fixup {
f4ca5c6a
YL
1734 u16 vendor; /* You can use PCI_ANY_ID here of course */
1735 u16 device; /* You can use PCI_ANY_ID here of course */
1736 u32 class; /* You can use PCI_ANY_ID here too */
1737 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1738 void (*hook)(struct pci_dev *dev);
1739};
1740
1741enum pci_fixup_pass {
1742 pci_fixup_early, /* Before probing BARs */
1743 pci_fixup_header, /* After reading configuration header */
1744 pci_fixup_final, /* Final phase of device fixups */
1745 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1746 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1747 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1748 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1749 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1750};
1751
1752/* Anonymous variables would be nice... */
f4ca5c6a
YL
1753#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1754 class_shift, hook) \
ecf61c78 1755 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1756 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1757 = { vendor, device, class, class_shift, hook };
1758
1759#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1760 class_shift, hook) \
1761 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1762 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1763#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1764 class_shift, hook) \
1765 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1766 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1767#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1768 class_shift, hook) \
1769 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1770 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1771#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1772 class_shift, hook) \
1773 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1774 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1775#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1776 class_shift, hook) \
1777 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1778 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1779 class_shift, hook)
1780#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1781 class_shift, hook) \
1782 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1783 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1784 class, class_shift, hook)
1785#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1786 class_shift, hook) \
1787 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1788 suspend##hook, vendor, device, class, \
f4ca5c6a 1789 class_shift, hook)
7d2a01b8
AN
1790#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1791 class_shift, hook) \
1792 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1793 suspend_late##hook, vendor, device, \
1794 class, class_shift, hook)
f4ca5c6a 1795
1da177e4
LT
1796#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1797 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1798 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1799#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1800 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1801 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1802#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1803 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1804 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1805#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1806 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1807 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1808#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1809 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1810 resume##hook, vendor, device, \
f4ca5c6a 1811 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1812#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1813 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1814 resume_early##hook, vendor, device, \
f4ca5c6a 1815 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1816#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1817 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1818 suspend##hook, vendor, device, \
f4ca5c6a 1819 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1820#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1821 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1822 suspend_late##hook, vendor, device, \
1823 PCI_ANY_ID, 0, hook)
1da177e4 1824
93177a74 1825#ifdef CONFIG_PCI_QUIRKS
1da177e4 1826void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1827int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
c1d61c9b 1828int pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1829#else
1830static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1831 struct pci_dev *dev) { }
ad805758
AW
1832static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1833 u16 acs_flags)
1834{
1835 return -ENOTTY;
1836}
c1d61c9b
AW
1837static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
1838{
1839 return -ENOTTY;
1840}
93177a74 1841#endif
1da177e4 1842
05cca6e5 1843void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1844void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1845void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1846int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1847int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1848 const char *name);
fb7ebfe4 1849void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1850
1da177e4 1851extern int pci_pci_problems;
236561e5 1852#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1853#define PCIPCI_TRITON 2
1854#define PCIPCI_NATOMA 4
1855#define PCIPCI_VIAETBF 8
1856#define PCIPCI_VSFX 16
236561e5
AC
1857#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1858#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1859
4516a618
AN
1860extern unsigned long pci_cardbus_io_size;
1861extern unsigned long pci_cardbus_mem_size;
15856ad5 1862extern u8 pci_dfl_cache_line_size;
ac1aa47b 1863extern u8 pci_cache_line_size;
4516a618 1864
28760489
EB
1865extern unsigned long pci_hotplug_io_size;
1866extern unsigned long pci_hotplug_mem_size;
e16b4660 1867extern unsigned long pci_hotplug_bus_size;
28760489 1868
f7625980 1869/* Architecture-specific versions may override these (weak) */
19792a08 1870void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1871void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1872int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1873 enum pcie_reset_state state);
eca0d467 1874int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1875void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1876void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1877int pcibios_alloc_irq(struct pci_dev *dev);
1878void pcibios_free_irq(struct pci_dev *dev);
575e3348 1879
699c1985
SO
1880#ifdef CONFIG_HIBERNATE_CALLBACKS
1881extern struct dev_pm_ops pcibios_pm_ops;
1882#endif
1883
935c760e 1884#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
f39d5b72
BH
1885void __init pci_mmcfg_early_init(void);
1886void __init pci_mmcfg_late_init(void);
7752d5cf 1887#else
bb63b421 1888static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1889static inline void pci_mmcfg_late_init(void) { }
1890#endif
1891
642c92da 1892int pci_ext_cfg_avail(void);
0ef5f8f6 1893
1684f5dd 1894void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1895void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1896
dd7cc44d 1897#ifdef CONFIG_PCI_IOV
b07579c0
WY
1898int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1899int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1900
f39d5b72
BH
1901int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1902void pci_disable_sriov(struct pci_dev *dev);
c194f7ea
WY
1903int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset);
1904void pci_iov_remove_virtfn(struct pci_dev *dev, int id, int reset);
f39d5b72 1905int pci_num_vf(struct pci_dev *dev);
5a8eb242 1906int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1907int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1908int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1909resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1910#else
b07579c0
WY
1911static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1912{
1913 return -ENOSYS;
1914}
1915static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1916{
1917 return -ENOSYS;
1918}
dd7cc44d 1919static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 1920{ return -ENODEV; }
c194f7ea
WY
1921static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset)
1922{
1923 return -ENOSYS;
1924}
1925static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
1926 int id, int reset) { }
2ee546c4 1927static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1928static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1929static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1930{ return 0; }
bff73156 1931static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1932{ return 0; }
bff73156 1933static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1934{ return 0; }
0e6c9122
WY
1935static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1936{ return 0; }
dd7cc44d
YZ
1937#endif
1938
c825bc94 1939#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1940void pci_hp_create_module_link(struct pci_slot *pci_slot);
1941void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1942#endif
1943
d7b7e605
KK
1944/**
1945 * pci_pcie_cap - get the saved PCIe capability offset
1946 * @dev: PCI device
1947 *
1948 * PCIe capability offset is calculated at PCI device initialization
1949 * time and saved in the data structure. This function returns saved
1950 * PCIe capability offset. Using this instead of pci_find_capability()
1951 * reduces unnecessary search in the PCI configuration space. If you
1952 * need to calculate PCIe capability offset from raw device for some
1953 * reasons, please use pci_find_capability() instead.
1954 */
1955static inline int pci_pcie_cap(struct pci_dev *dev)
1956{
1957 return dev->pcie_cap;
1958}
1959
7eb776c4
KK
1960/**
1961 * pci_is_pcie - check if the PCI device is PCI Express capable
1962 * @dev: PCI device
1963 *
a895c28a 1964 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1965 */
1966static inline bool pci_is_pcie(struct pci_dev *dev)
1967{
a895c28a 1968 return pci_pcie_cap(dev);
7eb776c4
KK
1969}
1970
7c9c003c
MS
1971/**
1972 * pcie_caps_reg - get the PCIe Capabilities Register
1973 * @dev: PCI device
1974 */
1975static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1976{
1977 return dev->pcie_flags_reg;
1978}
1979
786e2288
YW
1980/**
1981 * pci_pcie_type - get the PCIe device/port type
1982 * @dev: PCI device
1983 */
1984static inline int pci_pcie_type(const struct pci_dev *dev)
1985{
1c531d82 1986 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1987}
1988
e784930b
JT
1989static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
1990{
1991 while (1) {
1992 if (!pci_is_pcie(dev))
1993 break;
1994 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
1995 return dev;
1996 if (!dev->bus->self)
1997 break;
1998 dev = dev->bus->self;
1999 }
2000 return NULL;
2001}
2002
5d990b62 2003void pci_request_acs(void);
ad805758
AW
2004bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
2005bool pci_acs_path_enabled(struct pci_dev *start,
2006 struct pci_dev *end, u16 acs_flags);
a2ce7662 2007
7ad506fa 2008#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 2009#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
2010
2011/* Large Resource Data Type Tag Item Names */
2012#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
2013#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
2014#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
2015
2016#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
2017#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
2018#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
2019
2020/* Small Resource Data Type Tag Item Names */
9eb45d5c 2021#define PCI_VPD_STIN_END 0x0f /* End */
7ad506fa 2022
9eb45d5c 2023#define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
7ad506fa
MC
2024
2025#define PCI_VPD_SRDT_TIN_MASK 0x78
2026#define PCI_VPD_SRDT_LEN_MASK 0x07
9eb45d5c 2027#define PCI_VPD_LRDT_TIN_MASK 0x7f
7ad506fa
MC
2028
2029#define PCI_VPD_LRDT_TAG_SIZE 3
2030#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 2031
e1d5bdab
MC
2032#define PCI_VPD_INFO_FLD_HDR_SIZE 3
2033
4067a854
MC
2034#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
2035#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
2036#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 2037#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 2038
a2ce7662
MC
2039/**
2040 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
2041 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2042 *
2043 * Returns the extracted Large Resource Data Type length.
2044 */
2045static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
2046{
2047 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
2048}
2049
9eb45d5c
HR
2050/**
2051 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
2052 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2053 *
2054 * Returns the extracted Large Resource Data Type Tag item.
2055 */
2056static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
2057{
2058 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
2059}
2060
7ad506fa
MC
2061/**
2062 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
2063 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2064 *
2065 * Returns the extracted Small Resource Data Type length.
2066 */
2067static inline u8 pci_vpd_srdt_size(const u8 *srdt)
2068{
2069 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
2070}
2071
9eb45d5c
HR
2072/**
2073 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
2074 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2075 *
2076 * Returns the extracted Small Resource Data Type Tag Item.
2077 */
2078static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
2079{
2080 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
2081}
2082
e1d5bdab
MC
2083/**
2084 * pci_vpd_info_field_size - Extracts the information field length
2085 * @lrdt: Pointer to the beginning of an information field header
2086 *
2087 * Returns the extracted information field length.
2088 */
2089static inline u8 pci_vpd_info_field_size(const u8 *info_field)
2090{
2091 return info_field[2];
2092}
2093
b55ac1b2
MC
2094/**
2095 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2096 * @buf: Pointer to buffered vpd data
2097 * @off: The offset into the buffer at which to begin the search
2098 * @len: The length of the vpd buffer
2099 * @rdt: The Resource Data Type to search for
2100 *
2101 * Returns the index where the Resource Data Type was found or
2102 * -ENOENT otherwise.
2103 */
2104int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2105
4067a854
MC
2106/**
2107 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2108 * @buf: Pointer to buffered vpd data
2109 * @off: The offset into the buffer at which to begin the search
2110 * @len: The length of the buffer area, relative to off, in which to search
2111 * @kw: The keyword to search for
2112 *
2113 * Returns the index where the information field keyword was found or
2114 * -ENOENT otherwise.
2115 */
2116int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2117 unsigned int len, const char *kw);
2118
98d9f30c
BH
2119/* PCI <-> OF binding helpers */
2120#ifdef CONFIG_OF
2121struct device_node;
b165e2b6 2122struct irq_domain;
f39d5b72
BH
2123void pci_set_of_node(struct pci_dev *dev);
2124void pci_release_of_node(struct pci_dev *dev);
2125void pci_set_bus_of_node(struct pci_bus *bus);
2126void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 2127struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
2128
2129/* Arch may override this (weak) */
723ec4d0 2130struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 2131
3df425f3
JC
2132static inline struct device_node *
2133pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
2134{
2135 return pdev ? pdev->dev.of_node : NULL;
2136}
2137
ef3b4f8c
BH
2138static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2139{
2140 return bus ? bus->dev.of_node : NULL;
2141}
2142
98d9f30c
BH
2143#else /* CONFIG_OF */
2144static inline void pci_set_of_node(struct pci_dev *dev) { }
2145static inline void pci_release_of_node(struct pci_dev *dev) { }
2146static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
2147static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
2148static inline struct device_node *
2149pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
2150static inline struct irq_domain *
2151pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
2152#endif /* CONFIG_OF */
2153
471036b2
SS
2154#ifdef CONFIG_ACPI
2155struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2156
2157void
2158pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2159#else
2160static inline struct irq_domain *
2161pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
2162#endif
2163
eb740b5f
GS
2164#ifdef CONFIG_EEH
2165static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2166{
2167 return pdev->dev.archdata.edev;
2168}
2169#endif
2170
f0af9593 2171void pci_add_dma_alias(struct pci_dev *dev, u8 devfn);
338c3149 2172bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
c25dc828
AW
2173int pci_for_each_dma_alias(struct pci_dev *pdev,
2174 int (*fn)(struct pci_dev *pdev,
2175 u16 alias, void *data), void *data);
2176
ce052984
EZ
2177/* helper functions for operation of device flag */
2178static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2179{
2180 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2181}
2182static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2183{
2184 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2185}
2186static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2187{
2188 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2189}
19bdb6e4
AW
2190
2191/**
2192 * pci_ari_enabled - query ARI forwarding status
2193 * @bus: the PCI bus
2194 *
2195 * Returns true if ARI forwarding is enabled.
2196 */
2197static inline bool pci_ari_enabled(struct pci_bus *bus)
2198{
2199 return bus->self && bus->self->ari_enabled;
2200}
bc4b024a 2201
8531e283
LW
2202/**
2203 * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2204 * @pdev: PCI device to check
2205 *
2206 * Walk upwards from @pdev and check for each encountered bridge if it's part
2207 * of a Thunderbolt controller. Reaching the host bridge means @pdev is not
2208 * Thunderbolt-attached. (But rather soldered to the mainboard usually.)
2209 */
2210static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2211{
2212 struct pci_dev *parent = pdev;
2213
2214 if (pdev->is_thunderbolt)
2215 return true;
2216
2217 while ((parent = pci_upstream_bridge(parent)))
2218 if (parent->is_thunderbolt)
2219 return true;
2220
2221 return false;
2222}
2223
bc4b024a
CH
2224/* provide the legacy pci_dma_* API */
2225#include <linux/pci-dma-compat.h>
2226
1da177e4 2227#endif /* LINUX_PCI_H */