]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
PCI/MSI: Add hooks to populate the msi_domain field
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
14d76b68 32#include <linux/resource_ext.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35#include <linux/pci_ids.h>
36
85467136
SK
37/*
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
41 *
42 * 7:3 = slot
43 * 2:0 = function
f7625980
BH
44 *
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 46 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 47 * the following kernel-only defines are being added here.
85467136 48 */
63ddc0b8 49#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
73/* This defines the direction arg to the DMA mapping routines. */
74#define PCI_DMA_BIDIRECTIONAL 0
75#define PCI_DMA_TODEVICE 1
76#define PCI_DMA_FROMDEVICE 2
77#define PCI_DMA_NONE 3
78
fde09c6d
YZ
79/*
80 * For PCI devices, the region numbers are assigned this way:
81 */
82enum {
83 /* #0-5: standard PCI resources */
84 PCI_STD_RESOURCES,
85 PCI_STD_RESOURCE_END = 5,
86
87 /* #6: expansion ROM resource */
88 PCI_ROM_RESOURCE,
89
d1b054da
YZ
90 /* device specific resources */
91#ifdef CONFIG_PCI_IOV
92 PCI_IOV_RESOURCES,
93 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
94#endif
95
fde09c6d
YZ
96 /* resources assigned to buses behind the bridge */
97#define PCI_BRIDGE_RESOURCE_NUM 4
98
99 PCI_BRIDGE_RESOURCES,
100 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
101 PCI_BRIDGE_RESOURCE_NUM - 1,
102
103 /* total resources associated with a PCI device */
104 PCI_NUM_RESOURCES,
105
106 /* preserve this for compatibility */
cda57bf9 107 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 108};
1da177e4
LT
109
110typedef int __bitwise pci_power_t;
111
4352dfd5
GKH
112#define PCI_D0 ((pci_power_t __force) 0)
113#define PCI_D1 ((pci_power_t __force) 1)
114#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
115#define PCI_D3hot ((pci_power_t __force) 3)
116#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 117#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 118#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 119
00240c38
AS
120/* Remember to update this when the list above changes! */
121extern const char *pci_power_names[];
122
123static inline const char *pci_power_name(pci_power_t state)
124{
125 return pci_power_names[1 + (int) state];
126}
127
448bd857
HY
128#define PCI_PM_D2_DELAY 200
129#define PCI_PM_D3_WAIT 10
130#define PCI_PM_D3COLD_WAIT 100
131#define PCI_PM_BUS_WAIT 50
aa8c6c93 132
392a1ce7
LV
133/** The pci_channel state describes connectivity between the CPU and
134 * the pci device. If some PCI bus between here and the pci device
135 * has crashed or locked up, this info is reflected here.
136 */
137typedef unsigned int __bitwise pci_channel_state_t;
138
139enum pci_channel_state {
140 /* I/O channel is in normal state */
141 pci_channel_io_normal = (__force pci_channel_state_t) 1,
142
143 /* I/O to channel is blocked */
144 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
145
146 /* PCI card is dead */
147 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
148};
149
f7bdd12d
BK
150typedef unsigned int __bitwise pcie_reset_state_t;
151
152enum pcie_reset_state {
153 /* Reset is NOT asserted (Use to deassert reset) */
154 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
155
f7625980 156 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
157 pcie_warm_reset = (__force pcie_reset_state_t) 2,
158
f7625980 159 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
160 pcie_hot_reset = (__force pcie_reset_state_t) 3
161};
162
ba698ad4
DM
163typedef unsigned short __bitwise pci_dev_flags_t;
164enum pci_dev_flags {
165 /* INTX_DISABLE in PCI_COMMAND register disables MSI
166 * generation too.
167 */
6b121592 168 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 169 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 170 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 171 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 172 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 173 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 174 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
175 /* Flag to indicate the device uses dma_alias_devfn */
176 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
c8fe16e3
AW
177 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
178 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
179 /* Do not use bus resets for device */
180 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
181 /* Do not use PM reset even if device advertises NoSoftRst- */
182 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
ba698ad4
DM
183};
184
e1d3a908
SA
185enum pci_irq_reroute_variant {
186 INTEL_IRQ_REROUTE_VARIANT = 1,
187 MAX_IRQ_REROUTE_VARIANTS = 3
188};
189
6e325a62
MT
190typedef unsigned short __bitwise pci_bus_flags_t;
191enum pci_bus_flags {
d556ad4b
PO
192 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
193 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
194};
195
59da381e
JK
196/* These values come from the PCI Express Spec */
197enum pcie_link_width {
198 PCIE_LNK_WIDTH_RESRV = 0x00,
199 PCIE_LNK_X1 = 0x01,
200 PCIE_LNK_X2 = 0x02,
201 PCIE_LNK_X4 = 0x04,
202 PCIE_LNK_X8 = 0x08,
203 PCIE_LNK_X12 = 0x0C,
204 PCIE_LNK_X16 = 0x10,
205 PCIE_LNK_X32 = 0x20,
206 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
207};
208
536c8cb4
MW
209/* Based on the PCI Hotplug Spec, but some values are made up by us */
210enum pci_bus_speed {
211 PCI_SPEED_33MHz = 0x00,
212 PCI_SPEED_66MHz = 0x01,
213 PCI_SPEED_66MHz_PCIX = 0x02,
214 PCI_SPEED_100MHz_PCIX = 0x03,
215 PCI_SPEED_133MHz_PCIX = 0x04,
216 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
217 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
218 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
219 PCI_SPEED_66MHz_PCIX_266 = 0x09,
220 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
221 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
222 AGP_UNKNOWN = 0x0c,
223 AGP_1X = 0x0d,
224 AGP_2X = 0x0e,
225 AGP_4X = 0x0f,
226 AGP_8X = 0x10,
536c8cb4
MW
227 PCI_SPEED_66MHz_PCIX_533 = 0x11,
228 PCI_SPEED_100MHz_PCIX_533 = 0x12,
229 PCI_SPEED_133MHz_PCIX_533 = 0x13,
230 PCIE_SPEED_2_5GT = 0x14,
231 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 232 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
233 PCI_SPEED_UNKNOWN = 0xff,
234};
235
24a4742f 236struct pci_cap_saved_data {
fd0f7f73
AW
237 u16 cap_nr;
238 bool cap_extended;
24a4742f 239 unsigned int size;
41017f0c
SL
240 u32 data[0];
241};
242
24a4742f
AW
243struct pci_cap_saved_state {
244 struct hlist_node next;
245 struct pci_cap_saved_data cap;
246};
247
7d715a6c 248struct pcie_link_state;
ee69439c 249struct pci_vpd;
d1b054da 250struct pci_sriov;
302b4215 251struct pci_ats;
ee69439c 252
1da177e4
LT
253/*
254 * The pci_dev structure is used to describe PCI devices.
255 */
256struct pci_dev {
1da177e4
LT
257 struct list_head bus_list; /* node in per-bus list */
258 struct pci_bus *bus; /* bus this device is on */
259 struct pci_bus *subordinate; /* bus this device bridges to */
260
261 void *sysdata; /* hook for sys-specific extension */
262 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 263 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
264
265 unsigned int devfn; /* encoded device & function index */
266 unsigned short vendor;
267 unsigned short device;
268 unsigned short subsystem_vendor;
269 unsigned short subsystem_device;
270 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 271 u8 revision; /* PCI revision, low byte of class word */
1da177e4 272 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 273 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
274 u8 msi_cap; /* MSI capability offset */
275 u8 msix_cap; /* MSI-X capability offset */
f7625980 276 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 277 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
278 u8 pin; /* which interrupt pin this device uses */
279 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 280 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
281
282 struct pci_driver *driver; /* which driver has allocated this device */
283 u64 dma_mask; /* Mask of the bits of bus address this
284 device implements. Normally this is
285 0xffffffff. You only need to change
286 this if your device has broken DMA
287 or supports 64-bit transfers. */
288
4d57cdfa
FT
289 struct device_dma_parameters dma_parms;
290
1da177e4
LT
291 pci_power_t current_state; /* Current operating state. In ACPI-speak,
292 this is D0-D3, D0 being fully functional,
293 and D3 being off. */
703860ed 294 u8 pm_cap; /* PM capability offset */
337001b6
RW
295 unsigned int pme_support:5; /* Bitmask of states from which PME#
296 can be generated */
c7f48656 297 unsigned int pme_interrupt:1;
379021d5 298 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
299 unsigned int d1_support:1; /* Low power state D1 is supported */
300 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
301 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
302 unsigned int no_d3cold:1; /* D3cold is forbidden */
303 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
304 unsigned int mmio_always_on:1; /* disallow turning off io/mem
305 decoding during bar sizing */
e80bb09d 306 unsigned int wakeup_prepared:1;
448bd857
HY
307 unsigned int runtime_d3cold:1; /* whether go through runtime
308 D3cold, not set for devices
309 powered on/off by the
310 corresponding bridge */
b440bde7 311 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
1ae861e6 312 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 313 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 314
7d715a6c 315#ifdef CONFIG_PCIEASPM
f7625980 316 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
317#endif
318
392a1ce7 319 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
320 struct device dev; /* Generic device interface */
321
1da177e4
LT
322 int cfg_size; /* Size of configuration space */
323
324 /*
325 * Instead of touching interrupt line and base address registers
326 * directly, use the values stored here. They might be different!
327 */
328 unsigned int irq;
329 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
330
58d9a38f 331 bool match_driver; /* Skip attaching driver */
1da177e4 332 /* These fields are used by common fixups */
f7625980 333 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
334 unsigned int multifunction:1;/* Part of multi-function device */
335 /* keep track of device state */
8a1bc901 336 unsigned int is_added:1;
1da177e4 337 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 338 unsigned int no_msi:1; /* device may not use msi */
f144d149 339 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 340 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 341 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 342 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 343 unsigned int msi_enabled:1;
99dc804d 344 unsigned int msix_enabled:1;
58c3a727 345 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 346 unsigned int is_managed:1;
260d703a 347 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 348 unsigned int state_saved:1;
d1b054da 349 unsigned int is_physfn:1;
dd7cc44d 350 unsigned int is_virtfn:1;
711d5779 351 unsigned int reset_fn:1;
28760489 352 unsigned int is_hotplug_bridge:1;
affb72c3
HY
353 unsigned int __aer_firmware_first_valid:1;
354 unsigned int __aer_firmware_first:1;
fbebb9fd 355 unsigned int broken_intx_masking:1;
2b28ae19 356 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 357 unsigned int irq_managed:1;
d0751b98 358 unsigned int has_secondary_link:1;
ba698ad4 359 pci_dev_flags_t dev_flags;
bae94d02 360 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 361
1da177e4 362 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 363 struct hlist_head saved_cap_space;
1da177e4
LT
364 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
365 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
366 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 367 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 368#ifdef CONFIG_PCI_MSI
1c51b50c 369 const struct attribute_group **msi_irq_groups;
ded86d8d 370#endif
94e61088 371 struct pci_vpd *vpd;
466b3ddf 372#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
373 union {
374 struct pci_sriov *sriov; /* SR-IOV capability related */
375 struct pci_dev *physfn; /* the PF this VF is associated with */
376 };
302b4215 377 struct pci_ats *ats; /* Address Translation Service */
d1b054da 378#endif
dbd3fc33 379 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 380 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 381 char *driver_override; /* Driver name to force a match */
1da177e4
LT
382};
383
dda56549
Y
384static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
385{
386#ifdef CONFIG_PCI_IOV
387 if (dev->is_virtfn)
388 dev = dev->physfn;
389#endif
dda56549
Y
390 return dev;
391}
392
3c6e6ae7 393struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 394
1da177e4
LT
395#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
396#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
397
a7369f1f
LV
398static inline int pci_channel_offline(struct pci_dev *pdev)
399{
400 return (pdev->error_state != pci_channel_io_normal);
401}
402
5a21d70d 403struct pci_host_bridge {
7b543663 404 struct device dev;
5a21d70d 405 struct pci_bus *bus; /* root bus */
14d76b68 406 struct list_head windows; /* resource_entry */
4fa2649a
YL
407 void (*release_fn)(struct pci_host_bridge *);
408 void *release_data;
e33caa82 409 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
5a21d70d 410};
41017f0c 411
7b543663 412#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
413void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
414 void (*release_fn)(struct pci_host_bridge *),
415 void *release_data);
7b543663 416
6c0cc950
RW
417int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
418
2fe2abf8
BH
419/*
420 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
421 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
422 * buses below host bridges or subtractive decode bridges) go in the list.
423 * Use pci_bus_for_each_resource() to iterate through all the resources.
424 */
425
426/*
427 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
428 * and there's no way to program the bridge with the details of the window.
429 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
430 * decode bit set, because they are explicit and can be programmed with _SRS.
431 */
432#define PCI_SUBTRACTIVE_DECODE 0x1
433
434struct pci_bus_resource {
435 struct list_head list;
436 struct resource *res;
437 unsigned int flags;
438};
4352dfd5
GKH
439
440#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
441
442struct pci_bus {
443 struct list_head node; /* node in list of buses */
444 struct pci_bus *parent; /* parent bus this bridge is on */
445 struct list_head children; /* list of child buses */
446 struct list_head devices; /* list of devices on this bus */
447 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 448 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
449 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
450 struct list_head resources; /* address space routed to this bus */
92f02430 451 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
452
453 struct pci_ops *ops; /* configuration access functions */
c2791b80 454 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
455 void *sysdata; /* hook for sys-specific extension */
456 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
457
458 unsigned char number; /* bus number */
459 unsigned char primary; /* number of primary bridge */
3749c51a
MW
460 unsigned char max_bus_speed; /* enum pci_bus_speed */
461 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
462#ifdef CONFIG_PCI_DOMAINS_GENERIC
463 int domain_nr;
464#endif
1da177e4
LT
465
466 char name[48];
467
468 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 469 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 470 struct device *bridge;
fd7d1ced 471 struct device dev;
1da177e4
LT
472 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
473 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 474 unsigned int is_added:1;
1da177e4
LT
475};
476
fd7d1ced 477#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 478
79af72d7 479/*
f7625980 480 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 481 * false otherwise
77a0dfcd
BH
482 *
483 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
484 * This is incorrect because "virtual" buses added for SR-IOV (via
485 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
486 */
487static inline bool pci_is_root_bus(struct pci_bus *pbus)
488{
489 return !(pbus->parent);
490}
491
1c86438c
YW
492/**
493 * pci_is_bridge - check if the PCI device is a bridge
494 * @dev: PCI device
495 *
496 * Return true if the PCI device is bridge whether it has subordinate
497 * or not.
498 */
499static inline bool pci_is_bridge(struct pci_dev *dev)
500{
501 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
502 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
503}
504
c6bde215
BH
505static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
506{
507 dev = pci_physfn(dev);
508 if (pci_is_root_bus(dev->bus))
509 return NULL;
510
511 return dev->bus->self;
512}
513
6675a601
MK
514struct device *pci_get_host_bridge_device(struct pci_dev *dev);
515void pci_put_host_bridge_device(struct device *dev);
516
16cf0ebc
RW
517#ifdef CONFIG_PCI_MSI
518static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
519{
520 return pci_dev->msi_enabled || pci_dev->msix_enabled;
521}
522#else
523static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
524#endif
525
1da177e4
LT
526/*
527 * Error values that may be returned by PCI functions.
528 */
529#define PCIBIOS_SUCCESSFUL 0x00
530#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
531#define PCIBIOS_BAD_VENDOR_ID 0x83
532#define PCIBIOS_DEVICE_NOT_FOUND 0x86
533#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
534#define PCIBIOS_SET_FAILED 0x88
535#define PCIBIOS_BUFFER_TOO_SMALL 0x89
536
a6961651 537/*
f7625980 538 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
539 */
540static inline int pcibios_err_to_errno(int err)
541{
542 if (err <= PCIBIOS_SUCCESSFUL)
543 return err; /* Assume already errno */
544
545 switch (err) {
546 case PCIBIOS_FUNC_NOT_SUPPORTED:
547 return -ENOENT;
548 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 549 return -ENOTTY;
a6961651
AW
550 case PCIBIOS_DEVICE_NOT_FOUND:
551 return -ENODEV;
552 case PCIBIOS_BAD_REGISTER_NUMBER:
553 return -EFAULT;
554 case PCIBIOS_SET_FAILED:
555 return -EIO;
556 case PCIBIOS_BUFFER_TOO_SMALL:
557 return -ENOSPC;
558 }
559
d97ffe23 560 return -ERANGE;
a6961651
AW
561}
562
1da177e4
LT
563/* Low-level architecture-dependent routines */
564
565struct pci_ops {
1f94a94f 566 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
567 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
568 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
569};
570
b6ce068a
MW
571/*
572 * ACPI needs to be able to access PCI config space before we've done a
573 * PCI bus scan and created pci_bus structures.
574 */
f39d5b72
BH
575int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
576 int reg, int len, u32 *val);
577int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
578 int reg, int len, u32 val);
1da177e4 579
3a9ad0b4
YL
580#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
581typedef u64 pci_bus_addr_t;
582#else
583typedef u32 pci_bus_addr_t;
584#endif
585
1da177e4 586struct pci_bus_region {
3a9ad0b4
YL
587 pci_bus_addr_t start;
588 pci_bus_addr_t end;
1da177e4
LT
589};
590
591struct pci_dynids {
592 spinlock_t lock; /* protects list, index */
593 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
594};
595
f7625980
BH
596
597/*
598 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
599 * a set of callbacks in struct pci_error_handlers, that device driver
600 * will be notified of PCI bus errors, and will be driven to recovery
601 * when an error occurs.
392a1ce7
LV
602 */
603
604typedef unsigned int __bitwise pci_ers_result_t;
605
606enum pci_ers_result {
607 /* no result/none/not supported in device driver */
608 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
609
610 /* Device driver can recover without slot reset */
611 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
612
613 /* Device driver wants slot to be reset. */
614 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
615
616 /* Device has completely failed, is unrecoverable */
617 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
618
619 /* Device driver is fully recovered and operational */
620 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
621
622 /* No AER capabilities registered for the driver */
623 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
624};
625
626/* PCI bus error event callbacks */
05cca6e5 627struct pci_error_handlers {
392a1ce7
LV
628 /* PCI bus error detected on this device */
629 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 630 enum pci_channel_state error);
392a1ce7
LV
631
632 /* MMIO has been re-enabled, but not DMA */
633 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
634
635 /* PCI Express link has been reset */
636 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
637
638 /* PCI slot has been reset */
639 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
640
3ebe7f9f
KB
641 /* PCI function reset prepare or completed */
642 void (*reset_notify)(struct pci_dev *dev, bool prepare);
643
392a1ce7
LV
644 /* Device driver may resume normal operations */
645 void (*resume)(struct pci_dev *dev);
646};
647
392a1ce7 648
1da177e4
LT
649struct module;
650struct pci_driver {
651 struct list_head node;
42b21932 652 const char *name;
1da177e4
LT
653 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
654 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
655 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
656 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
657 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
658 int (*resume_early) (struct pci_dev *dev);
1da177e4 659 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 660 void (*shutdown) (struct pci_dev *dev);
1789382a 661 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 662 const struct pci_error_handlers *err_handler;
1da177e4
LT
663 struct device_driver driver;
664 struct pci_dynids dynids;
665};
666
05cca6e5 667#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 668
90a1ba0c 669/**
9f9351bb 670 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
671 * @_table: device table name
672 *
92e112fd 673 * This macro is deprecated and should not be used in new code.
90a1ba0c 674 */
9f9351bb 675#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 676 const struct pci_device_id _table[]
90a1ba0c 677
1da177e4
LT
678/**
679 * PCI_DEVICE - macro used to describe a specific pci device
680 * @vend: the 16 bit PCI Vendor ID
681 * @dev: the 16 bit PCI Device ID
682 *
683 * This macro is used to create a struct pci_device_id that matches a
684 * specific device. The subvendor and subdevice fields will be set to
685 * PCI_ANY_ID.
686 */
687#define PCI_DEVICE(vend,dev) \
688 .vendor = (vend), .device = (dev), \
689 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
690
3d567e0e
NNS
691/**
692 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
693 * @vend: the 16 bit PCI Vendor ID
694 * @dev: the 16 bit PCI Device ID
695 * @subvend: the 16 bit PCI Subvendor ID
696 * @subdev: the 16 bit PCI Subdevice ID
697 *
698 * This macro is used to create a struct pci_device_id that matches a
699 * specific device with subsystem information.
700 */
701#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
702 .vendor = (vend), .device = (dev), \
703 .subvendor = (subvend), .subdevice = (subdev)
704
1da177e4
LT
705/**
706 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
707 * @dev_class: the class, subclass, prog-if triple for this device
708 * @dev_class_mask: the class mask for this device
709 *
710 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 711 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
712 * fields will be set to PCI_ANY_ID.
713 */
714#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
715 .class = (dev_class), .class_mask = (dev_class_mask), \
716 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
717 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
718
1597cacb
AC
719/**
720 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
721 * @vend: the vendor name
722 * @dev: the 16 bit PCI Device ID
1597cacb
AC
723 *
724 * This macro is used to create a struct pci_device_id that matches a
725 * specific PCI device. The subvendor, and subdevice fields will be set
726 * to PCI_ANY_ID. The macro allows the next field to follow as the device
727 * private data.
728 */
729
c1309040
MR
730#define PCI_VDEVICE(vend, dev) \
731 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
732 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 733
1da177e4
LT
734/* these external functions are only available when PCI support is enabled */
735#ifdef CONFIG_PCI
736
a58674ff 737void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
738
739enum pcie_bus_config_types {
5f39e670 740 PCIE_BUS_TUNE_OFF,
b03e7495 741 PCIE_BUS_SAFE,
5f39e670 742 PCIE_BUS_PERFORMANCE,
b03e7495
JM
743 PCIE_BUS_PEER2PEER,
744};
745
746extern enum pcie_bus_config_types pcie_bus_config;
747
1da177e4
LT
748extern struct bus_type pci_bus_type;
749
f7625980
BH
750/* Do NOT directly access these two variables, unless you are arch-specific PCI
751 * code, or PCI core code. */
1da177e4 752extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 753/* Some device drivers need know if PCI is initiated */
f39d5b72 754int no_pci_devices(void);
1da177e4 755
3c449ed0 756void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
757void pcibios_add_bus(struct pci_bus *bus);
758void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 759void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 760int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 761/* Architecture-specific versions may override this (weak) */
05cca6e5 762char *pcibios_setup(char *str);
1da177e4
LT
763
764/* Used only when drivers/pci/setup.c is used */
3b7a17fc 765resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 766 resource_size_t,
e31dd6e4 767 resource_size_t);
1da177e4
LT
768void pcibios_update_irq(struct pci_dev *, int irq);
769
2d1c8618
BH
770/* Weak but can be overriden by arch */
771void pci_fixup_cardbus(struct pci_bus *);
772
1da177e4
LT
773/* Generic PCI functions used internally */
774
fc279850 775void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 776 struct resource *res);
fc279850 777void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 778 struct pci_bus_region *region);
d1fd4fb6 779void pcibios_scan_specific_bus(int busn);
f39d5b72 780struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 781void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 782struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
783struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
784 struct pci_ops *ops, void *sysdata,
785 struct list_head *resources);
98a35831
YL
786int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
787int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
788void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 789struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
790 struct pci_ops *ops, void *sysdata,
791 struct list_head *resources);
05cca6e5
GKH
792struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
793 int busnr);
3749c51a 794void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 795struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
796 const char *name,
797 struct hotplug_slot *hotplug);
f46753c5 798void pci_destroy_slot(struct pci_slot *slot);
1da177e4 799int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 800struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 801void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 802unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 803void pci_bus_add_device(struct pci_dev *dev);
1da177e4 804void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
805struct resource *pci_find_parent_resource(const struct pci_dev *dev,
806 struct resource *res);
3df425f3 807u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 808int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 809u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
810struct pci_dev *pci_dev_get(struct pci_dev *dev);
811void pci_dev_put(struct pci_dev *dev);
812void pci_remove_bus(struct pci_bus *b);
813void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 814void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
815void pci_stop_root_bus(struct pci_bus *bus);
816void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 817void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 818void pci_sort_breadthfirst(void);
fb8a0d9d
WM
819#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
820#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
821#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
822
823/* Generic PCI functions exported to card drivers */
824
388c8c16
JB
825enum pci_lost_interrupt_reason {
826 PCI_LOST_IRQ_NO_INFORMATION = 0,
827 PCI_LOST_IRQ_DISABLE_MSI,
828 PCI_LOST_IRQ_DISABLE_MSIX,
829 PCI_LOST_IRQ_DISABLE_ACPI,
830};
831enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
832int pci_find_capability(struct pci_dev *dev, int cap);
833int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
834int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 835int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
836int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
837int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 838struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 839
d42552c3
AM
840struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
841 struct pci_dev *from);
05cca6e5 842struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 843 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 844 struct pci_dev *from);
05cca6e5 845struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
846struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
847 unsigned int devfn);
848static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
849 unsigned int devfn)
850{
851 return pci_get_domain_bus_and_slot(0, bus, devfn);
852}
05cca6e5 853struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
854int pci_dev_present(const struct pci_device_id *ids);
855
05cca6e5
GKH
856int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
857 int where, u8 *val);
858int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
859 int where, u16 *val);
860int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
861 int where, u32 *val);
862int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
863 int where, u8 val);
864int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
865 int where, u16 val);
866int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
867 int where, u32 val);
1f94a94f
RH
868
869int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
870 int where, int size, u32 *val);
871int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
872 int where, int size, u32 val);
873int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
874 int where, int size, u32 *val);
875int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
876 int where, int size, u32 val);
877
a72b46c3 878struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 879
bf362f75 880static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 881{
05cca6e5 882 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 883}
bf362f75 884static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 885{
05cca6e5 886 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 887}
bf362f75 888static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 889 u32 *val)
1da177e4 890{
05cca6e5 891 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 892}
bf362f75 893static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 894{
05cca6e5 895 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 896}
bf362f75 897static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 898{
05cca6e5 899 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 900}
bf362f75 901static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 902 u32 val)
1da177e4 903{
05cca6e5 904 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
905}
906
8c0d3a02
JL
907int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
908int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
909int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
910int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
911int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
912 u16 clear, u16 set);
913int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
914 u32 clear, u32 set);
915
916static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
917 u16 set)
918{
919 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
920}
921
922static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
923 u32 set)
924{
925 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
926}
927
928static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
929 u16 clear)
930{
931 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
932}
933
934static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
935 u32 clear)
936{
937 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
938}
939
c63587d7
AW
940/* user-space driven config access */
941int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
942int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
943int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
944int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
945int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
946int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
947
4a7fb636 948int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
949int __must_check pci_enable_device_io(struct pci_dev *dev);
950int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 951int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
952int __must_check pcim_enable_device(struct pci_dev *pdev);
953void pcim_pin_device(struct pci_dev *pdev);
954
296ccb08
YS
955static inline int pci_is_enabled(struct pci_dev *pdev)
956{
957 return (atomic_read(&pdev->enable_cnt) > 0);
958}
959
9ac7849e
TH
960static inline int pci_is_managed(struct pci_dev *pdev)
961{
962 return pdev->is_managed;
963}
964
1da177e4 965void pci_disable_device(struct pci_dev *dev);
96c55900
MS
966
967extern unsigned int pcibios_max_latency;
1da177e4 968void pci_set_master(struct pci_dev *dev);
6a479079 969void pci_clear_master(struct pci_dev *dev);
96c55900 970
f7bdd12d 971int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 972int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 973#define HAVE_PCI_SET_MWI
4a7fb636 974int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 975int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 976void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 977void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
978bool pci_intx_mask_supported(struct pci_dev *dev);
979bool pci_check_and_mask_intx(struct pci_dev *dev);
980bool pci_check_and_unmask_intx(struct pci_dev *dev);
4d57cdfa 981int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 982int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 983int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 984int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
985int pcix_get_max_mmrbc(struct pci_dev *dev);
986int pcix_get_mmrbc(struct pci_dev *dev);
987int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 988int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 989int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
990int pcie_get_mps(struct pci_dev *dev);
991int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
992int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
993 enum pcie_link_width *width);
8c1c699f 994int __pci_reset_function(struct pci_dev *dev);
a96d627a 995int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 996int pci_reset_function(struct pci_dev *dev);
61cf16d8 997int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 998int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 999int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1000int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1001int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1002int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1003int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1004void pci_reset_secondary_bus(struct pci_dev *dev);
1005void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1006void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1007void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1008int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1009int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1010int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1011bool pci_device_is_present(struct pci_dev *pdev);
08249651 1012void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4
LT
1013
1014/* ROM control related routines */
e416de5e
AC
1015int pci_enable_rom(struct pci_dev *pdev);
1016void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1017void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1018void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1019size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1020void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1021
1022/* Power management related routines */
1023int pci_save_state(struct pci_dev *dev);
1d3c16a8 1024void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1025struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1026int pci_load_saved_state(struct pci_dev *dev,
1027 struct pci_saved_state *state);
ffbdd3f7
AW
1028int pci_load_and_free_saved_state(struct pci_dev *dev,
1029 struct pci_saved_state **state);
fd0f7f73
AW
1030struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1031struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1032 u16 cap);
1033int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1034int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1035 u16 cap, unsigned int size);
0e5dd46b 1036int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1037int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1038pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1039bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1040void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1041int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1042 bool runtime, bool enable);
0235c4fc 1043int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1044int pci_prepare_to_sleep(struct pci_dev *dev);
1045int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1046bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1047bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1048void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1049
6cbf8214
RW
1050static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1051 bool enable)
1052{
1053 return __pci_enable_wake(dev, state, false, enable);
1054}
1da177e4 1055
425c1b22
AW
1056/* PCI Virtual Channel */
1057int pci_save_vc_state(struct pci_dev *dev);
1058void pci_restore_vc_state(struct pci_dev *dev);
1059void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1060
bb209c82
BH
1061/* For use by arch with custom probe code */
1062void set_pcie_port_type(struct pci_dev *pdev);
1063void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1064
ce5ccdef 1065/* Functions for PCI Hotplug drivers to use */
05cca6e5 1066int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1067unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1068unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1069void pci_lock_rescan_remove(void);
1070void pci_unlock_rescan_remove(void);
ce5ccdef 1071
287d19ce
SH
1072/* Vital product data routines */
1073ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1074ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1075
1da177e4 1076/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1077resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1078void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1079void pci_bus_size_bridges(struct pci_bus *bus);
1080int pci_claim_resource(struct pci_dev *, int);
8505e729 1081int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1082void pci_assign_unassigned_resources(void);
6841ec68 1083void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1084void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1085void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1086void pdev_enable_device(struct pci_dev *);
842de40d 1087int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1088void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1089 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1090#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1091int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1092int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1093void pci_release_regions(struct pci_dev *);
4a7fb636 1094int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1095int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1096void pci_release_region(struct pci_dev *, int);
c87deff7 1097int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1098int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1099void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1100
1101/* drivers/pci/bus.c */
fe830ef6
JL
1102struct pci_bus *pci_bus_get(struct pci_bus *bus);
1103void pci_bus_put(struct pci_bus *bus);
45ca9e97 1104void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1105void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1106 resource_size_t offset);
45ca9e97 1107void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1108void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1109struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1110void pci_bus_remove_resources(struct pci_bus *bus);
1111
89a74ecc 1112#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1113 for (i = 0; \
1114 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1115 i++)
89a74ecc 1116
4a7fb636
AM
1117int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1118 struct resource *res, resource_size_t size,
1119 resource_size_t align, resource_size_t min,
664c2848 1120 unsigned long type_mask,
3b7a17fc
DB
1121 resource_size_t (*alignf)(void *,
1122 const struct resource *,
b26b2d49
DB
1123 resource_size_t,
1124 resource_size_t),
4a7fb636 1125 void *alignf_data);
1da177e4 1126
8b921acf
LD
1127
1128int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1129
3a9ad0b4 1130static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1131{
1132 struct pci_bus_region region;
1133
1134 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1135 return region.start;
1136}
1137
863b18f4 1138/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1139int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1140 const char *mod_name);
bba81165
AM
1141
1142/*
1143 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1144 */
1145#define pci_register_driver(driver) \
1146 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1147
05cca6e5 1148void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1149
1150/**
1151 * module_pci_driver() - Helper macro for registering a PCI driver
1152 * @__pci_driver: pci_driver struct
1153 *
1154 * Helper macro for PCI drivers which do not do anything special in module
1155 * init/exit. This eliminates a lot of boilerplate. Each module may only
1156 * use this macro once, and calling it replaces module_init() and module_exit()
1157 */
1158#define module_pci_driver(__pci_driver) \
1159 module_driver(__pci_driver, pci_register_driver, \
1160 pci_unregister_driver)
1161
05cca6e5 1162struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1163int pci_add_dynid(struct pci_driver *drv,
1164 unsigned int vendor, unsigned int device,
1165 unsigned int subvendor, unsigned int subdevice,
1166 unsigned int class, unsigned int class_mask,
1167 unsigned long driver_data);
05cca6e5
GKH
1168const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1169 struct pci_dev *dev);
1170int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1171 int pass);
1da177e4 1172
70298c6e 1173void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1174 void *userdata);
ac7dc65a 1175int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1176unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1177void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1178resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1179 unsigned long type);
978d2d68 1180resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1181
3448a19d
DA
1182#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1183#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1184
deb2d2ec 1185int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1186 unsigned int command_bits, u32 flags);
1da177e4
LT
1187/* kmem_cache style wrapper around pci_alloc_consistent() */
1188
f41b1771 1189#include <linux/pci-dma.h>
1da177e4
LT
1190#include <linux/dmapool.h>
1191
1192#define pci_pool dma_pool
1193#define pci_pool_create(name, pdev, size, align, allocation) \
1194 dma_pool_create(name, &pdev->dev, size, align, allocation)
1195#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1196#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1197#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1198
1da177e4 1199struct msix_entry {
16dbef4a 1200 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1201 u16 entry; /* driver uses to specify entry, OS writes */
1202};
1203
0366f8f7 1204
4c859804
BH
1205#ifdef CONFIG_PCI_MSI
1206int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1207void pci_msi_shutdown(struct pci_dev *dev);
1208void pci_disable_msi(struct pci_dev *dev);
4c859804 1209int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1210int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1211void pci_msix_shutdown(struct pci_dev *dev);
1212void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1213void pci_restore_msi_state(struct pci_dev *dev);
1214int pci_msi_enabled(void);
4c859804 1215int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1216static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1217{
1218 int rc = pci_enable_msi_range(dev, nvec, nvec);
1219 if (rc < 0)
1220 return rc;
1221 return 0;
1222}
4c859804
BH
1223int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1224 int minvec, int maxvec);
f7fc32cb
AG
1225static inline int pci_enable_msix_exact(struct pci_dev *dev,
1226 struct msix_entry *entries, int nvec)
1227{
1228 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1229 if (rc < 0)
1230 return rc;
1231 return 0;
1232}
4c859804 1233#else
2ee546c4 1234static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1235static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1236static inline void pci_disable_msi(struct pci_dev *dev) { }
1237static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1238static inline int pci_enable_msix(struct pci_dev *dev,
1239 struct msix_entry *entries, int nvec)
2ee546c4
BH
1240{ return -ENOSYS; }
1241static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1242static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1243static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1244static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1245static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1246 int maxvec)
2ee546c4 1247{ return -ENOSYS; }
f7fc32cb
AG
1248static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1249{ return -ENOSYS; }
302a2523
AG
1250static inline int pci_enable_msix_range(struct pci_dev *dev,
1251 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1252{ return -ENOSYS; }
f7fc32cb
AG
1253static inline int pci_enable_msix_exact(struct pci_dev *dev,
1254 struct msix_entry *entries, int nvec)
1255{ return -ENOSYS; }
1da177e4
LT
1256#endif
1257
ab0724ff 1258#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1259extern bool pcie_ports_disabled;
1260extern bool pcie_ports_auto;
ab0724ff
MT
1261#else
1262#define pcie_ports_disabled true
1263#define pcie_ports_auto false
1264#endif
415e12b2 1265
4c859804 1266#ifdef CONFIG_PCIEASPM
f39d5b72 1267bool pcie_aspm_support_enabled(void);
4c859804
BH
1268#else
1269static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1270#endif
1271
415e12b2
RW
1272#ifdef CONFIG_PCIEAER
1273void pci_no_aer(void);
1274bool pci_aer_available(void);
1275#else
1276static inline void pci_no_aer(void) { }
1277static inline bool pci_aer_available(void) { return false; }
1278#endif
1279
4c859804 1280#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1281void pcie_set_ecrc_checking(struct pci_dev *dev);
1282void pcie_ecrc_get_policy(char *str);
4c859804 1283#else
2ee546c4
BH
1284static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1285static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1286#endif
1287
034cd97e 1288#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1289
8b955b0d 1290#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1291/* The functions a driver should call */
1292int ht_create_irq(struct pci_dev *dev, int idx);
1293void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1294#endif /* CONFIG_HT_IRQ */
1295
f39d5b72
BH
1296void pci_cfg_access_lock(struct pci_dev *dev);
1297bool pci_cfg_access_trylock(struct pci_dev *dev);
1298void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1299
4352dfd5
GKH
1300/*
1301 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1302 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1303 * configuration space.
1304 */
32a2eea7
JG
1305#ifdef CONFIG_PCI_DOMAINS
1306extern int pci_domains_supported;
41e5c0f8 1307int pci_get_new_domain_nr(void);
32a2eea7
JG
1308#else
1309enum { pci_domains_supported = 0 };
2ee546c4
BH
1310static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1311static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1312static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1313#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1314
670ba0c8
CM
1315/*
1316 * Generic implementation for PCI domain support. If your
1317 * architecture does not need custom management of PCI
1318 * domains then this implementation will be used
1319 */
1320#ifdef CONFIG_PCI_DOMAINS_GENERIC
1321static inline int pci_domain_nr(struct pci_bus *bus)
1322{
1323 return bus->domain_nr;
1324}
1325void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1326#else
1327static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1328 struct device *parent)
1329{
1330}
1331#endif
1332
95a8b6ef
MT
1333/* some architectures require additional setup to direct VGA traffic */
1334typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1335 unsigned int command_bits, u32 flags);
f39d5b72 1336void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1337
4352dfd5 1338#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1339
1340/*
1341 * If the system does not have PCI, clearly these return errors. Define
1342 * these as simple inline functions to avoid hair in drivers.
1343 */
1344
05cca6e5
GKH
1345#define _PCI_NOP(o, s, t) \
1346 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1347 int where, t val) \
1da177e4 1348 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1349
1350#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1351 _PCI_NOP(o, word, u16 x) \
1352 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1353_PCI_NOP_ALL(read, *)
1354_PCI_NOP_ALL(write,)
1355
d42552c3 1356static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1357 unsigned int device,
1358 struct pci_dev *from)
2ee546c4 1359{ return NULL; }
d42552c3 1360
05cca6e5
GKH
1361static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1362 unsigned int device,
1363 unsigned int ss_vendor,
1364 unsigned int ss_device,
b08508c4 1365 struct pci_dev *from)
2ee546c4 1366{ return NULL; }
1da177e4 1367
05cca6e5
GKH
1368static inline struct pci_dev *pci_get_class(unsigned int class,
1369 struct pci_dev *from)
2ee546c4 1370{ return NULL; }
1da177e4
LT
1371
1372#define pci_dev_present(ids) (0)
ed4aaadb 1373#define no_pci_devices() (1)
1da177e4
LT
1374#define pci_dev_put(dev) do { } while (0)
1375
2ee546c4
BH
1376static inline void pci_set_master(struct pci_dev *dev) { }
1377static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1378static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1379static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1380{ return -EIO; }
80be0385 1381static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1382{ return -EIO; }
4d57cdfa
FT
1383static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1384 unsigned int size)
2ee546c4 1385{ return -EIO; }
59fc67de
FT
1386static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1387 unsigned long mask)
2ee546c4 1388{ return -EIO; }
05cca6e5 1389static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1390{ return -EBUSY; }
05cca6e5
GKH
1391static inline int __pci_register_driver(struct pci_driver *drv,
1392 struct module *owner)
2ee546c4 1393{ return 0; }
05cca6e5 1394static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1395{ return 0; }
1396static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1397static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1398{ return 0; }
05cca6e5
GKH
1399static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1400 int cap)
2ee546c4 1401{ return 0; }
05cca6e5 1402static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1403{ return 0; }
05cca6e5 1404
1da177e4 1405/* Power management related routines */
2ee546c4
BH
1406static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1407static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1408static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1409{ return 0; }
3449248c 1410static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1411{ return 0; }
05cca6e5
GKH
1412static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1413 pm_message_t state)
2ee546c4 1414{ return PCI_D0; }
05cca6e5
GKH
1415static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1416 int enable)
2ee546c4 1417{ return 0; }
48a92a81 1418
05cca6e5 1419static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1420{ return -EIO; }
1421static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1422
2ee546c4 1423static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1424static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1425{ return 0; }
2ee546c4 1426static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1427
d80d0217
RD
1428static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1429{ return NULL; }
d80d0217
RD
1430static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1431 unsigned int devfn)
1432{ return NULL; }
d80d0217
RD
1433static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1434 unsigned int devfn)
1435{ return NULL; }
1436
2ee546c4
BH
1437static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1438static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1439static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1440
fb8a0d9d
WM
1441#define dev_is_pci(d) (false)
1442#define dev_is_pf(d) (false)
1443#define dev_num_vf(d) (0)
4352dfd5 1444#endif /* CONFIG_PCI */
1da177e4 1445
4352dfd5
GKH
1446/* Include architecture-dependent settings and functions */
1447
1448#include <asm/pci.h>
1da177e4
LT
1449
1450/* these helpers provide future and backwards compatibility
1451 * for accessing popular PCI BAR info */
05cca6e5
GKH
1452#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1453#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1454#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1455#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1456 ((pci_resource_start((dev), (bar)) == 0 && \
1457 pci_resource_end((dev), (bar)) == \
1458 pci_resource_start((dev), (bar))) ? 0 : \
1459 \
1460 (pci_resource_end((dev), (bar)) - \
1461 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1462
1463/* Similar to the helpers above, these manipulate per-pci_dev
1464 * driver-specific data. They are really just a wrapper around
1465 * the generic device structure functions of these calls.
1466 */
05cca6e5 1467static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1468{
1469 return dev_get_drvdata(&pdev->dev);
1470}
1471
05cca6e5 1472static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1473{
1474 dev_set_drvdata(&pdev->dev, data);
1475}
1476
1477/* If you want to know what to call your pci_dev, ask this function.
1478 * Again, it's a wrapper around the generic device.
1479 */
2fc90f61 1480static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1481{
c6c4f070 1482 return dev_name(&pdev->dev);
1da177e4
LT
1483}
1484
2311b1f2
ME
1485
1486/* Some archs don't want to expose struct resource to userland as-is
1487 * in sysfs and /proc
1488 */
1489#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1490static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1491 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1492 resource_size_t *end)
2311b1f2
ME
1493{
1494 *start = rsrc->start;
1495 *end = rsrc->end;
1496}
1497#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1498
1499
1da177e4
LT
1500/*
1501 * The world is not perfect and supplies us with broken PCI devices.
1502 * For at least a part of these bugs we need a work-around, so both
1503 * generic (drivers/pci/quirks.c) and per-architecture code can define
1504 * fixup hooks to be called for particular buggy devices.
1505 */
1506
1507struct pci_fixup {
f4ca5c6a
YL
1508 u16 vendor; /* You can use PCI_ANY_ID here of course */
1509 u16 device; /* You can use PCI_ANY_ID here of course */
1510 u32 class; /* You can use PCI_ANY_ID here too */
1511 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1512 void (*hook)(struct pci_dev *dev);
1513};
1514
1515enum pci_fixup_pass {
1516 pci_fixup_early, /* Before probing BARs */
1517 pci_fixup_header, /* After reading configuration header */
1518 pci_fixup_final, /* Final phase of device fixups */
1519 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1520 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1521 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1522 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1523 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1524};
1525
1526/* Anonymous variables would be nice... */
f4ca5c6a
YL
1527#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1528 class_shift, hook) \
ecf61c78 1529 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1530 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1531 = { vendor, device, class, class_shift, hook };
1532
1533#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1534 class_shift, hook) \
1535 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1536 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1537#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1538 class_shift, hook) \
1539 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1540 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1541#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1542 class_shift, hook) \
1543 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1544 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1545#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1546 class_shift, hook) \
1547 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1548 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1549#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1550 class_shift, hook) \
1551 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1552 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1553 class_shift, hook)
1554#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1555 class_shift, hook) \
1556 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1557 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1558 class, class_shift, hook)
1559#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1560 class_shift, hook) \
1561 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1562 suspend##hook, vendor, device, class, \
f4ca5c6a 1563 class_shift, hook)
7d2a01b8
AN
1564#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1565 class_shift, hook) \
1566 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1567 suspend_late##hook, vendor, device, \
1568 class, class_shift, hook)
f4ca5c6a 1569
1da177e4
LT
1570#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1571 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1572 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1573#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1574 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1575 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1576#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1577 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1578 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1579#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1580 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1581 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1582#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1583 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1584 resume##hook, vendor, device, \
f4ca5c6a 1585 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1586#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1587 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1588 resume_early##hook, vendor, device, \
f4ca5c6a 1589 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1590#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1591 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1592 suspend##hook, vendor, device, \
f4ca5c6a 1593 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1594#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1595 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1596 suspend_late##hook, vendor, device, \
1597 PCI_ANY_ID, 0, hook)
1da177e4 1598
93177a74 1599#ifdef CONFIG_PCI_QUIRKS
1da177e4 1600void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1601int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1602void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1603#else
1604static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1605 struct pci_dev *dev) { }
ad805758
AW
1606static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1607 u16 acs_flags)
1608{
1609 return -ENOTTY;
1610}
2c744244 1611static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1612#endif
1da177e4 1613
05cca6e5 1614void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1615void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1616void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1617int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1618int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1619 const char *name);
fb7ebfe4 1620void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1621
1da177e4 1622extern int pci_pci_problems;
236561e5 1623#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1624#define PCIPCI_TRITON 2
1625#define PCIPCI_NATOMA 4
1626#define PCIPCI_VIAETBF 8
1627#define PCIPCI_VSFX 16
236561e5
AC
1628#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1629#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1630
4516a618
AN
1631extern unsigned long pci_cardbus_io_size;
1632extern unsigned long pci_cardbus_mem_size;
15856ad5 1633extern u8 pci_dfl_cache_line_size;
ac1aa47b 1634extern u8 pci_cache_line_size;
4516a618 1635
28760489
EB
1636extern unsigned long pci_hotplug_io_size;
1637extern unsigned long pci_hotplug_mem_size;
1638
f7625980 1639/* Architecture-specific versions may override these (weak) */
19792a08 1640void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1641void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1642int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1643 enum pcie_reset_state state);
eca0d467 1644int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1645void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1646void pcibios_penalize_isa_irq(int irq, int active);
575e3348 1647
699c1985
SO
1648#ifdef CONFIG_HIBERNATE_CALLBACKS
1649extern struct dev_pm_ops pcibios_pm_ops;
1650#endif
1651
7752d5cf 1652#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1653void __init pci_mmcfg_early_init(void);
1654void __init pci_mmcfg_late_init(void);
7752d5cf 1655#else
bb63b421 1656static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1657static inline void pci_mmcfg_late_init(void) { }
1658#endif
1659
642c92da 1660int pci_ext_cfg_avail(void);
0ef5f8f6 1661
1684f5dd 1662void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1663
dd7cc44d 1664#ifdef CONFIG_PCI_IOV
b07579c0
WY
1665int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1666int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1667
f39d5b72
BH
1668int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1669void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1670int pci_num_vf(struct pci_dev *dev);
5a8eb242 1671int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1672int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1673int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1674resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1675#else
b07579c0
WY
1676static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1677{
1678 return -ENOSYS;
1679}
1680static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1681{
1682 return -ENOSYS;
1683}
dd7cc44d 1684static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1685{ return -ENODEV; }
1686static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1687static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1688static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1689{ return 0; }
bff73156 1690static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1691{ return 0; }
bff73156 1692static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1693{ return 0; }
0e6c9122
WY
1694static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1695{ return 0; }
dd7cc44d
YZ
1696#endif
1697
c825bc94 1698#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1699void pci_hp_create_module_link(struct pci_slot *pci_slot);
1700void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1701#endif
1702
d7b7e605
KK
1703/**
1704 * pci_pcie_cap - get the saved PCIe capability offset
1705 * @dev: PCI device
1706 *
1707 * PCIe capability offset is calculated at PCI device initialization
1708 * time and saved in the data structure. This function returns saved
1709 * PCIe capability offset. Using this instead of pci_find_capability()
1710 * reduces unnecessary search in the PCI configuration space. If you
1711 * need to calculate PCIe capability offset from raw device for some
1712 * reasons, please use pci_find_capability() instead.
1713 */
1714static inline int pci_pcie_cap(struct pci_dev *dev)
1715{
1716 return dev->pcie_cap;
1717}
1718
7eb776c4
KK
1719/**
1720 * pci_is_pcie - check if the PCI device is PCI Express capable
1721 * @dev: PCI device
1722 *
a895c28a 1723 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1724 */
1725static inline bool pci_is_pcie(struct pci_dev *dev)
1726{
a895c28a 1727 return pci_pcie_cap(dev);
7eb776c4
KK
1728}
1729
7c9c003c
MS
1730/**
1731 * pcie_caps_reg - get the PCIe Capabilities Register
1732 * @dev: PCI device
1733 */
1734static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1735{
1736 return dev->pcie_flags_reg;
1737}
1738
786e2288
YW
1739/**
1740 * pci_pcie_type - get the PCIe device/port type
1741 * @dev: PCI device
1742 */
1743static inline int pci_pcie_type(const struct pci_dev *dev)
1744{
1c531d82 1745 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1746}
1747
5d990b62 1748void pci_request_acs(void);
ad805758
AW
1749bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1750bool pci_acs_path_enabled(struct pci_dev *start,
1751 struct pci_dev *end, u16 acs_flags);
a2ce7662 1752
7ad506fa 1753#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1754#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1755
1756/* Large Resource Data Type Tag Item Names */
1757#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1758#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1759#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1760
1761#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1762#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1763#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1764
1765/* Small Resource Data Type Tag Item Names */
1766#define PCI_VPD_STIN_END 0x78 /* End */
1767
1768#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1769
1770#define PCI_VPD_SRDT_TIN_MASK 0x78
1771#define PCI_VPD_SRDT_LEN_MASK 0x07
1772
1773#define PCI_VPD_LRDT_TAG_SIZE 3
1774#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1775
e1d5bdab
MC
1776#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1777
4067a854
MC
1778#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1779#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1780#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1781#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1782
a2ce7662
MC
1783/**
1784 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1785 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1786 *
1787 * Returns the extracted Large Resource Data Type length.
1788 */
1789static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1790{
1791 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1792}
1793
7ad506fa
MC
1794/**
1795 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1796 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1797 *
1798 * Returns the extracted Small Resource Data Type length.
1799 */
1800static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1801{
1802 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1803}
1804
e1d5bdab
MC
1805/**
1806 * pci_vpd_info_field_size - Extracts the information field length
1807 * @lrdt: Pointer to the beginning of an information field header
1808 *
1809 * Returns the extracted information field length.
1810 */
1811static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1812{
1813 return info_field[2];
1814}
1815
b55ac1b2
MC
1816/**
1817 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1818 * @buf: Pointer to buffered vpd data
1819 * @off: The offset into the buffer at which to begin the search
1820 * @len: The length of the vpd buffer
1821 * @rdt: The Resource Data Type to search for
1822 *
1823 * Returns the index where the Resource Data Type was found or
1824 * -ENOENT otherwise.
1825 */
1826int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1827
4067a854
MC
1828/**
1829 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1830 * @buf: Pointer to buffered vpd data
1831 * @off: The offset into the buffer at which to begin the search
1832 * @len: The length of the buffer area, relative to off, in which to search
1833 * @kw: The keyword to search for
1834 *
1835 * Returns the index where the information field keyword was found or
1836 * -ENOENT otherwise.
1837 */
1838int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1839 unsigned int len, const char *kw);
1840
98d9f30c
BH
1841/* PCI <-> OF binding helpers */
1842#ifdef CONFIG_OF
1843struct device_node;
f39d5b72
BH
1844void pci_set_of_node(struct pci_dev *dev);
1845void pci_release_of_node(struct pci_dev *dev);
1846void pci_set_bus_of_node(struct pci_bus *bus);
1847void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1848
1849/* Arch may override this (weak) */
723ec4d0 1850struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1851
3df425f3
JC
1852static inline struct device_node *
1853pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1854{
1855 return pdev ? pdev->dev.of_node : NULL;
1856}
1857
ef3b4f8c
BH
1858static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1859{
1860 return bus ? bus->dev.of_node : NULL;
1861}
1862
98d9f30c
BH
1863#else /* CONFIG_OF */
1864static inline void pci_set_of_node(struct pci_dev *dev) { }
1865static inline void pci_release_of_node(struct pci_dev *dev) { }
1866static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1867static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
1868static inline struct device_node *
1869pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
98d9f30c
BH
1870#endif /* CONFIG_OF */
1871
eb740b5f
GS
1872#ifdef CONFIG_EEH
1873static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1874{
1875 return pdev->dev.archdata.edev;
1876}
1877#endif
1878
c25dc828
AW
1879int pci_for_each_dma_alias(struct pci_dev *pdev,
1880 int (*fn)(struct pci_dev *pdev,
1881 u16 alias, void *data), void *data);
1882
ce052984
EZ
1883/* helper functions for operation of device flag */
1884static inline void pci_set_dev_assigned(struct pci_dev *pdev)
1885{
1886 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
1887}
1888static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
1889{
1890 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
1891}
1892static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
1893{
1894 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
1895}
19bdb6e4
AW
1896
1897/**
1898 * pci_ari_enabled - query ARI forwarding status
1899 * @bus: the PCI bus
1900 *
1901 * Returns true if ARI forwarding is enabled.
1902 */
1903static inline bool pci_ari_enabled(struct pci_bus *bus)
1904{
1905 return bus->self && bus->self->ari_enabled;
1906}
1da177e4 1907#endif /* LINUX_PCI_H */