]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/pci.h
PCI: add struct pci_host_bridge and a list of all bridges found
[mirror_ubuntu-bionic-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
60063497 52#include <linux/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
cda57bf9 114 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
6777829c
GR
177 /* Provide indication device is assigned by a Virtual Machine Manager */
178 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) 4,
ba698ad4
DM
179};
180
e1d3a908
SA
181enum pci_irq_reroute_variant {
182 INTEL_IRQ_REROUTE_VARIANT = 1,
183 MAX_IRQ_REROUTE_VARIANTS = 3
184};
185
6e325a62
MT
186typedef unsigned short __bitwise pci_bus_flags_t;
187enum pci_bus_flags {
d556ad4b
PO
188 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
189 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
190};
191
536c8cb4
MW
192/* Based on the PCI Hotplug Spec, but some values are made up by us */
193enum pci_bus_speed {
194 PCI_SPEED_33MHz = 0x00,
195 PCI_SPEED_66MHz = 0x01,
196 PCI_SPEED_66MHz_PCIX = 0x02,
197 PCI_SPEED_100MHz_PCIX = 0x03,
198 PCI_SPEED_133MHz_PCIX = 0x04,
199 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
200 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
201 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
202 PCI_SPEED_66MHz_PCIX_266 = 0x09,
203 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
204 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
205 AGP_UNKNOWN = 0x0c,
206 AGP_1X = 0x0d,
207 AGP_2X = 0x0e,
208 AGP_4X = 0x0f,
209 AGP_8X = 0x10,
536c8cb4
MW
210 PCI_SPEED_66MHz_PCIX_533 = 0x11,
211 PCI_SPEED_100MHz_PCIX_533 = 0x12,
212 PCI_SPEED_133MHz_PCIX_533 = 0x13,
213 PCIE_SPEED_2_5GT = 0x14,
214 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 215 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
216 PCI_SPEED_UNKNOWN = 0xff,
217};
218
24a4742f 219struct pci_cap_saved_data {
41017f0c 220 char cap_nr;
24a4742f 221 unsigned int size;
41017f0c
SL
222 u32 data[0];
223};
224
24a4742f
AW
225struct pci_cap_saved_state {
226 struct hlist_node next;
227 struct pci_cap_saved_data cap;
228};
229
7d715a6c 230struct pcie_link_state;
ee69439c 231struct pci_vpd;
d1b054da 232struct pci_sriov;
302b4215 233struct pci_ats;
ee69439c 234
1da177e4
LT
235/*
236 * The pci_dev structure is used to describe PCI devices.
237 */
238struct pci_dev {
1da177e4
LT
239 struct list_head bus_list; /* node in per-bus list */
240 struct pci_bus *bus; /* bus this device is on */
241 struct pci_bus *subordinate; /* bus this device bridges to */
242
243 void *sysdata; /* hook for sys-specific extension */
244 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 245 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
246
247 unsigned int devfn; /* encoded device & function index */
248 unsigned short vendor;
249 unsigned short device;
250 unsigned short subsystem_vendor;
251 unsigned short subsystem_device;
252 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 253 u8 revision; /* PCI revision, low byte of class word */
1da177e4 254 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 255 u8 pcie_cap; /* PCI-E capability offset */
b03e7495
JM
256 u8 pcie_type:4; /* PCI-E device/port type */
257 u8 pcie_mpss:3; /* PCI-E Max Payload Size Supported */
1da177e4 258 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 259 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
260
261 struct pci_driver *driver; /* which driver has allocated this device */
262 u64 dma_mask; /* Mask of the bits of bus address this
263 device implements. Normally this is
264 0xffffffff. You only need to change
265 this if your device has broken DMA
266 or supports 64-bit transfers. */
267
4d57cdfa
FT
268 struct device_dma_parameters dma_parms;
269
1da177e4
LT
270 pci_power_t current_state; /* Current operating state. In ACPI-speak,
271 this is D0-D3, D0 being fully functional,
272 and D3 being off. */
337001b6
RW
273 int pm_cap; /* PM capability offset in the
274 configuration space */
275 unsigned int pme_support:5; /* Bitmask of states from which PME#
276 can be generated */
c7f48656 277 unsigned int pme_interrupt:1;
379021d5 278 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
279 unsigned int d1_support:1; /* Low power state D1 is supported */
280 unsigned int d2_support:1; /* Low power state D2 is supported */
281 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
253d2e54
JP
282 unsigned int mmio_always_on:1; /* disallow turning off io/mem
283 decoding during bar sizing */
e80bb09d 284 unsigned int wakeup_prepared:1;
1ae861e6 285 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 286
7d715a6c
SL
287#ifdef CONFIG_PCIEASPM
288 struct pcie_link_state *link_state; /* ASPM link state. */
289#endif
290
392a1ce7 291 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
292 struct device dev; /* Generic device interface */
293
1da177e4
LT
294 int cfg_size; /* Size of configuration space */
295
296 /*
297 * Instead of touching interrupt line and base address registers
298 * directly, use the values stored here. They might be different!
299 */
300 unsigned int irq;
301 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
302
303 /* These fields are used by common fixups */
304 unsigned int transparent:1; /* Transparent PCI bridge */
305 unsigned int multifunction:1;/* Part of multi-function device */
306 /* keep track of device state */
8a1bc901 307 unsigned int is_added:1;
1da177e4 308 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 309 unsigned int no_msi:1; /* device may not use msi */
fb51ccbf 310 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 311 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 312 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
313 unsigned int msi_enabled:1;
314 unsigned int msix_enabled:1;
58c3a727 315 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 316 unsigned int is_managed:1;
6d3be84a
KK
317 unsigned int is_pcie:1; /* Obsolete. Will be removed.
318 Use pci_is_pcie() instead */
260d703a 319 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 320 unsigned int state_saved:1;
d1b054da 321 unsigned int is_physfn:1;
dd7cc44d 322 unsigned int is_virtfn:1;
711d5779 323 unsigned int reset_fn:1;
28760489 324 unsigned int is_hotplug_bridge:1;
affb72c3
HY
325 unsigned int __aer_firmware_first_valid:1;
326 unsigned int __aer_firmware_first:1;
ba698ad4 327 pci_dev_flags_t dev_flags;
bae94d02 328 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 329
1da177e4 330 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 331 struct hlist_head saved_cap_space;
1da177e4
LT
332 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
333 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
334 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 335 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 336#ifdef CONFIG_PCI_MSI
4aa9bc95 337 struct list_head msi_list;
da8d1c8b 338 struct kset *msi_kset;
ded86d8d 339#endif
94e61088 340 struct pci_vpd *vpd;
466b3ddf 341#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
342 union {
343 struct pci_sriov *sriov; /* SR-IOV capability related */
344 struct pci_dev *physfn; /* the PF this VF is associated with */
345 };
302b4215 346 struct pci_ats *ats; /* Address Translation Service */
d1b054da 347#endif
1da177e4
LT
348};
349
dda56549
Y
350static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
351{
352#ifdef CONFIG_PCI_IOV
353 if (dev->is_virtfn)
354 dev = dev->physfn;
355#endif
356
357 return dev;
358}
359
65891215
ME
360extern struct pci_dev *alloc_pci_dev(void);
361
1da177e4
LT
362#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
363#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
364#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
365
a7369f1f
LV
366static inline int pci_channel_offline(struct pci_dev *pdev)
367{
368 return (pdev->error_state != pci_channel_io_normal);
369}
370
5a21d70d
BH
371struct pci_host_bridge {
372 struct list_head list;
373 struct pci_bus *bus; /* root bus */
374};
375
2fe2abf8
BH
376/*
377 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
378 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
379 * buses below host bridges or subtractive decode bridges) go in the list.
380 * Use pci_bus_for_each_resource() to iterate through all the resources.
381 */
382
383/*
384 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
385 * and there's no way to program the bridge with the details of the window.
386 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
387 * decode bit set, because they are explicit and can be programmed with _SRS.
388 */
389#define PCI_SUBTRACTIVE_DECODE 0x1
390
391struct pci_bus_resource {
392 struct list_head list;
393 struct resource *res;
394 unsigned int flags;
395};
4352dfd5
GKH
396
397#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
398
399struct pci_bus {
400 struct list_head node; /* node in list of buses */
401 struct pci_bus *parent; /* parent bus this bridge is on */
402 struct list_head children; /* list of child buses */
403 struct list_head devices; /* list of devices on this bus */
404 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 405 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
406 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
407 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
408
409 struct pci_ops *ops; /* configuration access functions */
410 void *sysdata; /* hook for sys-specific extension */
411 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
412
413 unsigned char number; /* bus number */
414 unsigned char primary; /* number of primary bridge */
415 unsigned char secondary; /* number of secondary bridge */
416 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
417 unsigned char max_bus_speed; /* enum pci_bus_speed */
418 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
419
420 char name[48];
421
422 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 423 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 424 struct device *bridge;
fd7d1ced 425 struct device dev;
1da177e4
LT
426 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
427 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 428 unsigned int is_added:1;
1da177e4
LT
429};
430
431#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 432#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 433
79af72d7
KK
434/*
435 * Returns true if the pci bus is root (behind host-pci bridge),
436 * false otherwise
437 */
438static inline bool pci_is_root_bus(struct pci_bus *pbus)
439{
440 return !(pbus->parent);
441}
442
16cf0ebc
RW
443#ifdef CONFIG_PCI_MSI
444static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
445{
446 return pci_dev->msi_enabled || pci_dev->msix_enabled;
447}
448#else
449static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
450#endif
451
1da177e4
LT
452/*
453 * Error values that may be returned by PCI functions.
454 */
455#define PCIBIOS_SUCCESSFUL 0x00
456#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
457#define PCIBIOS_BAD_VENDOR_ID 0x83
458#define PCIBIOS_DEVICE_NOT_FOUND 0x86
459#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
460#define PCIBIOS_SET_FAILED 0x88
461#define PCIBIOS_BUFFER_TOO_SMALL 0x89
462
463/* Low-level architecture-dependent routines */
464
465struct pci_ops {
466 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
467 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
468};
469
b6ce068a
MW
470/*
471 * ACPI needs to be able to access PCI config space before we've done a
472 * PCI bus scan and created pci_bus structures.
473 */
474extern int raw_pci_read(unsigned int domain, unsigned int bus,
475 unsigned int devfn, int reg, int len, u32 *val);
476extern int raw_pci_write(unsigned int domain, unsigned int bus,
477 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
478
479struct pci_bus_region {
c40a22e0
BH
480 resource_size_t start;
481 resource_size_t end;
1da177e4
LT
482};
483
484struct pci_dynids {
485 spinlock_t lock; /* protects list, index */
486 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
487};
488
392a1ce7
LV
489/* ---------------------------------------------------------------- */
490/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 491 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
492 * will be notified of PCI bus errors, and will be driven to recovery
493 * when an error occurs.
494 */
495
496typedef unsigned int __bitwise pci_ers_result_t;
497
498enum pci_ers_result {
499 /* no result/none/not supported in device driver */
500 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
501
502 /* Device driver can recover without slot reset */
503 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
504
505 /* Device driver wants slot to be reset. */
506 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
507
508 /* Device has completely failed, is unrecoverable */
509 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
510
511 /* Device driver is fully recovered and operational */
512 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
513};
514
515/* PCI bus error event callbacks */
05cca6e5 516struct pci_error_handlers {
392a1ce7
LV
517 /* PCI bus error detected on this device */
518 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 519 enum pci_channel_state error);
392a1ce7
LV
520
521 /* MMIO has been re-enabled, but not DMA */
522 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
523
524 /* PCI Express link has been reset */
525 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
526
527 /* PCI slot has been reset */
528 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
529
530 /* Device driver may resume normal operations */
531 void (*resume)(struct pci_dev *dev);
532};
533
534/* ---------------------------------------------------------------- */
535
1da177e4
LT
536struct module;
537struct pci_driver {
538 struct list_head node;
42b21932 539 const char *name;
1da177e4
LT
540 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
541 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
542 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
543 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
544 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
545 int (*resume_early) (struct pci_dev *dev);
1da177e4 546 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 547 void (*shutdown) (struct pci_dev *dev);
392a1ce7 548 struct pci_error_handlers *err_handler;
1da177e4
LT
549 struct device_driver driver;
550 struct pci_dynids dynids;
551};
552
05cca6e5 553#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 554
90a1ba0c 555/**
9f9351bb 556 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
557 * @_table: device table name
558 *
559 * This macro is used to create a struct pci_device_id array (a device table)
560 * in a generic manner.
561 */
9f9351bb 562#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
563 const struct pci_device_id _table[] __devinitconst
564
1da177e4
LT
565/**
566 * PCI_DEVICE - macro used to describe a specific pci device
567 * @vend: the 16 bit PCI Vendor ID
568 * @dev: the 16 bit PCI Device ID
569 *
570 * This macro is used to create a struct pci_device_id that matches a
571 * specific device. The subvendor and subdevice fields will be set to
572 * PCI_ANY_ID.
573 */
574#define PCI_DEVICE(vend,dev) \
575 .vendor = (vend), .device = (dev), \
576 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
577
578/**
579 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
580 * @dev_class: the class, subclass, prog-if triple for this device
581 * @dev_class_mask: the class mask for this device
582 *
583 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 584 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
585 * fields will be set to PCI_ANY_ID.
586 */
587#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
588 .class = (dev_class), .class_mask = (dev_class_mask), \
589 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
590 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
591
1597cacb
AC
592/**
593 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
594 * @vendor: the vendor name
595 * @device: the 16 bit PCI Device ID
1597cacb
AC
596 *
597 * This macro is used to create a struct pci_device_id that matches a
598 * specific PCI device. The subvendor, and subdevice fields will be set
599 * to PCI_ANY_ID. The macro allows the next field to follow as the device
600 * private data.
601 */
602
603#define PCI_VDEVICE(vendor, device) \
604 PCI_VENDOR_ID_##vendor, (device), \
605 PCI_ANY_ID, PCI_ANY_ID, 0, 0
606
1da177e4
LT
607/* these external functions are only available when PCI support is enabled */
608#ifdef CONFIG_PCI
609
b03e7495
JM
610extern void pcie_bus_configure_settings(struct pci_bus *bus, u8 smpss);
611
612enum pcie_bus_config_types {
5f39e670 613 PCIE_BUS_TUNE_OFF,
b03e7495 614 PCIE_BUS_SAFE,
5f39e670 615 PCIE_BUS_PERFORMANCE,
b03e7495
JM
616 PCIE_BUS_PEER2PEER,
617};
618
619extern enum pcie_bus_config_types pcie_bus_config;
620
1da177e4
LT
621extern struct bus_type pci_bus_type;
622
623/* Do NOT directly access these two variables, unless you are arch specific pci
624 * code, or pci core code. */
625extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
626/* Some device drivers need know if pci is initiated */
627extern int no_pci_devices(void);
1da177e4
LT
628
629void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 630int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 631char *pcibios_setup(char *str);
1da177e4
LT
632
633/* Used only when drivers/pci/setup.c is used */
3b7a17fc 634resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 635 resource_size_t,
e31dd6e4 636 resource_size_t);
1da177e4
LT
637void pcibios_update_irq(struct pci_dev *, int irq);
638
2d1c8618
BH
639/* Weak but can be overriden by arch */
640void pci_fixup_cardbus(struct pci_bus *);
641
1da177e4
LT
642/* Generic PCI functions used internally */
643
d1fd4fb6 644void pcibios_scan_specific_bus(int busn);
1da177e4 645extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 646void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
647struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
648 struct pci_ops *ops, void *sysdata);
de4b2f76 649struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
650struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
651 struct pci_ops *ops, void *sysdata,
652 struct list_head *resources);
a2ebb827
BH
653struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
654 struct pci_ops *ops, void *sysdata,
655 struct list_head *resources);
05cca6e5
GKH
656struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
657 int busnr);
3749c51a 658void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 659struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
660 const char *name,
661 struct hotplug_slot *hotplug);
f46753c5 662void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 663void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 664int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 665struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 666void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 667unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 668int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 669void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
670struct resource *pci_find_parent_resource(const struct pci_dev *dev,
671 struct resource *res);
57c2cf71 672u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 673int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 674u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
675extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
676extern void pci_dev_put(struct pci_dev *dev);
677extern void pci_remove_bus(struct pci_bus *b);
678extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 679extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 680void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 681extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
682#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
683#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
684#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
685
686/* Generic PCI functions exported to card drivers */
687
388c8c16
JB
688enum pci_lost_interrupt_reason {
689 PCI_LOST_IRQ_NO_INFORMATION = 0,
690 PCI_LOST_IRQ_DISABLE_MSI,
691 PCI_LOST_IRQ_DISABLE_MSIX,
692 PCI_LOST_IRQ_DISABLE_ACPI,
693};
694enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
695int pci_find_capability(struct pci_dev *dev, int cap);
696int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
697int pci_find_ext_capability(struct pci_dev *dev, int cap);
cf4c43dd
JB
698int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
699 int cap);
05cca6e5
GKH
700int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
701int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 702struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 703
d42552c3
AM
704struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
705 struct pci_dev *from);
05cca6e5 706struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 707 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 708 struct pci_dev *from);
05cca6e5 709struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
710struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
711 unsigned int devfn);
712static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
713 unsigned int devfn)
714{
715 return pci_get_domain_bus_and_slot(0, bus, devfn);
716}
05cca6e5 717struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
718int pci_dev_present(const struct pci_device_id *ids);
719
05cca6e5
GKH
720int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
721 int where, u8 *val);
722int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
723 int where, u16 *val);
724int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
725 int where, u32 *val);
726int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
727 int where, u8 val);
728int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
729 int where, u16 val);
730int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
731 int where, u32 val);
a72b46c3 732struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
733
734static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
735{
05cca6e5 736 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
737}
738static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
739{
05cca6e5 740 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 741}
05cca6e5
GKH
742static inline int pci_read_config_dword(struct pci_dev *dev, int where,
743 u32 *val)
1da177e4 744{
05cca6e5 745 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
746}
747static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
748{
05cca6e5 749 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
750}
751static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
752{
05cca6e5 753 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 754}
05cca6e5
GKH
755static inline int pci_write_config_dword(struct pci_dev *dev, int where,
756 u32 val)
1da177e4 757{
05cca6e5 758 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
759}
760
4a7fb636 761int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
762int __must_check pci_enable_device_io(struct pci_dev *dev);
763int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 764int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
765int __must_check pcim_enable_device(struct pci_dev *pdev);
766void pcim_pin_device(struct pci_dev *pdev);
767
296ccb08
YS
768static inline int pci_is_enabled(struct pci_dev *pdev)
769{
770 return (atomic_read(&pdev->enable_cnt) > 0);
771}
772
9ac7849e
TH
773static inline int pci_is_managed(struct pci_dev *pdev)
774{
775 return pdev->is_managed;
776}
777
1da177e4 778void pci_disable_device(struct pci_dev *dev);
96c55900
MS
779
780extern unsigned int pcibios_max_latency;
1da177e4 781void pci_set_master(struct pci_dev *dev);
6a479079 782void pci_clear_master(struct pci_dev *dev);
96c55900 783
f7bdd12d 784int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 785int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 786#define HAVE_PCI_SET_MWI
4a7fb636 787int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 788int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 789void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 790void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
791bool pci_intx_mask_supported(struct pci_dev *dev);
792bool pci_check_and_mask_intx(struct pci_dev *dev);
793bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 794void pci_msi_off(struct pci_dev *dev);
4d57cdfa 795int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 796int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
797int pcix_get_max_mmrbc(struct pci_dev *dev);
798int pcix_get_mmrbc(struct pci_dev *dev);
799int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 800int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 801int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
802int pcie_get_mps(struct pci_dev *dev);
803int pcie_set_mps(struct pci_dev *dev, int mps);
8c1c699f 804int __pci_reset_function(struct pci_dev *dev);
6fbf9e7a 805int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 806int pci_reset_function(struct pci_dev *dev);
14add80b 807void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 808int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 809int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 810int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
811
812/* ROM control related routines */
e416de5e
AC
813int pci_enable_rom(struct pci_dev *pdev);
814void pci_disable_rom(struct pci_dev *pdev);
144a50ea 815void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 816void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 817size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
818
819/* Power management related routines */
820int pci_save_state(struct pci_dev *dev);
1d3c16a8 821void pci_restore_state(struct pci_dev *dev);
ffbdd3f7
AW
822struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
823int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state);
824int pci_load_and_free_saved_state(struct pci_dev *dev,
825 struct pci_saved_state **state);
0e5dd46b 826int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
827int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
828pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 829bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 830void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
831int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
832 bool runtime, bool enable);
0235c4fc 833int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 834pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
835int pci_prepare_to_sleep(struct pci_dev *dev);
836int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 837bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 838bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 839void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 840
6cbf8214
RW
841static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
842 bool enable)
843{
844 return __pci_enable_wake(dev, state, false, enable);
845}
1da177e4 846
b48d4425
JB
847#define PCI_EXP_IDO_REQUEST (1<<0)
848#define PCI_EXP_IDO_COMPLETION (1<<1)
849void pci_enable_ido(struct pci_dev *dev, unsigned long type);
850void pci_disable_ido(struct pci_dev *dev, unsigned long type);
851
48a92a81 852enum pci_obff_signal_type {
688398bb
MS
853 PCI_EXP_OBFF_SIGNAL_L0 = 0,
854 PCI_EXP_OBFF_SIGNAL_ALWAYS = 1,
48a92a81
JB
855};
856int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type);
857void pci_disable_obff(struct pci_dev *dev);
858
51c2e0a7
JB
859bool pci_ltr_supported(struct pci_dev *dev);
860int pci_enable_ltr(struct pci_dev *dev);
861void pci_disable_ltr(struct pci_dev *dev);
862int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns);
863
bb209c82
BH
864/* For use by arch with custom probe code */
865void set_pcie_port_type(struct pci_dev *pdev);
866void set_pcie_hotplug_bridge(struct pci_dev *pdev);
867
ce5ccdef 868/* Functions for PCI Hotplug drivers to use */
05cca6e5 869int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96 870#ifdef CONFIG_HOTPLUG
2f320521 871unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96
AC
872unsigned int pci_rescan_bus(struct pci_bus *bus);
873#endif
ce5ccdef 874
287d19ce
SH
875/* Vital product data routines */
876ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
877ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 878int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 879
1da177e4 880/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 881resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 882void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
883void pci_bus_size_bridges(struct pci_bus *bus);
884int pci_claim_resource(struct pci_dev *, int);
885void pci_assign_unassigned_resources(void);
6841ec68 886void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4 887void pdev_enable_device(struct pci_dev *);
842de40d 888int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 889void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 890 int (*)(const struct pci_dev *, u8, u8));
1da177e4 891#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 892int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 893int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 894void pci_release_regions(struct pci_dev *);
4a7fb636 895int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 896int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 897void pci_release_region(struct pci_dev *, int);
c87deff7 898int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 899int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 900void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
901
902/* drivers/pci/bus.c */
45ca9e97
BH
903void pci_add_resource(struct list_head *resources, struct resource *res);
904void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
905void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
906struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
907void pci_bus_remove_resources(struct pci_bus *bus);
908
89a74ecc 909#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
910 for (i = 0; \
911 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
912 i++)
89a74ecc 913
4a7fb636
AM
914int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
915 struct resource *res, resource_size_t size,
916 resource_size_t align, resource_size_t min,
917 unsigned int type_mask,
3b7a17fc
DB
918 resource_size_t (*alignf)(void *,
919 const struct resource *,
b26b2d49
DB
920 resource_size_t,
921 resource_size_t),
4a7fb636 922 void *alignf_data);
1da177e4
LT
923void pci_enable_bridges(struct pci_bus *bus);
924
863b18f4 925/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
926int __must_check __pci_register_driver(struct pci_driver *, struct module *,
927 const char *mod_name);
bba81165
AM
928
929/*
930 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
931 */
932#define pci_register_driver(driver) \
933 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 934
05cca6e5
GKH
935void pci_unregister_driver(struct pci_driver *dev);
936void pci_remove_behind_bridge(struct pci_dev *dev);
937struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
938int pci_add_dynid(struct pci_driver *drv,
939 unsigned int vendor, unsigned int device,
940 unsigned int subvendor, unsigned int subdevice,
941 unsigned int class, unsigned int class_mask,
942 unsigned long driver_data);
05cca6e5
GKH
943const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
944 struct pci_dev *dev);
945int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
946 int pass);
1da177e4 947
70298c6e 948void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 949 void *userdata);
70b9f7dc 950int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 951int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 952unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 953void pci_setup_bridge(struct pci_bus *bus);
cecf4864 954
3448a19d
DA
955#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
956#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
957
deb2d2ec 958int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 959 unsigned int command_bits, u32 flags);
1da177e4
LT
960/* kmem_cache style wrapper around pci_alloc_consistent() */
961
f41b1771 962#include <linux/pci-dma.h>
1da177e4
LT
963#include <linux/dmapool.h>
964
965#define pci_pool dma_pool
966#define pci_pool_create(name, pdev, size, align, allocation) \
967 dma_pool_create(name, &pdev->dev, size, align, allocation)
968#define pci_pool_destroy(pool) dma_pool_destroy(pool)
969#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
970#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
971
e24c2d96
DM
972enum pci_dma_burst_strategy {
973 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
974 strategy_parameter is N/A */
975 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
976 byte boundaries */
977 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
978 strategy_parameter byte boundaries */
979};
980
1da177e4 981struct msix_entry {
16dbef4a 982 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
983 u16 entry; /* driver uses to specify entry, OS writes */
984};
985
0366f8f7 986
1da177e4 987#ifndef CONFIG_PCI_MSI
1c8d7b0a 988static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
989{
990 return -1;
991}
992
d52877c7
YL
993static inline void pci_msi_shutdown(struct pci_dev *dev)
994{ }
05cca6e5
GKH
995static inline void pci_disable_msi(struct pci_dev *dev)
996{ }
997
a52e2e35
RW
998static inline int pci_msix_table_size(struct pci_dev *dev)
999{
1000 return 0;
1001}
05cca6e5
GKH
1002static inline int pci_enable_msix(struct pci_dev *dev,
1003 struct msix_entry *entries, int nvec)
1004{
1005 return -1;
1006}
1007
d52877c7
YL
1008static inline void pci_msix_shutdown(struct pci_dev *dev)
1009{ }
05cca6e5
GKH
1010static inline void pci_disable_msix(struct pci_dev *dev)
1011{ }
1012
1013static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
1014{ }
1015
1016static inline void pci_restore_msi_state(struct pci_dev *dev)
1017{ }
07ae95f9
AP
1018static inline int pci_msi_enabled(void)
1019{
1020 return 0;
1021}
1da177e4 1022#else
1c8d7b0a 1023extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 1024extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 1025extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 1026extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 1027extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 1028 struct msix_entry *entries, int nvec);
d52877c7 1029extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
1030extern void pci_disable_msix(struct pci_dev *dev);
1031extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 1032extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 1033extern int pci_msi_enabled(void);
1da177e4
LT
1034#endif
1035
ab0724ff 1036#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1037extern bool pcie_ports_disabled;
1038extern bool pcie_ports_auto;
ab0724ff
MT
1039#else
1040#define pcie_ports_disabled true
1041#define pcie_ports_auto false
1042#endif
415e12b2 1043
3e1b1600 1044#ifndef CONFIG_PCIEASPM
8b8bae90
RW
1045static inline int pcie_aspm_enabled(void) { return 0; }
1046static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1047#else
1048extern int pcie_aspm_enabled(void);
8b8bae90 1049extern bool pcie_aspm_support_enabled(void);
3e1b1600
AP
1050#endif
1051
415e12b2
RW
1052#ifdef CONFIG_PCIEAER
1053void pci_no_aer(void);
1054bool pci_aer_available(void);
1055#else
1056static inline void pci_no_aer(void) { }
1057static inline bool pci_aer_available(void) { return false; }
1058#endif
1059
43c16408
AP
1060#ifndef CONFIG_PCIE_ECRC
1061static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1062{
1063 return;
1064}
1065static inline void pcie_ecrc_get_policy(char *str) {};
1066#else
1067extern void pcie_set_ecrc_checking(struct pci_dev *dev);
1068extern void pcie_ecrc_get_policy(char *str);
1069#endif
1070
1c8d7b0a
MW
1071#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1072
8b955b0d 1073#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1074/* The functions a driver should call */
1075int ht_create_irq(struct pci_dev *dev, int idx);
1076void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1077#endif /* CONFIG_HT_IRQ */
1078
fb51ccbf
JK
1079extern void pci_cfg_access_lock(struct pci_dev *dev);
1080extern bool pci_cfg_access_trylock(struct pci_dev *dev);
1081extern void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1082
4352dfd5
GKH
1083/*
1084 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1085 * a PCI domain is defined to be a set of PCI busses which share
1086 * configuration space.
1087 */
32a2eea7
JG
1088#ifdef CONFIG_PCI_DOMAINS
1089extern int pci_domains_supported;
1090#else
1091enum { pci_domains_supported = 0 };
05cca6e5
GKH
1092static inline int pci_domain_nr(struct pci_bus *bus)
1093{
1094 return 0;
1095}
1096
4352dfd5
GKH
1097static inline int pci_proc_domain(struct pci_bus *bus)
1098{
1099 return 0;
1100}
32a2eea7 1101#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1102
95a8b6ef
MT
1103/* some architectures require additional setup to direct VGA traffic */
1104typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1105 unsigned int command_bits, u32 flags);
95a8b6ef
MT
1106extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1107
4352dfd5 1108#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1109
1110/*
1111 * If the system does not have PCI, clearly these return errors. Define
1112 * these as simple inline functions to avoid hair in drivers.
1113 */
1114
05cca6e5
GKH
1115#define _PCI_NOP(o, s, t) \
1116 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1117 int where, t val) \
1da177e4 1118 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1119
1120#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1121 _PCI_NOP(o, word, u16 x) \
1122 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1123_PCI_NOP_ALL(read, *)
1124_PCI_NOP_ALL(write,)
1125
d42552c3 1126static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1127 unsigned int device,
1128 struct pci_dev *from)
1129{
1130 return NULL;
1131}
d42552c3 1132
05cca6e5
GKH
1133static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1134 unsigned int device,
1135 unsigned int ss_vendor,
1136 unsigned int ss_device,
b08508c4 1137 struct pci_dev *from)
05cca6e5
GKH
1138{
1139 return NULL;
1140}
1da177e4 1141
05cca6e5
GKH
1142static inline struct pci_dev *pci_get_class(unsigned int class,
1143 struct pci_dev *from)
1144{
1145 return NULL;
1146}
1da177e4
LT
1147
1148#define pci_dev_present(ids) (0)
ed4aaadb 1149#define no_pci_devices() (1)
1da177e4
LT
1150#define pci_dev_put(dev) do { } while (0)
1151
05cca6e5
GKH
1152static inline void pci_set_master(struct pci_dev *dev)
1153{ }
1154
1155static inline int pci_enable_device(struct pci_dev *dev)
1156{
1157 return -EIO;
1158}
1159
1160static inline void pci_disable_device(struct pci_dev *dev)
1161{ }
1162
1163static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1164{
1165 return -EIO;
1166}
1167
80be0385
RD
1168static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1169{
1170 return -EIO;
1171}
1172
4d57cdfa
FT
1173static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1174 unsigned int size)
1175{
1176 return -EIO;
1177}
1178
59fc67de
FT
1179static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1180 unsigned long mask)
1181{
1182 return -EIO;
1183}
1184
05cca6e5
GKH
1185static inline int pci_assign_resource(struct pci_dev *dev, int i)
1186{
1187 return -EBUSY;
1188}
1189
1190static inline int __pci_register_driver(struct pci_driver *drv,
1191 struct module *owner)
1192{
1193 return 0;
1194}
1195
1196static inline int pci_register_driver(struct pci_driver *drv)
1197{
1198 return 0;
1199}
1200
1201static inline void pci_unregister_driver(struct pci_driver *drv)
1202{ }
1203
1204static inline int pci_find_capability(struct pci_dev *dev, int cap)
1205{
1206 return 0;
1207}
1208
1209static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1210 int cap)
1211{
1212 return 0;
1213}
1214
1215static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1216{
1217 return 0;
1218}
1219
1da177e4 1220/* Power management related routines */
05cca6e5
GKH
1221static inline int pci_save_state(struct pci_dev *dev)
1222{
1223 return 0;
1224}
1225
1d3c16a8
JM
1226static inline void pci_restore_state(struct pci_dev *dev)
1227{ }
1da177e4 1228
05cca6e5
GKH
1229static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1230{
1231 return 0;
1232}
1233
3449248c
RD
1234static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1235{
1236 return 0;
1237}
1238
05cca6e5
GKH
1239static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1240 pm_message_t state)
1241{
1242 return PCI_D0;
1243}
1244
1245static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1246 int enable)
1247{
1248 return 0;
1249}
1250
b48d4425
JB
1251static inline void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1252{
1253}
1254
1255static inline void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1256{
1257}
1258
48a92a81
JB
1259static inline int pci_enable_obff(struct pci_dev *dev, unsigned long type)
1260{
1261 return 0;
1262}
1263
1264static inline void pci_disable_obff(struct pci_dev *dev)
1265{
1266}
1267
05cca6e5
GKH
1268static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1269{
1270 return -EIO;
1271}
1272
1273static inline void pci_release_regions(struct pci_dev *dev)
1274{ }
0da0ead9 1275
a46e8126
KG
1276#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1277
fb51ccbf 1278static inline void pci_block_cfg_access(struct pci_dev *dev)
05cca6e5
GKH
1279{ }
1280
fb51ccbf
JK
1281static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1282{ return 0; }
1283
1284static inline void pci_unblock_cfg_access(struct pci_dev *dev)
05cca6e5 1285{ }
e04b0ea2 1286
d80d0217
RD
1287static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1288{ return NULL; }
1289
1290static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1291 unsigned int devfn)
1292{ return NULL; }
1293
1294static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1295 unsigned int devfn)
1296{ return NULL; }
1297
92298e66
DA
1298static inline int pci_domain_nr(struct pci_bus *bus)
1299{ return 0; }
1300
fb8a0d9d
WM
1301#define dev_is_pci(d) (false)
1302#define dev_is_pf(d) (false)
1303#define dev_num_vf(d) (0)
4352dfd5 1304#endif /* CONFIG_PCI */
1da177e4 1305
4352dfd5
GKH
1306/* Include architecture-dependent settings and functions */
1307
1308#include <asm/pci.h>
1da177e4 1309
1f82de10
YL
1310#ifndef PCIBIOS_MAX_MEM_32
1311#define PCIBIOS_MAX_MEM_32 (-1)
1312#endif
1313
1da177e4
LT
1314/* these helpers provide future and backwards compatibility
1315 * for accessing popular PCI BAR info */
05cca6e5
GKH
1316#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1317#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1318#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1319#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1320 ((pci_resource_start((dev), (bar)) == 0 && \
1321 pci_resource_end((dev), (bar)) == \
1322 pci_resource_start((dev), (bar))) ? 0 : \
1323 \
1324 (pci_resource_end((dev), (bar)) - \
1325 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1326
1327/* Similar to the helpers above, these manipulate per-pci_dev
1328 * driver-specific data. They are really just a wrapper around
1329 * the generic device structure functions of these calls.
1330 */
05cca6e5 1331static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1332{
1333 return dev_get_drvdata(&pdev->dev);
1334}
1335
05cca6e5 1336static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1337{
1338 dev_set_drvdata(&pdev->dev, data);
1339}
1340
1341/* If you want to know what to call your pci_dev, ask this function.
1342 * Again, it's a wrapper around the generic device.
1343 */
2fc90f61 1344static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1345{
c6c4f070 1346 return dev_name(&pdev->dev);
1da177e4
LT
1347}
1348
2311b1f2
ME
1349
1350/* Some archs don't want to expose struct resource to userland as-is
1351 * in sysfs and /proc
1352 */
1353#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1354static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1355 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1356 resource_size_t *end)
2311b1f2
ME
1357{
1358 *start = rsrc->start;
1359 *end = rsrc->end;
1360}
1361#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1362
1363
1da177e4
LT
1364/*
1365 * The world is not perfect and supplies us with broken PCI devices.
1366 * For at least a part of these bugs we need a work-around, so both
1367 * generic (drivers/pci/quirks.c) and per-architecture code can define
1368 * fixup hooks to be called for particular buggy devices.
1369 */
1370
1371struct pci_fixup {
1372 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1373 void (*hook)(struct pci_dev *dev);
1374};
1375
1376enum pci_fixup_pass {
1377 pci_fixup_early, /* Before probing BARs */
1378 pci_fixup_header, /* After reading configuration header */
1379 pci_fixup_final, /* Final phase of device fixups */
1380 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1381 pci_fixup_resume, /* pci_device_resume() */
1382 pci_fixup_suspend, /* pci_device_suspend */
1383 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1384};
1385
1386/* Anonymous variables would be nice... */
1387#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1388 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1389 __attribute__((__section__(#section))) = { vendor, device, hook };
1390#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1391 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1392 vendor##device##hook, vendor, device, hook)
1393#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1394 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1395 vendor##device##hook, vendor, device, hook)
1396#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1397 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1398 vendor##device##hook, vendor, device, hook)
1399#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1400 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1401 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1402#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1403 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1404 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1405#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1406 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1407 resume_early##vendor##device##hook, vendor, device, hook)
1408#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1409 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1410 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1411
93177a74 1412#ifdef CONFIG_PCI_QUIRKS
1da177e4 1413void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1414#else
1415static inline void pci_fixup_device(enum pci_fixup_pass pass,
1416 struct pci_dev *dev) {}
1417#endif
1da177e4 1418
05cca6e5 1419void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1420void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1421void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1422int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1423int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1424 const char *name);
fb7ebfe4 1425void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1426
1da177e4 1427extern int pci_pci_problems;
236561e5 1428#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1429#define PCIPCI_TRITON 2
1430#define PCIPCI_NATOMA 4
1431#define PCIPCI_VIAETBF 8
1432#define PCIPCI_VSFX 16
236561e5
AC
1433#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1434#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1435
4516a618
AN
1436extern unsigned long pci_cardbus_io_size;
1437extern unsigned long pci_cardbus_mem_size;
491424c0 1438extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1439extern u8 pci_cache_line_size;
4516a618 1440
28760489
EB
1441extern unsigned long pci_hotplug_io_size;
1442extern unsigned long pci_hotplug_mem_size;
1443
cfce9fb8 1444/* Architecture specific versions may override these (weak) */
19792a08
AB
1445int pcibios_add_platform_entries(struct pci_dev *dev);
1446void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1447void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1448int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1449 enum pcie_reset_state state);
575e3348 1450
7752d5cf 1451#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1452extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1453extern void __init pci_mmcfg_late_init(void);
1454#else
bb63b421 1455static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1456static inline void pci_mmcfg_late_init(void) { }
1457#endif
1458
0ef5f8f6
AP
1459int pci_ext_cfg_avail(struct pci_dev *dev);
1460
1684f5dd 1461void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1462
dd7cc44d
YZ
1463#ifdef CONFIG_PCI_IOV
1464extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1465extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1466extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1467extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1468#else
1469static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1470{
1471 return -ENODEV;
1472}
1473static inline void pci_disable_sriov(struct pci_dev *dev)
1474{
1475}
74bb1bcc
YZ
1476static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1477{
1478 return IRQ_NONE;
1479}
fb8a0d9d
WM
1480static inline int pci_num_vf(struct pci_dev *dev)
1481{
1482 return 0;
1483}
dd7cc44d
YZ
1484#endif
1485
c825bc94
KK
1486#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1487extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1488extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1489#endif
1490
d7b7e605
KK
1491/**
1492 * pci_pcie_cap - get the saved PCIe capability offset
1493 * @dev: PCI device
1494 *
1495 * PCIe capability offset is calculated at PCI device initialization
1496 * time and saved in the data structure. This function returns saved
1497 * PCIe capability offset. Using this instead of pci_find_capability()
1498 * reduces unnecessary search in the PCI configuration space. If you
1499 * need to calculate PCIe capability offset from raw device for some
1500 * reasons, please use pci_find_capability() instead.
1501 */
1502static inline int pci_pcie_cap(struct pci_dev *dev)
1503{
1504 return dev->pcie_cap;
1505}
1506
7eb776c4
KK
1507/**
1508 * pci_is_pcie - check if the PCI device is PCI Express capable
1509 * @dev: PCI device
1510 *
1511 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1512 */
1513static inline bool pci_is_pcie(struct pci_dev *dev)
1514{
1515 return !!pci_pcie_cap(dev);
1516}
1517
5d990b62
CW
1518void pci_request_acs(void);
1519
a2ce7662 1520
7ad506fa
MC
1521#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1522#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1523
1524/* Large Resource Data Type Tag Item Names */
1525#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1526#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1527#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1528
1529#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1530#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1531#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1532
1533/* Small Resource Data Type Tag Item Names */
1534#define PCI_VPD_STIN_END 0x78 /* End */
1535
1536#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1537
1538#define PCI_VPD_SRDT_TIN_MASK 0x78
1539#define PCI_VPD_SRDT_LEN_MASK 0x07
1540
1541#define PCI_VPD_LRDT_TAG_SIZE 3
1542#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1543
e1d5bdab
MC
1544#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1545
4067a854
MC
1546#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1547#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1548#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1549#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1550
a2ce7662
MC
1551/**
1552 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1553 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1554 *
1555 * Returns the extracted Large Resource Data Type length.
1556 */
1557static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1558{
1559 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1560}
1561
7ad506fa
MC
1562/**
1563 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1564 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1565 *
1566 * Returns the extracted Small Resource Data Type length.
1567 */
1568static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1569{
1570 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1571}
1572
e1d5bdab
MC
1573/**
1574 * pci_vpd_info_field_size - Extracts the information field length
1575 * @lrdt: Pointer to the beginning of an information field header
1576 *
1577 * Returns the extracted information field length.
1578 */
1579static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1580{
1581 return info_field[2];
1582}
1583
b55ac1b2
MC
1584/**
1585 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1586 * @buf: Pointer to buffered vpd data
1587 * @off: The offset into the buffer at which to begin the search
1588 * @len: The length of the vpd buffer
1589 * @rdt: The Resource Data Type to search for
1590 *
1591 * Returns the index where the Resource Data Type was found or
1592 * -ENOENT otherwise.
1593 */
1594int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1595
4067a854
MC
1596/**
1597 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1598 * @buf: Pointer to buffered vpd data
1599 * @off: The offset into the buffer at which to begin the search
1600 * @len: The length of the buffer area, relative to off, in which to search
1601 * @kw: The keyword to search for
1602 *
1603 * Returns the index where the information field keyword was found or
1604 * -ENOENT otherwise.
1605 */
1606int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1607 unsigned int len, const char *kw);
1608
98d9f30c
BH
1609/* PCI <-> OF binding helpers */
1610#ifdef CONFIG_OF
1611struct device_node;
1612extern void pci_set_of_node(struct pci_dev *dev);
1613extern void pci_release_of_node(struct pci_dev *dev);
1614extern void pci_set_bus_of_node(struct pci_bus *bus);
1615extern void pci_release_bus_of_node(struct pci_bus *bus);
1616
1617/* Arch may override this (weak) */
1618extern struct device_node * __weak pcibios_get_phb_of_node(struct pci_bus *bus);
1619
64099d98
BH
1620static inline struct device_node *pci_device_to_OF_node(struct pci_dev *pdev)
1621{
1622 return pdev ? pdev->dev.of_node : NULL;
1623}
1624
ef3b4f8c
BH
1625static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1626{
1627 return bus ? bus->dev.of_node : NULL;
1628}
1629
98d9f30c
BH
1630#else /* CONFIG_OF */
1631static inline void pci_set_of_node(struct pci_dev *dev) { }
1632static inline void pci_release_of_node(struct pci_dev *dev) { }
1633static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1634static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1635#endif /* CONFIG_OF */
1636
166e9278
OBC
1637/**
1638 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1639 * @pdev: the PCI device
1640 *
1641 * if the device is PCIE, return NULL
1642 * if the device isn't connected to a PCIe bridge (that is its parent is a
1643 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1644 * parent
1645 */
1646struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1647
1da177e4
LT
1648#endif /* __KERNEL__ */
1649#endif /* LINUX_PCI_H */