]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
PCI: Add generic domain handling
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
607ca46e 32#include <uapi/linux/pci.h>
1da177e4 33
7e7a43c3
AB
34#include <linux/pci_ids.h>
35
85467136
SK
36/*
37 * The PCI interface treats multi-function devices as independent
38 * devices. The slot/function address of each device is encoded
39 * in a single byte as follows:
40 *
41 * 7:3 = slot
42 * 2:0 = function
f7625980
BH
43 *
44 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 45 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 46 * the following kernel-only defines are being added here.
85467136
SK
47 */
48#define PCI_DEVID(bus, devfn) ((((u16)bus) << 8) | devfn)
49/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
50#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
51
f46753c5
AC
52/* pci_slot represents a physical slot */
53struct pci_slot {
54 struct pci_bus *bus; /* The bus this slot is on */
55 struct list_head list; /* node in list of slots on this bus */
56 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
57 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
58 struct kobject kobj;
59};
60
0ad772ec
AC
61static inline const char *pci_slot_name(const struct pci_slot *slot)
62{
63 return kobject_name(&slot->kobj);
64}
65
1da177e4
LT
66/* File state for mmap()s on /proc/bus/pci/X/Y */
67enum pci_mmap_state {
68 pci_mmap_io,
69 pci_mmap_mem
70};
71
72/* This defines the direction arg to the DMA mapping routines. */
73#define PCI_DMA_BIDIRECTIONAL 0
74#define PCI_DMA_TODEVICE 1
75#define PCI_DMA_FROMDEVICE 2
76#define PCI_DMA_NONE 3
77
fde09c6d
YZ
78/*
79 * For PCI devices, the region numbers are assigned this way:
80 */
81enum {
82 /* #0-5: standard PCI resources */
83 PCI_STD_RESOURCES,
84 PCI_STD_RESOURCE_END = 5,
85
86 /* #6: expansion ROM resource */
87 PCI_ROM_RESOURCE,
88
d1b054da
YZ
89 /* device specific resources */
90#ifdef CONFIG_PCI_IOV
91 PCI_IOV_RESOURCES,
92 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
93#endif
94
fde09c6d
YZ
95 /* resources assigned to buses behind the bridge */
96#define PCI_BRIDGE_RESOURCE_NUM 4
97
98 PCI_BRIDGE_RESOURCES,
99 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
100 PCI_BRIDGE_RESOURCE_NUM - 1,
101
102 /* total resources associated with a PCI device */
103 PCI_NUM_RESOURCES,
104
105 /* preserve this for compatibility */
cda57bf9 106 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 107};
1da177e4
LT
108
109typedef int __bitwise pci_power_t;
110
4352dfd5
GKH
111#define PCI_D0 ((pci_power_t __force) 0)
112#define PCI_D1 ((pci_power_t __force) 1)
113#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
114#define PCI_D3hot ((pci_power_t __force) 3)
115#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 116#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 117#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 118
00240c38
AS
119/* Remember to update this when the list above changes! */
120extern const char *pci_power_names[];
121
122static inline const char *pci_power_name(pci_power_t state)
123{
124 return pci_power_names[1 + (int) state];
125}
126
448bd857
HY
127#define PCI_PM_D2_DELAY 200
128#define PCI_PM_D3_WAIT 10
129#define PCI_PM_D3COLD_WAIT 100
130#define PCI_PM_BUS_WAIT 50
aa8c6c93 131
392a1ce7
LV
132/** The pci_channel state describes connectivity between the CPU and
133 * the pci device. If some PCI bus between here and the pci device
134 * has crashed or locked up, this info is reflected here.
135 */
136typedef unsigned int __bitwise pci_channel_state_t;
137
138enum pci_channel_state {
139 /* I/O channel is in normal state */
140 pci_channel_io_normal = (__force pci_channel_state_t) 1,
141
142 /* I/O to channel is blocked */
143 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
144
145 /* PCI card is dead */
146 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
147};
148
f7bdd12d
BK
149typedef unsigned int __bitwise pcie_reset_state_t;
150
151enum pcie_reset_state {
152 /* Reset is NOT asserted (Use to deassert reset) */
153 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
154
f7625980 155 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
156 pcie_warm_reset = (__force pcie_reset_state_t) 2,
157
f7625980 158 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
159 pcie_hot_reset = (__force pcie_reset_state_t) 3
160};
161
ba698ad4
DM
162typedef unsigned short __bitwise pci_dev_flags_t;
163enum pci_dev_flags {
164 /* INTX_DISABLE in PCI_COMMAND register disables MSI
165 * generation too.
166 */
6b121592 167 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 168 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 169 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 170 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 171 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 172 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 173 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
174 /* Flag to indicate the device uses dma_alias_devfn */
175 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
c8fe16e3
AW
176 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
177 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
ba698ad4
DM
178};
179
e1d3a908
SA
180enum pci_irq_reroute_variant {
181 INTEL_IRQ_REROUTE_VARIANT = 1,
182 MAX_IRQ_REROUTE_VARIANTS = 3
183};
184
6e325a62
MT
185typedef unsigned short __bitwise pci_bus_flags_t;
186enum pci_bus_flags {
d556ad4b
PO
187 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
188 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
189};
190
59da381e
JK
191/* These values come from the PCI Express Spec */
192enum pcie_link_width {
193 PCIE_LNK_WIDTH_RESRV = 0x00,
194 PCIE_LNK_X1 = 0x01,
195 PCIE_LNK_X2 = 0x02,
196 PCIE_LNK_X4 = 0x04,
197 PCIE_LNK_X8 = 0x08,
198 PCIE_LNK_X12 = 0x0C,
199 PCIE_LNK_X16 = 0x10,
200 PCIE_LNK_X32 = 0x20,
201 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
202};
203
536c8cb4
MW
204/* Based on the PCI Hotplug Spec, but some values are made up by us */
205enum pci_bus_speed {
206 PCI_SPEED_33MHz = 0x00,
207 PCI_SPEED_66MHz = 0x01,
208 PCI_SPEED_66MHz_PCIX = 0x02,
209 PCI_SPEED_100MHz_PCIX = 0x03,
210 PCI_SPEED_133MHz_PCIX = 0x04,
211 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
212 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
213 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
214 PCI_SPEED_66MHz_PCIX_266 = 0x09,
215 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
216 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
217 AGP_UNKNOWN = 0x0c,
218 AGP_1X = 0x0d,
219 AGP_2X = 0x0e,
220 AGP_4X = 0x0f,
221 AGP_8X = 0x10,
536c8cb4
MW
222 PCI_SPEED_66MHz_PCIX_533 = 0x11,
223 PCI_SPEED_100MHz_PCIX_533 = 0x12,
224 PCI_SPEED_133MHz_PCIX_533 = 0x13,
225 PCIE_SPEED_2_5GT = 0x14,
226 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 227 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
228 PCI_SPEED_UNKNOWN = 0xff,
229};
230
24a4742f 231struct pci_cap_saved_data {
fd0f7f73
AW
232 u16 cap_nr;
233 bool cap_extended;
24a4742f 234 unsigned int size;
41017f0c
SL
235 u32 data[0];
236};
237
24a4742f
AW
238struct pci_cap_saved_state {
239 struct hlist_node next;
240 struct pci_cap_saved_data cap;
241};
242
7d715a6c 243struct pcie_link_state;
ee69439c 244struct pci_vpd;
d1b054da 245struct pci_sriov;
302b4215 246struct pci_ats;
ee69439c 247
1da177e4
LT
248/*
249 * The pci_dev structure is used to describe PCI devices.
250 */
251struct pci_dev {
1da177e4
LT
252 struct list_head bus_list; /* node in per-bus list */
253 struct pci_bus *bus; /* bus this device is on */
254 struct pci_bus *subordinate; /* bus this device bridges to */
255
256 void *sysdata; /* hook for sys-specific extension */
257 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 258 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
259
260 unsigned int devfn; /* encoded device & function index */
261 unsigned short vendor;
262 unsigned short device;
263 unsigned short subsystem_vendor;
264 unsigned short subsystem_device;
265 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 266 u8 revision; /* PCI revision, low byte of class word */
1da177e4 267 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 268 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
269 u8 msi_cap; /* MSI capability offset */
270 u8 msix_cap; /* MSI-X capability offset */
f7625980 271 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 272 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
273 u8 pin; /* which interrupt pin this device uses */
274 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 275 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
276
277 struct pci_driver *driver; /* which driver has allocated this device */
278 u64 dma_mask; /* Mask of the bits of bus address this
279 device implements. Normally this is
280 0xffffffff. You only need to change
281 this if your device has broken DMA
282 or supports 64-bit transfers. */
283
4d57cdfa
FT
284 struct device_dma_parameters dma_parms;
285
1da177e4
LT
286 pci_power_t current_state; /* Current operating state. In ACPI-speak,
287 this is D0-D3, D0 being fully functional,
288 and D3 being off. */
703860ed 289 u8 pm_cap; /* PM capability offset */
337001b6
RW
290 unsigned int pme_support:5; /* Bitmask of states from which PME#
291 can be generated */
c7f48656 292 unsigned int pme_interrupt:1;
379021d5 293 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
294 unsigned int d1_support:1; /* Low power state D1 is supported */
295 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
296 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
297 unsigned int no_d3cold:1; /* D3cold is forbidden */
298 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
299 unsigned int mmio_always_on:1; /* disallow turning off io/mem
300 decoding during bar sizing */
e80bb09d 301 unsigned int wakeup_prepared:1;
448bd857
HY
302 unsigned int runtime_d3cold:1; /* whether go through runtime
303 D3cold, not set for devices
304 powered on/off by the
305 corresponding bridge */
1ae861e6 306 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 307 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 308
7d715a6c 309#ifdef CONFIG_PCIEASPM
f7625980 310 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
311#endif
312
392a1ce7 313 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
314 struct device dev; /* Generic device interface */
315
1da177e4
LT
316 int cfg_size; /* Size of configuration space */
317
318 /*
319 * Instead of touching interrupt line and base address registers
320 * directly, use the values stored here. They might be different!
321 */
322 unsigned int irq;
323 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
324
58d9a38f 325 bool match_driver; /* Skip attaching driver */
1da177e4 326 /* These fields are used by common fixups */
f7625980 327 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
328 unsigned int multifunction:1;/* Part of multi-function device */
329 /* keep track of device state */
8a1bc901 330 unsigned int is_added:1;
1da177e4 331 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 332 unsigned int no_msi:1; /* device may not use msi */
fb51ccbf 333 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 334 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 335 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 336 unsigned int msi_enabled:1;
99dc804d 337 unsigned int msix_enabled:1;
58c3a727 338 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 339 unsigned int is_managed:1;
260d703a 340 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 341 unsigned int state_saved:1;
d1b054da 342 unsigned int is_physfn:1;
dd7cc44d 343 unsigned int is_virtfn:1;
711d5779 344 unsigned int reset_fn:1;
28760489 345 unsigned int is_hotplug_bridge:1;
affb72c3
HY
346 unsigned int __aer_firmware_first_valid:1;
347 unsigned int __aer_firmware_first:1;
fbebb9fd 348 unsigned int broken_intx_masking:1;
2b28ae19 349 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
ba698ad4 350 pci_dev_flags_t dev_flags;
bae94d02 351 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 352
1da177e4 353 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 354 struct hlist_head saved_cap_space;
1da177e4
LT
355 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
356 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
357 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 358 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 359#ifdef CONFIG_PCI_MSI
4aa9bc95 360 struct list_head msi_list;
1c51b50c 361 const struct attribute_group **msi_irq_groups;
ded86d8d 362#endif
94e61088 363 struct pci_vpd *vpd;
466b3ddf 364#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
365 union {
366 struct pci_sriov *sriov; /* SR-IOV capability related */
367 struct pci_dev *physfn; /* the PF this VF is associated with */
368 };
302b4215 369 struct pci_ats *ats; /* Address Translation Service */
d1b054da 370#endif
dbd3fc33 371 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 372 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 373 char *driver_override; /* Driver name to force a match */
1da177e4
LT
374};
375
dda56549
Y
376static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
377{
378#ifdef CONFIG_PCI_IOV
379 if (dev->is_virtfn)
380 dev = dev->physfn;
381#endif
dda56549
Y
382 return dev;
383}
384
3c6e6ae7 385struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 386
1da177e4
LT
387#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
388#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
389
a7369f1f
LV
390static inline int pci_channel_offline(struct pci_dev *pdev)
391{
392 return (pdev->error_state != pci_channel_io_normal);
393}
394
0efd5aab
BH
395struct pci_host_bridge_window {
396 struct list_head list;
397 struct resource *res; /* host bridge aperture (CPU address) */
398 resource_size_t offset; /* bus address + offset = CPU address */
399};
41017f0c 400
5a21d70d 401struct pci_host_bridge {
7b543663 402 struct device dev;
5a21d70d 403 struct pci_bus *bus; /* root bus */
0efd5aab 404 struct list_head windows; /* pci_host_bridge_windows */
4fa2649a
YL
405 void (*release_fn)(struct pci_host_bridge *);
406 void *release_data;
5a21d70d 407};
41017f0c 408
7b543663 409#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
410void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
411 void (*release_fn)(struct pci_host_bridge *),
412 void *release_data);
7b543663 413
6c0cc950
RW
414int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
415
2fe2abf8
BH
416/*
417 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
418 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
419 * buses below host bridges or subtractive decode bridges) go in the list.
420 * Use pci_bus_for_each_resource() to iterate through all the resources.
421 */
422
423/*
424 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
425 * and there's no way to program the bridge with the details of the window.
426 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
427 * decode bit set, because they are explicit and can be programmed with _SRS.
428 */
429#define PCI_SUBTRACTIVE_DECODE 0x1
430
431struct pci_bus_resource {
432 struct list_head list;
433 struct resource *res;
434 unsigned int flags;
435};
4352dfd5
GKH
436
437#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
438
439struct pci_bus {
440 struct list_head node; /* node in list of buses */
441 struct pci_bus *parent; /* parent bus this bridge is on */
442 struct list_head children; /* list of child buses */
443 struct list_head devices; /* list of devices on this bus */
444 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 445 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
446 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
447 struct list_head resources; /* address space routed to this bus */
92f02430 448 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
449
450 struct pci_ops *ops; /* configuration access functions */
0cbdcfcf 451 struct msi_chip *msi; /* MSI controller */
1da177e4
LT
452 void *sysdata; /* hook for sys-specific extension */
453 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
454
455 unsigned char number; /* bus number */
456 unsigned char primary; /* number of primary bridge */
3749c51a
MW
457 unsigned char max_bus_speed; /* enum pci_bus_speed */
458 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
459#ifdef CONFIG_PCI_DOMAINS_GENERIC
460 int domain_nr;
461#endif
1da177e4
LT
462
463 char name[48];
464
465 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 466 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 467 struct device *bridge;
fd7d1ced 468 struct device dev;
1da177e4
LT
469 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
470 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 471 unsigned int is_added:1;
1da177e4
LT
472};
473
fd7d1ced 474#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 475
79af72d7 476/*
f7625980 477 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 478 * false otherwise
77a0dfcd
BH
479 *
480 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
481 * This is incorrect because "virtual" buses added for SR-IOV (via
482 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
483 */
484static inline bool pci_is_root_bus(struct pci_bus *pbus)
485{
486 return !(pbus->parent);
487}
488
1c86438c
YW
489/**
490 * pci_is_bridge - check if the PCI device is a bridge
491 * @dev: PCI device
492 *
493 * Return true if the PCI device is bridge whether it has subordinate
494 * or not.
495 */
496static inline bool pci_is_bridge(struct pci_dev *dev)
497{
498 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
499 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
500}
501
c6bde215
BH
502static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
503{
504 dev = pci_physfn(dev);
505 if (pci_is_root_bus(dev->bus))
506 return NULL;
507
508 return dev->bus->self;
509}
510
16cf0ebc
RW
511#ifdef CONFIG_PCI_MSI
512static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
513{
514 return pci_dev->msi_enabled || pci_dev->msix_enabled;
515}
516#else
517static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
518#endif
519
1da177e4
LT
520/*
521 * Error values that may be returned by PCI functions.
522 */
523#define PCIBIOS_SUCCESSFUL 0x00
524#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
525#define PCIBIOS_BAD_VENDOR_ID 0x83
526#define PCIBIOS_DEVICE_NOT_FOUND 0x86
527#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
528#define PCIBIOS_SET_FAILED 0x88
529#define PCIBIOS_BUFFER_TOO_SMALL 0x89
530
a6961651 531/*
f7625980 532 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
533 */
534static inline int pcibios_err_to_errno(int err)
535{
536 if (err <= PCIBIOS_SUCCESSFUL)
537 return err; /* Assume already errno */
538
539 switch (err) {
540 case PCIBIOS_FUNC_NOT_SUPPORTED:
541 return -ENOENT;
542 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 543 return -ENOTTY;
a6961651
AW
544 case PCIBIOS_DEVICE_NOT_FOUND:
545 return -ENODEV;
546 case PCIBIOS_BAD_REGISTER_NUMBER:
547 return -EFAULT;
548 case PCIBIOS_SET_FAILED:
549 return -EIO;
550 case PCIBIOS_BUFFER_TOO_SMALL:
551 return -ENOSPC;
552 }
553
d97ffe23 554 return -ERANGE;
a6961651
AW
555}
556
1da177e4
LT
557/* Low-level architecture-dependent routines */
558
559struct pci_ops {
560 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
561 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
562};
563
b6ce068a
MW
564/*
565 * ACPI needs to be able to access PCI config space before we've done a
566 * PCI bus scan and created pci_bus structures.
567 */
f39d5b72
BH
568int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
569 int reg, int len, u32 *val);
570int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
571 int reg, int len, u32 val);
1da177e4
LT
572
573struct pci_bus_region {
0a5ef7b9
BH
574 dma_addr_t start;
575 dma_addr_t end;
1da177e4
LT
576};
577
578struct pci_dynids {
579 spinlock_t lock; /* protects list, index */
580 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
581};
582
f7625980
BH
583
584/*
585 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
586 * a set of callbacks in struct pci_error_handlers, that device driver
587 * will be notified of PCI bus errors, and will be driven to recovery
588 * when an error occurs.
392a1ce7
LV
589 */
590
591typedef unsigned int __bitwise pci_ers_result_t;
592
593enum pci_ers_result {
594 /* no result/none/not supported in device driver */
595 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
596
597 /* Device driver can recover without slot reset */
598 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
599
600 /* Device driver wants slot to be reset. */
601 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
602
603 /* Device has completely failed, is unrecoverable */
604 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
605
606 /* Device driver is fully recovered and operational */
607 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
608
609 /* No AER capabilities registered for the driver */
610 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
611};
612
613/* PCI bus error event callbacks */
05cca6e5 614struct pci_error_handlers {
392a1ce7
LV
615 /* PCI bus error detected on this device */
616 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 617 enum pci_channel_state error);
392a1ce7
LV
618
619 /* MMIO has been re-enabled, but not DMA */
620 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
621
622 /* PCI Express link has been reset */
623 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
624
625 /* PCI slot has been reset */
626 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
627
3ebe7f9f
KB
628 /* PCI function reset prepare or completed */
629 void (*reset_notify)(struct pci_dev *dev, bool prepare);
630
392a1ce7
LV
631 /* Device driver may resume normal operations */
632 void (*resume)(struct pci_dev *dev);
633};
634
392a1ce7 635
1da177e4
LT
636struct module;
637struct pci_driver {
638 struct list_head node;
42b21932 639 const char *name;
1da177e4
LT
640 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
641 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
642 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
643 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
644 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
645 int (*resume_early) (struct pci_dev *dev);
1da177e4 646 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 647 void (*shutdown) (struct pci_dev *dev);
1789382a 648 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 649 const struct pci_error_handlers *err_handler;
1da177e4
LT
650 struct device_driver driver;
651 struct pci_dynids dynids;
652};
653
05cca6e5 654#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 655
90a1ba0c 656/**
9f9351bb 657 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
658 * @_table: device table name
659 *
92e112fd 660 * This macro is deprecated and should not be used in new code.
90a1ba0c 661 */
9f9351bb 662#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 663 const struct pci_device_id _table[]
90a1ba0c 664
1da177e4
LT
665/**
666 * PCI_DEVICE - macro used to describe a specific pci device
667 * @vend: the 16 bit PCI Vendor ID
668 * @dev: the 16 bit PCI Device ID
669 *
670 * This macro is used to create a struct pci_device_id that matches a
671 * specific device. The subvendor and subdevice fields will be set to
672 * PCI_ANY_ID.
673 */
674#define PCI_DEVICE(vend,dev) \
675 .vendor = (vend), .device = (dev), \
676 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
677
3d567e0e
NNS
678/**
679 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
680 * @vend: the 16 bit PCI Vendor ID
681 * @dev: the 16 bit PCI Device ID
682 * @subvend: the 16 bit PCI Subvendor ID
683 * @subdev: the 16 bit PCI Subdevice ID
684 *
685 * This macro is used to create a struct pci_device_id that matches a
686 * specific device with subsystem information.
687 */
688#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
689 .vendor = (vend), .device = (dev), \
690 .subvendor = (subvend), .subdevice = (subdev)
691
1da177e4
LT
692/**
693 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
694 * @dev_class: the class, subclass, prog-if triple for this device
695 * @dev_class_mask: the class mask for this device
696 *
697 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 698 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
699 * fields will be set to PCI_ANY_ID.
700 */
701#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
702 .class = (dev_class), .class_mask = (dev_class_mask), \
703 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
704 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
705
1597cacb
AC
706/**
707 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
708 * @vend: the vendor name
709 * @dev: the 16 bit PCI Device ID
1597cacb
AC
710 *
711 * This macro is used to create a struct pci_device_id that matches a
712 * specific PCI device. The subvendor, and subdevice fields will be set
713 * to PCI_ANY_ID. The macro allows the next field to follow as the device
714 * private data.
715 */
716
c1309040
MR
717#define PCI_VDEVICE(vend, dev) \
718 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
719 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 720
1da177e4
LT
721/* these external functions are only available when PCI support is enabled */
722#ifdef CONFIG_PCI
723
a58674ff 724void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
725
726enum pcie_bus_config_types {
5f39e670 727 PCIE_BUS_TUNE_OFF,
b03e7495 728 PCIE_BUS_SAFE,
5f39e670 729 PCIE_BUS_PERFORMANCE,
b03e7495
JM
730 PCIE_BUS_PEER2PEER,
731};
732
733extern enum pcie_bus_config_types pcie_bus_config;
734
1da177e4
LT
735extern struct bus_type pci_bus_type;
736
f7625980
BH
737/* Do NOT directly access these two variables, unless you are arch-specific PCI
738 * code, or PCI core code. */
1da177e4 739extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 740/* Some device drivers need know if PCI is initiated */
f39d5b72 741int no_pci_devices(void);
1da177e4 742
3c449ed0 743void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
744void pcibios_add_bus(struct pci_bus *bus);
745void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 746void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 747int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 748/* Architecture-specific versions may override this (weak) */
05cca6e5 749char *pcibios_setup(char *str);
1da177e4
LT
750
751/* Used only when drivers/pci/setup.c is used */
3b7a17fc 752resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 753 resource_size_t,
e31dd6e4 754 resource_size_t);
1da177e4
LT
755void pcibios_update_irq(struct pci_dev *, int irq);
756
2d1c8618
BH
757/* Weak but can be overriden by arch */
758void pci_fixup_cardbus(struct pci_bus *);
759
1da177e4
LT
760/* Generic PCI functions used internally */
761
fc279850 762void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 763 struct resource *res);
fc279850 764void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 765 struct pci_bus_region *region);
d1fd4fb6 766void pcibios_scan_specific_bus(int busn);
f39d5b72 767struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 768void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
769struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
770 struct pci_ops *ops, void *sysdata);
de4b2f76 771struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
772struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
773 struct pci_ops *ops, void *sysdata,
774 struct list_head *resources);
98a35831
YL
775int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
776int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
777void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 778struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
779 struct pci_ops *ops, void *sysdata,
780 struct list_head *resources);
05cca6e5
GKH
781struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
782 int busnr);
3749c51a 783void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 784struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
785 const char *name,
786 struct hotplug_slot *hotplug);
f46753c5 787void pci_destroy_slot(struct pci_slot *slot);
1da177e4 788int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 789struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 790void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 791unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 792void pci_bus_add_device(struct pci_dev *dev);
1da177e4 793void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
794struct resource *pci_find_parent_resource(const struct pci_dev *dev,
795 struct resource *res);
3df425f3 796u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 797int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 798u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
799struct pci_dev *pci_dev_get(struct pci_dev *dev);
800void pci_dev_put(struct pci_dev *dev);
801void pci_remove_bus(struct pci_bus *b);
802void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 803void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
804void pci_stop_root_bus(struct pci_bus *bus);
805void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 806void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 807void pci_sort_breadthfirst(void);
fb8a0d9d
WM
808#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
809#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
810#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
811
812/* Generic PCI functions exported to card drivers */
813
388c8c16
JB
814enum pci_lost_interrupt_reason {
815 PCI_LOST_IRQ_NO_INFORMATION = 0,
816 PCI_LOST_IRQ_DISABLE_MSI,
817 PCI_LOST_IRQ_DISABLE_MSIX,
818 PCI_LOST_IRQ_DISABLE_ACPI,
819};
820enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
821int pci_find_capability(struct pci_dev *dev, int cap);
822int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
823int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 824int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
825int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
826int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 827struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 828
d42552c3
AM
829struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
830 struct pci_dev *from);
05cca6e5 831struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 832 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 833 struct pci_dev *from);
05cca6e5 834struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
835struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
836 unsigned int devfn);
837static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
838 unsigned int devfn)
839{
840 return pci_get_domain_bus_and_slot(0, bus, devfn);
841}
05cca6e5 842struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
843int pci_dev_present(const struct pci_device_id *ids);
844
05cca6e5
GKH
845int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
846 int where, u8 *val);
847int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
848 int where, u16 *val);
849int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
850 int where, u32 *val);
851int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
852 int where, u8 val);
853int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
854 int where, u16 val);
855int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
856 int where, u32 val);
a72b46c3 857struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 858
bf362f75 859static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 860{
05cca6e5 861 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 862}
bf362f75 863static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 864{
05cca6e5 865 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 866}
bf362f75 867static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 868 u32 *val)
1da177e4 869{
05cca6e5 870 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 871}
bf362f75 872static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 873{
05cca6e5 874 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 875}
bf362f75 876static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 877{
05cca6e5 878 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 879}
bf362f75 880static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 881 u32 val)
1da177e4 882{
05cca6e5 883 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
884}
885
8c0d3a02
JL
886int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
887int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
888int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
889int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
890int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
891 u16 clear, u16 set);
892int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
893 u32 clear, u32 set);
894
895static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
896 u16 set)
897{
898 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
899}
900
901static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
902 u32 set)
903{
904 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
905}
906
907static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
908 u16 clear)
909{
910 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
911}
912
913static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
914 u32 clear)
915{
916 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
917}
918
c63587d7
AW
919/* user-space driven config access */
920int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
921int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
922int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
923int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
924int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
925int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
926
4a7fb636 927int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
928int __must_check pci_enable_device_io(struct pci_dev *dev);
929int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 930int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
931int __must_check pcim_enable_device(struct pci_dev *pdev);
932void pcim_pin_device(struct pci_dev *pdev);
933
296ccb08
YS
934static inline int pci_is_enabled(struct pci_dev *pdev)
935{
936 return (atomic_read(&pdev->enable_cnt) > 0);
937}
938
9ac7849e
TH
939static inline int pci_is_managed(struct pci_dev *pdev)
940{
941 return pdev->is_managed;
942}
943
1da177e4 944void pci_disable_device(struct pci_dev *dev);
96c55900
MS
945
946extern unsigned int pcibios_max_latency;
1da177e4 947void pci_set_master(struct pci_dev *dev);
6a479079 948void pci_clear_master(struct pci_dev *dev);
96c55900 949
f7bdd12d 950int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 951int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 952#define HAVE_PCI_SET_MWI
4a7fb636 953int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 954int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 955void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 956void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
957bool pci_intx_mask_supported(struct pci_dev *dev);
958bool pci_check_and_mask_intx(struct pci_dev *dev);
959bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 960void pci_msi_off(struct pci_dev *dev);
4d57cdfa 961int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 962int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 963int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 964int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
965int pcix_get_max_mmrbc(struct pci_dev *dev);
966int pcix_get_mmrbc(struct pci_dev *dev);
967int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 968int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 969int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
970int pcie_get_mps(struct pci_dev *dev);
971int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
972int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
973 enum pcie_link_width *width);
8c1c699f 974int __pci_reset_function(struct pci_dev *dev);
a96d627a 975int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 976int pci_reset_function(struct pci_dev *dev);
61cf16d8 977int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 978int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 979int pci_reset_slot(struct pci_slot *slot);
61cf16d8 980int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 981int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 982int pci_reset_bus(struct pci_bus *bus);
61cf16d8 983int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
984void pci_reset_secondary_bus(struct pci_dev *dev);
985void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 986void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 987void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 988int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 989int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 990int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 991bool pci_device_is_present(struct pci_dev *pdev);
1da177e4
LT
992
993/* ROM control related routines */
e416de5e
AC
994int pci_enable_rom(struct pci_dev *pdev);
995void pci_disable_rom(struct pci_dev *pdev);
144a50ea 996void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 997void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 998size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 999void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1000
1001/* Power management related routines */
1002int pci_save_state(struct pci_dev *dev);
1d3c16a8 1003void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1004struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
ffbdd3f7
AW
1005int pci_load_and_free_saved_state(struct pci_dev *dev,
1006 struct pci_saved_state **state);
fd0f7f73
AW
1007struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1008struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1009 u16 cap);
1010int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1011int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1012 u16 cap, unsigned int size);
0e5dd46b 1013int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1014int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1015pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1016bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1017void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1018int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1019 bool runtime, bool enable);
0235c4fc 1020int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1021int pci_prepare_to_sleep(struct pci_dev *dev);
1022int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1023bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1024bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1025void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1026
6cbf8214
RW
1027static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1028 bool enable)
1029{
1030 return __pci_enable_wake(dev, state, false, enable);
1031}
1da177e4 1032
425c1b22
AW
1033/* PCI Virtual Channel */
1034int pci_save_vc_state(struct pci_dev *dev);
1035void pci_restore_vc_state(struct pci_dev *dev);
1036void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1037
bb209c82
BH
1038/* For use by arch with custom probe code */
1039void set_pcie_port_type(struct pci_dev *pdev);
1040void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1041
ce5ccdef 1042/* Functions for PCI Hotplug drivers to use */
05cca6e5 1043int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1044unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1045unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1046void pci_lock_rescan_remove(void);
1047void pci_unlock_rescan_remove(void);
ce5ccdef 1048
287d19ce
SH
1049/* Vital product data routines */
1050ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1051ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1052
1da177e4 1053/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1054resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1055void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1056void pci_bus_size_bridges(struct pci_bus *bus);
1057int pci_claim_resource(struct pci_dev *, int);
1058void pci_assign_unassigned_resources(void);
6841ec68 1059void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1060void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1061void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1062void pdev_enable_device(struct pci_dev *);
842de40d 1063int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1064void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1065 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1066#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1067int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1068int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1069void pci_release_regions(struct pci_dev *);
4a7fb636 1070int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1071int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1072void pci_release_region(struct pci_dev *, int);
c87deff7 1073int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1074int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1075void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1076
1077/* drivers/pci/bus.c */
fe830ef6
JL
1078struct pci_bus *pci_bus_get(struct pci_bus *bus);
1079void pci_bus_put(struct pci_bus *bus);
45ca9e97 1080void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1081void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1082 resource_size_t offset);
45ca9e97 1083void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1084void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1085struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1086void pci_bus_remove_resources(struct pci_bus *bus);
1087
89a74ecc 1088#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1089 for (i = 0; \
1090 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1091 i++)
89a74ecc 1092
4a7fb636
AM
1093int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1094 struct resource *res, resource_size_t size,
1095 resource_size_t align, resource_size_t min,
664c2848 1096 unsigned long type_mask,
3b7a17fc
DB
1097 resource_size_t (*alignf)(void *,
1098 const struct resource *,
b26b2d49
DB
1099 resource_size_t,
1100 resource_size_t),
4a7fb636 1101 void *alignf_data);
1da177e4 1102
06cf56e4
BH
1103static inline dma_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1104{
1105 struct pci_bus_region region;
1106
1107 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1108 return region.start;
1109}
1110
863b18f4 1111/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1112int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1113 const char *mod_name);
bba81165
AM
1114
1115/*
1116 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1117 */
1118#define pci_register_driver(driver) \
1119 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1120
05cca6e5 1121void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1122
1123/**
1124 * module_pci_driver() - Helper macro for registering a PCI driver
1125 * @__pci_driver: pci_driver struct
1126 *
1127 * Helper macro for PCI drivers which do not do anything special in module
1128 * init/exit. This eliminates a lot of boilerplate. Each module may only
1129 * use this macro once, and calling it replaces module_init() and module_exit()
1130 */
1131#define module_pci_driver(__pci_driver) \
1132 module_driver(__pci_driver, pci_register_driver, \
1133 pci_unregister_driver)
1134
05cca6e5 1135struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1136int pci_add_dynid(struct pci_driver *drv,
1137 unsigned int vendor, unsigned int device,
1138 unsigned int subvendor, unsigned int subdevice,
1139 unsigned int class, unsigned int class_mask,
1140 unsigned long driver_data);
05cca6e5
GKH
1141const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1142 struct pci_dev *dev);
1143int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1144 int pass);
1da177e4 1145
70298c6e 1146void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1147 void *userdata);
ac7dc65a 1148int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1149unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1150void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1151resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1152 unsigned long type);
cecf4864 1153
3448a19d
DA
1154#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1155#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1156
deb2d2ec 1157int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1158 unsigned int command_bits, u32 flags);
1da177e4
LT
1159/* kmem_cache style wrapper around pci_alloc_consistent() */
1160
f41b1771 1161#include <linux/pci-dma.h>
1da177e4
LT
1162#include <linux/dmapool.h>
1163
1164#define pci_pool dma_pool
1165#define pci_pool_create(name, pdev, size, align, allocation) \
1166 dma_pool_create(name, &pdev->dev, size, align, allocation)
1167#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1168#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1169#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1170
e24c2d96
DM
1171enum pci_dma_burst_strategy {
1172 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
1173 strategy_parameter is N/A */
1174 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
1175 byte boundaries */
1176 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
1177 strategy_parameter byte boundaries */
1178};
1179
1da177e4 1180struct msix_entry {
16dbef4a 1181 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1182 u16 entry; /* driver uses to specify entry, OS writes */
1183};
1184
0366f8f7 1185
4c859804
BH
1186#ifdef CONFIG_PCI_MSI
1187int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1188void pci_msi_shutdown(struct pci_dev *dev);
1189void pci_disable_msi(struct pci_dev *dev);
4c859804 1190int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1191int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1192void pci_msix_shutdown(struct pci_dev *dev);
1193void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1194void pci_restore_msi_state(struct pci_dev *dev);
1195int pci_msi_enabled(void);
4c859804 1196int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1197static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1198{
1199 int rc = pci_enable_msi_range(dev, nvec, nvec);
1200 if (rc < 0)
1201 return rc;
1202 return 0;
1203}
4c859804
BH
1204int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1205 int minvec, int maxvec);
f7fc32cb
AG
1206static inline int pci_enable_msix_exact(struct pci_dev *dev,
1207 struct msix_entry *entries, int nvec)
1208{
1209 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1210 if (rc < 0)
1211 return rc;
1212 return 0;
1213}
4c859804 1214#else
2ee546c4 1215static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1216static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1217static inline void pci_disable_msi(struct pci_dev *dev) { }
1218static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1219static inline int pci_enable_msix(struct pci_dev *dev,
1220 struct msix_entry *entries, int nvec)
2ee546c4
BH
1221{ return -ENOSYS; }
1222static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1223static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1224static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1225static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1226static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1227 int maxvec)
2ee546c4 1228{ return -ENOSYS; }
f7fc32cb
AG
1229static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1230{ return -ENOSYS; }
302a2523
AG
1231static inline int pci_enable_msix_range(struct pci_dev *dev,
1232 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1233{ return -ENOSYS; }
f7fc32cb
AG
1234static inline int pci_enable_msix_exact(struct pci_dev *dev,
1235 struct msix_entry *entries, int nvec)
1236{ return -ENOSYS; }
1da177e4
LT
1237#endif
1238
ab0724ff 1239#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1240extern bool pcie_ports_disabled;
1241extern bool pcie_ports_auto;
ab0724ff
MT
1242#else
1243#define pcie_ports_disabled true
1244#define pcie_ports_auto false
1245#endif
415e12b2 1246
4c859804 1247#ifdef CONFIG_PCIEASPM
f39d5b72 1248bool pcie_aspm_support_enabled(void);
4c859804
BH
1249#else
1250static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1251#endif
1252
415e12b2
RW
1253#ifdef CONFIG_PCIEAER
1254void pci_no_aer(void);
1255bool pci_aer_available(void);
1256#else
1257static inline void pci_no_aer(void) { }
1258static inline bool pci_aer_available(void) { return false; }
1259#endif
1260
4c859804 1261#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1262void pcie_set_ecrc_checking(struct pci_dev *dev);
1263void pcie_ecrc_get_policy(char *str);
4c859804 1264#else
2ee546c4
BH
1265static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1266static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1267#endif
1268
034cd97e 1269#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1270
8b955b0d 1271#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1272/* The functions a driver should call */
1273int ht_create_irq(struct pci_dev *dev, int idx);
1274void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1275#endif /* CONFIG_HT_IRQ */
1276
f39d5b72
BH
1277void pci_cfg_access_lock(struct pci_dev *dev);
1278bool pci_cfg_access_trylock(struct pci_dev *dev);
1279void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1280
4352dfd5
GKH
1281/*
1282 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1283 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1284 * configuration space.
1285 */
32a2eea7
JG
1286#ifdef CONFIG_PCI_DOMAINS
1287extern int pci_domains_supported;
1288#else
1289enum { pci_domains_supported = 0 };
2ee546c4
BH
1290static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1291static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
32a2eea7 1292#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1293
670ba0c8
CM
1294/*
1295 * Generic implementation for PCI domain support. If your
1296 * architecture does not need custom management of PCI
1297 * domains then this implementation will be used
1298 */
1299#ifdef CONFIG_PCI_DOMAINS_GENERIC
1300static inline int pci_domain_nr(struct pci_bus *bus)
1301{
1302 return bus->domain_nr;
1303}
1304void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1305#else
1306static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1307 struct device *parent)
1308{
1309}
1310#endif
1311
95a8b6ef
MT
1312/* some architectures require additional setup to direct VGA traffic */
1313typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1314 unsigned int command_bits, u32 flags);
f39d5b72 1315void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1316
4352dfd5 1317#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1318
1319/*
1320 * If the system does not have PCI, clearly these return errors. Define
1321 * these as simple inline functions to avoid hair in drivers.
1322 */
1323
05cca6e5
GKH
1324#define _PCI_NOP(o, s, t) \
1325 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1326 int where, t val) \
1da177e4 1327 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1328
1329#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1330 _PCI_NOP(o, word, u16 x) \
1331 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1332_PCI_NOP_ALL(read, *)
1333_PCI_NOP_ALL(write,)
1334
d42552c3 1335static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1336 unsigned int device,
1337 struct pci_dev *from)
2ee546c4 1338{ return NULL; }
d42552c3 1339
05cca6e5
GKH
1340static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1341 unsigned int device,
1342 unsigned int ss_vendor,
1343 unsigned int ss_device,
b08508c4 1344 struct pci_dev *from)
2ee546c4 1345{ return NULL; }
1da177e4 1346
05cca6e5
GKH
1347static inline struct pci_dev *pci_get_class(unsigned int class,
1348 struct pci_dev *from)
2ee546c4 1349{ return NULL; }
1da177e4
LT
1350
1351#define pci_dev_present(ids) (0)
ed4aaadb 1352#define no_pci_devices() (1)
1da177e4
LT
1353#define pci_dev_put(dev) do { } while (0)
1354
2ee546c4
BH
1355static inline void pci_set_master(struct pci_dev *dev) { }
1356static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1357static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1358static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1359{ return -EIO; }
80be0385 1360static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1361{ return -EIO; }
4d57cdfa
FT
1362static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1363 unsigned int size)
2ee546c4 1364{ return -EIO; }
59fc67de
FT
1365static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1366 unsigned long mask)
2ee546c4 1367{ return -EIO; }
05cca6e5 1368static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1369{ return -EBUSY; }
05cca6e5
GKH
1370static inline int __pci_register_driver(struct pci_driver *drv,
1371 struct module *owner)
2ee546c4 1372{ return 0; }
05cca6e5 1373static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1374{ return 0; }
1375static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1376static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1377{ return 0; }
05cca6e5
GKH
1378static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1379 int cap)
2ee546c4 1380{ return 0; }
05cca6e5 1381static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1382{ return 0; }
05cca6e5 1383
1da177e4 1384/* Power management related routines */
2ee546c4
BH
1385static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1386static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1387static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1388{ return 0; }
3449248c 1389static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1390{ return 0; }
05cca6e5
GKH
1391static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1392 pm_message_t state)
2ee546c4 1393{ return PCI_D0; }
05cca6e5
GKH
1394static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1395 int enable)
2ee546c4 1396{ return 0; }
48a92a81 1397
05cca6e5 1398static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1399{ return -EIO; }
1400static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1401
a46e8126
KG
1402#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1403
2ee546c4 1404static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1405static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1406{ return 0; }
2ee546c4 1407static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1408
d80d0217
RD
1409static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1410{ return NULL; }
d80d0217
RD
1411static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1412 unsigned int devfn)
1413{ return NULL; }
d80d0217
RD
1414static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1415 unsigned int devfn)
1416{ return NULL; }
1417
2ee546c4
BH
1418static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1419static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
12ea6cad 1420
fb8a0d9d
WM
1421#define dev_is_pci(d) (false)
1422#define dev_is_pf(d) (false)
1423#define dev_num_vf(d) (0)
4352dfd5 1424#endif /* CONFIG_PCI */
1da177e4 1425
4352dfd5
GKH
1426/* Include architecture-dependent settings and functions */
1427
1428#include <asm/pci.h>
1da177e4
LT
1429
1430/* these helpers provide future and backwards compatibility
1431 * for accessing popular PCI BAR info */
05cca6e5
GKH
1432#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1433#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1434#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1435#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1436 ((pci_resource_start((dev), (bar)) == 0 && \
1437 pci_resource_end((dev), (bar)) == \
1438 pci_resource_start((dev), (bar))) ? 0 : \
1439 \
1440 (pci_resource_end((dev), (bar)) - \
1441 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1442
1443/* Similar to the helpers above, these manipulate per-pci_dev
1444 * driver-specific data. They are really just a wrapper around
1445 * the generic device structure functions of these calls.
1446 */
05cca6e5 1447static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1448{
1449 return dev_get_drvdata(&pdev->dev);
1450}
1451
05cca6e5 1452static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1453{
1454 dev_set_drvdata(&pdev->dev, data);
1455}
1456
1457/* If you want to know what to call your pci_dev, ask this function.
1458 * Again, it's a wrapper around the generic device.
1459 */
2fc90f61 1460static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1461{
c6c4f070 1462 return dev_name(&pdev->dev);
1da177e4
LT
1463}
1464
2311b1f2
ME
1465
1466/* Some archs don't want to expose struct resource to userland as-is
1467 * in sysfs and /proc
1468 */
1469#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1470static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1471 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1472 resource_size_t *end)
2311b1f2
ME
1473{
1474 *start = rsrc->start;
1475 *end = rsrc->end;
1476}
1477#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1478
1479
1da177e4
LT
1480/*
1481 * The world is not perfect and supplies us with broken PCI devices.
1482 * For at least a part of these bugs we need a work-around, so both
1483 * generic (drivers/pci/quirks.c) and per-architecture code can define
1484 * fixup hooks to be called for particular buggy devices.
1485 */
1486
1487struct pci_fixup {
f4ca5c6a
YL
1488 u16 vendor; /* You can use PCI_ANY_ID here of course */
1489 u16 device; /* You can use PCI_ANY_ID here of course */
1490 u32 class; /* You can use PCI_ANY_ID here too */
1491 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1492 void (*hook)(struct pci_dev *dev);
1493};
1494
1495enum pci_fixup_pass {
1496 pci_fixup_early, /* Before probing BARs */
1497 pci_fixup_header, /* After reading configuration header */
1498 pci_fixup_final, /* Final phase of device fixups */
1499 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1500 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1501 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1502 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1503 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1504};
1505
1506/* Anonymous variables would be nice... */
f4ca5c6a
YL
1507#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1508 class_shift, hook) \
ecf61c78 1509 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1510 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1511 = { vendor, device, class, class_shift, hook };
1512
1513#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1514 class_shift, hook) \
1515 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1516 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1517#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1518 class_shift, hook) \
1519 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1520 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1521#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1522 class_shift, hook) \
1523 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1524 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1525#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1526 class_shift, hook) \
1527 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1528 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1529#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1530 class_shift, hook) \
1531 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1532 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1533 class_shift, hook)
1534#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1535 class_shift, hook) \
1536 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1537 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1538 class, class_shift, hook)
1539#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1540 class_shift, hook) \
1541 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1542 suspend##hook, vendor, device, class, \
f4ca5c6a 1543 class_shift, hook)
7d2a01b8
AN
1544#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1545 class_shift, hook) \
1546 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1547 suspend_late##hook, vendor, device, \
1548 class, class_shift, hook)
f4ca5c6a 1549
1da177e4
LT
1550#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1551 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1552 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1553#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1554 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1555 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1556#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1557 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1558 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1559#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1560 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1561 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1562#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1563 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1564 resume##hook, vendor, device, \
f4ca5c6a 1565 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1566#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1567 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1568 resume_early##hook, vendor, device, \
f4ca5c6a 1569 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1570#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1571 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1572 suspend##hook, vendor, device, \
f4ca5c6a 1573 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1574#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1575 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1576 suspend_late##hook, vendor, device, \
1577 PCI_ANY_ID, 0, hook)
1da177e4 1578
93177a74 1579#ifdef CONFIG_PCI_QUIRKS
1da177e4 1580void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
12ea6cad 1581struct pci_dev *pci_get_dma_source(struct pci_dev *dev);
ad805758 1582int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1583void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1584#else
1585static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1586 struct pci_dev *dev) { }
12ea6cad
AW
1587static inline struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
1588{
1589 return pci_dev_get(dev);
1590}
ad805758
AW
1591static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1592 u16 acs_flags)
1593{
1594 return -ENOTTY;
1595}
2c744244 1596static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1597#endif
1da177e4 1598
05cca6e5 1599void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1600void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1601void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1602int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1603int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1604 const char *name);
fb7ebfe4 1605void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1606
1da177e4 1607extern int pci_pci_problems;
236561e5 1608#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1609#define PCIPCI_TRITON 2
1610#define PCIPCI_NATOMA 4
1611#define PCIPCI_VIAETBF 8
1612#define PCIPCI_VSFX 16
236561e5
AC
1613#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1614#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1615
4516a618
AN
1616extern unsigned long pci_cardbus_io_size;
1617extern unsigned long pci_cardbus_mem_size;
15856ad5 1618extern u8 pci_dfl_cache_line_size;
ac1aa47b 1619extern u8 pci_cache_line_size;
4516a618 1620
28760489
EB
1621extern unsigned long pci_hotplug_io_size;
1622extern unsigned long pci_hotplug_mem_size;
1623
f7625980 1624/* Architecture-specific versions may override these (weak) */
19792a08 1625void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1626void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1627int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1628 enum pcie_reset_state state);
eca0d467 1629int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1630void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1631void pcibios_penalize_isa_irq(int irq, int active);
575e3348 1632
699c1985
SO
1633#ifdef CONFIG_HIBERNATE_CALLBACKS
1634extern struct dev_pm_ops pcibios_pm_ops;
1635#endif
1636
7752d5cf 1637#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1638void __init pci_mmcfg_early_init(void);
1639void __init pci_mmcfg_late_init(void);
7752d5cf 1640#else
bb63b421 1641static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1642static inline void pci_mmcfg_late_init(void) { }
1643#endif
1644
642c92da 1645int pci_ext_cfg_avail(void);
0ef5f8f6 1646
1684f5dd 1647void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1648
dd7cc44d 1649#ifdef CONFIG_PCI_IOV
f39d5b72
BH
1650int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1651void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1652int pci_num_vf(struct pci_dev *dev);
5a8eb242 1653int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1654int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1655int pci_sriov_get_totalvfs(struct pci_dev *dev);
dd7cc44d
YZ
1656#else
1657static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1658{ return -ENODEV; }
1659static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1660static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1661static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1662{ return 0; }
bff73156 1663static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1664{ return 0; }
bff73156 1665static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1666{ return 0; }
dd7cc44d
YZ
1667#endif
1668
c825bc94 1669#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1670void pci_hp_create_module_link(struct pci_slot *pci_slot);
1671void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1672#endif
1673
d7b7e605
KK
1674/**
1675 * pci_pcie_cap - get the saved PCIe capability offset
1676 * @dev: PCI device
1677 *
1678 * PCIe capability offset is calculated at PCI device initialization
1679 * time and saved in the data structure. This function returns saved
1680 * PCIe capability offset. Using this instead of pci_find_capability()
1681 * reduces unnecessary search in the PCI configuration space. If you
1682 * need to calculate PCIe capability offset from raw device for some
1683 * reasons, please use pci_find_capability() instead.
1684 */
1685static inline int pci_pcie_cap(struct pci_dev *dev)
1686{
1687 return dev->pcie_cap;
1688}
1689
7eb776c4
KK
1690/**
1691 * pci_is_pcie - check if the PCI device is PCI Express capable
1692 * @dev: PCI device
1693 *
a895c28a 1694 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1695 */
1696static inline bool pci_is_pcie(struct pci_dev *dev)
1697{
a895c28a 1698 return pci_pcie_cap(dev);
7eb776c4
KK
1699}
1700
7c9c003c
MS
1701/**
1702 * pcie_caps_reg - get the PCIe Capabilities Register
1703 * @dev: PCI device
1704 */
1705static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1706{
1707 return dev->pcie_flags_reg;
1708}
1709
786e2288
YW
1710/**
1711 * pci_pcie_type - get the PCIe device/port type
1712 * @dev: PCI device
1713 */
1714static inline int pci_pcie_type(const struct pci_dev *dev)
1715{
1c531d82 1716 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1717}
1718
5d990b62 1719void pci_request_acs(void);
ad805758
AW
1720bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1721bool pci_acs_path_enabled(struct pci_dev *start,
1722 struct pci_dev *end, u16 acs_flags);
a2ce7662 1723
7ad506fa
MC
1724#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1725#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1726
1727/* Large Resource Data Type Tag Item Names */
1728#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1729#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1730#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1731
1732#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1733#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1734#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1735
1736/* Small Resource Data Type Tag Item Names */
1737#define PCI_VPD_STIN_END 0x78 /* End */
1738
1739#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1740
1741#define PCI_VPD_SRDT_TIN_MASK 0x78
1742#define PCI_VPD_SRDT_LEN_MASK 0x07
1743
1744#define PCI_VPD_LRDT_TAG_SIZE 3
1745#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1746
e1d5bdab
MC
1747#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1748
4067a854
MC
1749#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1750#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1751#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1752#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1753
a2ce7662
MC
1754/**
1755 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1756 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1757 *
1758 * Returns the extracted Large Resource Data Type length.
1759 */
1760static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1761{
1762 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1763}
1764
7ad506fa
MC
1765/**
1766 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1767 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1768 *
1769 * Returns the extracted Small Resource Data Type length.
1770 */
1771static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1772{
1773 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1774}
1775
e1d5bdab
MC
1776/**
1777 * pci_vpd_info_field_size - Extracts the information field length
1778 * @lrdt: Pointer to the beginning of an information field header
1779 *
1780 * Returns the extracted information field length.
1781 */
1782static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1783{
1784 return info_field[2];
1785}
1786
b55ac1b2
MC
1787/**
1788 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1789 * @buf: Pointer to buffered vpd data
1790 * @off: The offset into the buffer at which to begin the search
1791 * @len: The length of the vpd buffer
1792 * @rdt: The Resource Data Type to search for
1793 *
1794 * Returns the index where the Resource Data Type was found or
1795 * -ENOENT otherwise.
1796 */
1797int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1798
4067a854
MC
1799/**
1800 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1801 * @buf: Pointer to buffered vpd data
1802 * @off: The offset into the buffer at which to begin the search
1803 * @len: The length of the buffer area, relative to off, in which to search
1804 * @kw: The keyword to search for
1805 *
1806 * Returns the index where the information field keyword was found or
1807 * -ENOENT otherwise.
1808 */
1809int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1810 unsigned int len, const char *kw);
1811
98d9f30c
BH
1812/* PCI <-> OF binding helpers */
1813#ifdef CONFIG_OF
1814struct device_node;
f39d5b72
BH
1815void pci_set_of_node(struct pci_dev *dev);
1816void pci_release_of_node(struct pci_dev *dev);
1817void pci_set_bus_of_node(struct pci_bus *bus);
1818void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1819
1820/* Arch may override this (weak) */
723ec4d0 1821struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1822
3df425f3
JC
1823static inline struct device_node *
1824pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1825{
1826 return pdev ? pdev->dev.of_node : NULL;
1827}
1828
ef3b4f8c
BH
1829static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1830{
1831 return bus ? bus->dev.of_node : NULL;
1832}
1833
98d9f30c
BH
1834#else /* CONFIG_OF */
1835static inline void pci_set_of_node(struct pci_dev *dev) { }
1836static inline void pci_release_of_node(struct pci_dev *dev) { }
1837static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1838static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1839#endif /* CONFIG_OF */
1840
eb740b5f
GS
1841#ifdef CONFIG_EEH
1842static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1843{
1844 return pdev->dev.archdata.edev;
1845}
1846#endif
1847
c25dc828
AW
1848int pci_for_each_dma_alias(struct pci_dev *pdev,
1849 int (*fn)(struct pci_dev *pdev,
1850 u16 alias, void *data), void *data);
1851
166e9278
OBC
1852/**
1853 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1854 * @pdev: the PCI device
1855 *
1856 * if the device is PCIE, return NULL
1857 * if the device isn't connected to a PCIe bridge (that is its parent is a
1858 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1859 * parent
1860 */
1861struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1862
1da177e4 1863#endif /* LINUX_PCI_H */