]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
PCI: Remove old serial device IDs
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
607ca46e 32#include <uapi/linux/pci.h>
1da177e4 33
7e7a43c3
AB
34#include <linux/pci_ids.h>
35
85467136
SK
36/*
37 * The PCI interface treats multi-function devices as independent
38 * devices. The slot/function address of each device is encoded
39 * in a single byte as follows:
40 *
41 * 7:3 = slot
42 * 2:0 = function
f7625980
BH
43 *
44 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 45 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 46 * the following kernel-only defines are being added here.
85467136
SK
47 */
48#define PCI_DEVID(bus, devfn) ((((u16)bus) << 8) | devfn)
49/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
50#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
51
f46753c5
AC
52/* pci_slot represents a physical slot */
53struct pci_slot {
54 struct pci_bus *bus; /* The bus this slot is on */
55 struct list_head list; /* node in list of slots on this bus */
56 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
57 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
58 struct kobject kobj;
59};
60
0ad772ec
AC
61static inline const char *pci_slot_name(const struct pci_slot *slot)
62{
63 return kobject_name(&slot->kobj);
64}
65
1da177e4
LT
66/* File state for mmap()s on /proc/bus/pci/X/Y */
67enum pci_mmap_state {
68 pci_mmap_io,
69 pci_mmap_mem
70};
71
72/* This defines the direction arg to the DMA mapping routines. */
73#define PCI_DMA_BIDIRECTIONAL 0
74#define PCI_DMA_TODEVICE 1
75#define PCI_DMA_FROMDEVICE 2
76#define PCI_DMA_NONE 3
77
fde09c6d
YZ
78/*
79 * For PCI devices, the region numbers are assigned this way:
80 */
81enum {
82 /* #0-5: standard PCI resources */
83 PCI_STD_RESOURCES,
84 PCI_STD_RESOURCE_END = 5,
85
86 /* #6: expansion ROM resource */
87 PCI_ROM_RESOURCE,
88
d1b054da
YZ
89 /* device specific resources */
90#ifdef CONFIG_PCI_IOV
91 PCI_IOV_RESOURCES,
92 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
93#endif
94
fde09c6d
YZ
95 /* resources assigned to buses behind the bridge */
96#define PCI_BRIDGE_RESOURCE_NUM 4
97
98 PCI_BRIDGE_RESOURCES,
99 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
100 PCI_BRIDGE_RESOURCE_NUM - 1,
101
102 /* total resources associated with a PCI device */
103 PCI_NUM_RESOURCES,
104
105 /* preserve this for compatibility */
cda57bf9 106 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 107};
1da177e4
LT
108
109typedef int __bitwise pci_power_t;
110
4352dfd5
GKH
111#define PCI_D0 ((pci_power_t __force) 0)
112#define PCI_D1 ((pci_power_t __force) 1)
113#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
114#define PCI_D3hot ((pci_power_t __force) 3)
115#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 116#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 117#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 118
00240c38
AS
119/* Remember to update this when the list above changes! */
120extern const char *pci_power_names[];
121
122static inline const char *pci_power_name(pci_power_t state)
123{
124 return pci_power_names[1 + (int) state];
125}
126
448bd857
HY
127#define PCI_PM_D2_DELAY 200
128#define PCI_PM_D3_WAIT 10
129#define PCI_PM_D3COLD_WAIT 100
130#define PCI_PM_BUS_WAIT 50
aa8c6c93 131
392a1ce7
LV
132/** The pci_channel state describes connectivity between the CPU and
133 * the pci device. If some PCI bus between here and the pci device
134 * has crashed or locked up, this info is reflected here.
135 */
136typedef unsigned int __bitwise pci_channel_state_t;
137
138enum pci_channel_state {
139 /* I/O channel is in normal state */
140 pci_channel_io_normal = (__force pci_channel_state_t) 1,
141
142 /* I/O to channel is blocked */
143 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
144
145 /* PCI card is dead */
146 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
147};
148
f7bdd12d
BK
149typedef unsigned int __bitwise pcie_reset_state_t;
150
151enum pcie_reset_state {
152 /* Reset is NOT asserted (Use to deassert reset) */
153 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
154
f7625980 155 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
156 pcie_warm_reset = (__force pcie_reset_state_t) 2,
157
f7625980 158 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
159 pcie_hot_reset = (__force pcie_reset_state_t) 3
160};
161
ba698ad4
DM
162typedef unsigned short __bitwise pci_dev_flags_t;
163enum pci_dev_flags {
164 /* INTX_DISABLE in PCI_COMMAND register disables MSI
165 * generation too.
166 */
167 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
168 /* Device configuration is irrevocably lost if disabled into D3 */
169 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
6777829c
GR
170 /* Provide indication device is assigned by a Virtual Machine Manager */
171 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) 4,
5757a769
AW
172 /* Flag for quirk use to store if quirk-specific ACS is enabled */
173 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) 8,
ba698ad4
DM
174};
175
e1d3a908
SA
176enum pci_irq_reroute_variant {
177 INTEL_IRQ_REROUTE_VARIANT = 1,
178 MAX_IRQ_REROUTE_VARIANTS = 3
179};
180
6e325a62
MT
181typedef unsigned short __bitwise pci_bus_flags_t;
182enum pci_bus_flags {
d556ad4b
PO
183 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
184 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
185};
186
59da381e
JK
187/* These values come from the PCI Express Spec */
188enum pcie_link_width {
189 PCIE_LNK_WIDTH_RESRV = 0x00,
190 PCIE_LNK_X1 = 0x01,
191 PCIE_LNK_X2 = 0x02,
192 PCIE_LNK_X4 = 0x04,
193 PCIE_LNK_X8 = 0x08,
194 PCIE_LNK_X12 = 0x0C,
195 PCIE_LNK_X16 = 0x10,
196 PCIE_LNK_X32 = 0x20,
197 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
198};
199
536c8cb4
MW
200/* Based on the PCI Hotplug Spec, but some values are made up by us */
201enum pci_bus_speed {
202 PCI_SPEED_33MHz = 0x00,
203 PCI_SPEED_66MHz = 0x01,
204 PCI_SPEED_66MHz_PCIX = 0x02,
205 PCI_SPEED_100MHz_PCIX = 0x03,
206 PCI_SPEED_133MHz_PCIX = 0x04,
207 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
208 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
209 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
210 PCI_SPEED_66MHz_PCIX_266 = 0x09,
211 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
212 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
213 AGP_UNKNOWN = 0x0c,
214 AGP_1X = 0x0d,
215 AGP_2X = 0x0e,
216 AGP_4X = 0x0f,
217 AGP_8X = 0x10,
536c8cb4
MW
218 PCI_SPEED_66MHz_PCIX_533 = 0x11,
219 PCI_SPEED_100MHz_PCIX_533 = 0x12,
220 PCI_SPEED_133MHz_PCIX_533 = 0x13,
221 PCIE_SPEED_2_5GT = 0x14,
222 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 223 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
224 PCI_SPEED_UNKNOWN = 0xff,
225};
226
24a4742f 227struct pci_cap_saved_data {
fd0f7f73
AW
228 u16 cap_nr;
229 bool cap_extended;
24a4742f 230 unsigned int size;
41017f0c
SL
231 u32 data[0];
232};
233
24a4742f
AW
234struct pci_cap_saved_state {
235 struct hlist_node next;
236 struct pci_cap_saved_data cap;
237};
238
7d715a6c 239struct pcie_link_state;
ee69439c 240struct pci_vpd;
d1b054da 241struct pci_sriov;
302b4215 242struct pci_ats;
ee69439c 243
1da177e4
LT
244/*
245 * The pci_dev structure is used to describe PCI devices.
246 */
247struct pci_dev {
1da177e4
LT
248 struct list_head bus_list; /* node in per-bus list */
249 struct pci_bus *bus; /* bus this device is on */
250 struct pci_bus *subordinate; /* bus this device bridges to */
251
252 void *sysdata; /* hook for sys-specific extension */
253 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 254 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
255
256 unsigned int devfn; /* encoded device & function index */
257 unsigned short vendor;
258 unsigned short device;
259 unsigned short subsystem_vendor;
260 unsigned short subsystem_device;
261 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 262 u8 revision; /* PCI revision, low byte of class word */
1da177e4 263 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 264 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
265 u8 msi_cap; /* MSI capability offset */
266 u8 msix_cap; /* MSI-X capability offset */
f7625980 267 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 268 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
269 u8 pin; /* which interrupt pin this device uses */
270 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
1da177e4
LT
271
272 struct pci_driver *driver; /* which driver has allocated this device */
273 u64 dma_mask; /* Mask of the bits of bus address this
274 device implements. Normally this is
275 0xffffffff. You only need to change
276 this if your device has broken DMA
277 or supports 64-bit transfers. */
278
4d57cdfa
FT
279 struct device_dma_parameters dma_parms;
280
1da177e4
LT
281 pci_power_t current_state; /* Current operating state. In ACPI-speak,
282 this is D0-D3, D0 being fully functional,
283 and D3 being off. */
703860ed 284 u8 pm_cap; /* PM capability offset */
337001b6
RW
285 unsigned int pme_support:5; /* Bitmask of states from which PME#
286 can be generated */
c7f48656 287 unsigned int pme_interrupt:1;
379021d5 288 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
289 unsigned int d1_support:1; /* Low power state D1 is supported */
290 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
291 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
292 unsigned int no_d3cold:1; /* D3cold is forbidden */
293 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
294 unsigned int mmio_always_on:1; /* disallow turning off io/mem
295 decoding during bar sizing */
e80bb09d 296 unsigned int wakeup_prepared:1;
448bd857
HY
297 unsigned int runtime_d3cold:1; /* whether go through runtime
298 D3cold, not set for devices
299 powered on/off by the
300 corresponding bridge */
1ae861e6 301 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 302 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 303
7d715a6c 304#ifdef CONFIG_PCIEASPM
f7625980 305 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
306#endif
307
392a1ce7 308 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
309 struct device dev; /* Generic device interface */
310
1da177e4
LT
311 int cfg_size; /* Size of configuration space */
312
313 /*
314 * Instead of touching interrupt line and base address registers
315 * directly, use the values stored here. They might be different!
316 */
317 unsigned int irq;
318 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
319
58d9a38f 320 bool match_driver; /* Skip attaching driver */
1da177e4 321 /* These fields are used by common fixups */
f7625980 322 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
323 unsigned int multifunction:1;/* Part of multi-function device */
324 /* keep track of device state */
8a1bc901 325 unsigned int is_added:1;
1da177e4 326 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 327 unsigned int no_msi:1; /* device may not use msi */
fb51ccbf 328 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 329 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 330 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 331 unsigned int msi_enabled:1;
99dc804d 332 unsigned int msix_enabled:1;
58c3a727 333 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 334 unsigned int is_managed:1;
260d703a 335 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 336 unsigned int state_saved:1;
d1b054da 337 unsigned int is_physfn:1;
dd7cc44d 338 unsigned int is_virtfn:1;
711d5779 339 unsigned int reset_fn:1;
28760489 340 unsigned int is_hotplug_bridge:1;
affb72c3
HY
341 unsigned int __aer_firmware_first_valid:1;
342 unsigned int __aer_firmware_first:1;
fbebb9fd 343 unsigned int broken_intx_masking:1;
2b28ae19 344 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
ba698ad4 345 pci_dev_flags_t dev_flags;
bae94d02 346 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 347
1da177e4 348 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 349 struct hlist_head saved_cap_space;
1da177e4
LT
350 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
351 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
352 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 353 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 354#ifdef CONFIG_PCI_MSI
4aa9bc95 355 struct list_head msi_list;
1c51b50c 356 const struct attribute_group **msi_irq_groups;
ded86d8d 357#endif
94e61088 358 struct pci_vpd *vpd;
466b3ddf 359#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
360 union {
361 struct pci_sriov *sriov; /* SR-IOV capability related */
362 struct pci_dev *physfn; /* the PF this VF is associated with */
363 };
302b4215 364 struct pci_ats *ats; /* Address Translation Service */
d1b054da 365#endif
dbd3fc33 366 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 367 size_t romlen; /* Length of ROM if it's not from the BAR */
1da177e4
LT
368};
369
dda56549
Y
370static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
371{
372#ifdef CONFIG_PCI_IOV
373 if (dev->is_virtfn)
374 dev = dev->physfn;
375#endif
dda56549
Y
376 return dev;
377}
378
3c6e6ae7 379struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 380
1da177e4
LT
381#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
382#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
383
a7369f1f
LV
384static inline int pci_channel_offline(struct pci_dev *pdev)
385{
386 return (pdev->error_state != pci_channel_io_normal);
387}
388
0efd5aab
BH
389struct pci_host_bridge_window {
390 struct list_head list;
391 struct resource *res; /* host bridge aperture (CPU address) */
392 resource_size_t offset; /* bus address + offset = CPU address */
393};
41017f0c 394
5a21d70d 395struct pci_host_bridge {
7b543663 396 struct device dev;
5a21d70d 397 struct pci_bus *bus; /* root bus */
0efd5aab 398 struct list_head windows; /* pci_host_bridge_windows */
4fa2649a
YL
399 void (*release_fn)(struct pci_host_bridge *);
400 void *release_data;
5a21d70d 401};
41017f0c 402
7b543663 403#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
404void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
405 void (*release_fn)(struct pci_host_bridge *),
406 void *release_data);
7b543663 407
6c0cc950
RW
408int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
409
2fe2abf8
BH
410/*
411 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
412 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
413 * buses below host bridges or subtractive decode bridges) go in the list.
414 * Use pci_bus_for_each_resource() to iterate through all the resources.
415 */
416
417/*
418 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
419 * and there's no way to program the bridge with the details of the window.
420 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
421 * decode bit set, because they are explicit and can be programmed with _SRS.
422 */
423#define PCI_SUBTRACTIVE_DECODE 0x1
424
425struct pci_bus_resource {
426 struct list_head list;
427 struct resource *res;
428 unsigned int flags;
429};
4352dfd5
GKH
430
431#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
432
433struct pci_bus {
434 struct list_head node; /* node in list of buses */
435 struct pci_bus *parent; /* parent bus this bridge is on */
436 struct list_head children; /* list of child buses */
437 struct list_head devices; /* list of devices on this bus */
438 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 439 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
440 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
441 struct list_head resources; /* address space routed to this bus */
92f02430 442 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
443
444 struct pci_ops *ops; /* configuration access functions */
0cbdcfcf 445 struct msi_chip *msi; /* MSI controller */
1da177e4
LT
446 void *sysdata; /* hook for sys-specific extension */
447 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
448
449 unsigned char number; /* bus number */
450 unsigned char primary; /* number of primary bridge */
3749c51a
MW
451 unsigned char max_bus_speed; /* enum pci_bus_speed */
452 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
453
454 char name[48];
455
456 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 457 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 458 struct device *bridge;
fd7d1ced 459 struct device dev;
1da177e4
LT
460 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
461 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 462 unsigned int is_added:1;
1da177e4
LT
463};
464
fd7d1ced 465#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 466
79af72d7 467/*
f7625980 468 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 469 * false otherwise
77a0dfcd
BH
470 *
471 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
472 * This is incorrect because "virtual" buses added for SR-IOV (via
473 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
474 */
475static inline bool pci_is_root_bus(struct pci_bus *pbus)
476{
477 return !(pbus->parent);
478}
479
c6bde215
BH
480static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
481{
482 dev = pci_physfn(dev);
483 if (pci_is_root_bus(dev->bus))
484 return NULL;
485
486 return dev->bus->self;
487}
488
16cf0ebc
RW
489#ifdef CONFIG_PCI_MSI
490static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
491{
492 return pci_dev->msi_enabled || pci_dev->msix_enabled;
493}
494#else
495static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
496#endif
497
1da177e4
LT
498/*
499 * Error values that may be returned by PCI functions.
500 */
501#define PCIBIOS_SUCCESSFUL 0x00
502#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
503#define PCIBIOS_BAD_VENDOR_ID 0x83
504#define PCIBIOS_DEVICE_NOT_FOUND 0x86
505#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
506#define PCIBIOS_SET_FAILED 0x88
507#define PCIBIOS_BUFFER_TOO_SMALL 0x89
508
a6961651 509/*
f7625980 510 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
511 */
512static inline int pcibios_err_to_errno(int err)
513{
514 if (err <= PCIBIOS_SUCCESSFUL)
515 return err; /* Assume already errno */
516
517 switch (err) {
518 case PCIBIOS_FUNC_NOT_SUPPORTED:
519 return -ENOENT;
520 case PCIBIOS_BAD_VENDOR_ID:
521 return -EINVAL;
522 case PCIBIOS_DEVICE_NOT_FOUND:
523 return -ENODEV;
524 case PCIBIOS_BAD_REGISTER_NUMBER:
525 return -EFAULT;
526 case PCIBIOS_SET_FAILED:
527 return -EIO;
528 case PCIBIOS_BUFFER_TOO_SMALL:
529 return -ENOSPC;
530 }
531
532 return -ENOTTY;
533}
534
1da177e4
LT
535/* Low-level architecture-dependent routines */
536
537struct pci_ops {
538 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
539 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
540};
541
b6ce068a
MW
542/*
543 * ACPI needs to be able to access PCI config space before we've done a
544 * PCI bus scan and created pci_bus structures.
545 */
f39d5b72
BH
546int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
547 int reg, int len, u32 *val);
548int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
549 int reg, int len, u32 val);
1da177e4
LT
550
551struct pci_bus_region {
0a5ef7b9
BH
552 dma_addr_t start;
553 dma_addr_t end;
1da177e4
LT
554};
555
556struct pci_dynids {
557 spinlock_t lock; /* protects list, index */
558 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
559};
560
f7625980
BH
561
562/*
563 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
564 * a set of callbacks in struct pci_error_handlers, that device driver
565 * will be notified of PCI bus errors, and will be driven to recovery
566 * when an error occurs.
392a1ce7
LV
567 */
568
569typedef unsigned int __bitwise pci_ers_result_t;
570
571enum pci_ers_result {
572 /* no result/none/not supported in device driver */
573 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
574
575 /* Device driver can recover without slot reset */
576 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
577
578 /* Device driver wants slot to be reset. */
579 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
580
581 /* Device has completely failed, is unrecoverable */
582 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
583
584 /* Device driver is fully recovered and operational */
585 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
586
587 /* No AER capabilities registered for the driver */
588 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
589};
590
591/* PCI bus error event callbacks */
05cca6e5 592struct pci_error_handlers {
392a1ce7
LV
593 /* PCI bus error detected on this device */
594 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 595 enum pci_channel_state error);
392a1ce7
LV
596
597 /* MMIO has been re-enabled, but not DMA */
598 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
599
600 /* PCI Express link has been reset */
601 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
602
603 /* PCI slot has been reset */
604 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
605
606 /* Device driver may resume normal operations */
607 void (*resume)(struct pci_dev *dev);
608};
609
392a1ce7 610
1da177e4
LT
611struct module;
612struct pci_driver {
613 struct list_head node;
42b21932 614 const char *name;
1da177e4
LT
615 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
616 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
617 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
618 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
619 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
620 int (*resume_early) (struct pci_dev *dev);
1da177e4 621 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 622 void (*shutdown) (struct pci_dev *dev);
1789382a 623 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 624 const struct pci_error_handlers *err_handler;
1da177e4
LT
625 struct device_driver driver;
626 struct pci_dynids dynids;
627};
628
05cca6e5 629#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 630
90a1ba0c 631/**
9f9351bb 632 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
633 * @_table: device table name
634 *
92e112fd 635 * This macro is deprecated and should not be used in new code.
90a1ba0c 636 */
9f9351bb 637#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 638 const struct pci_device_id _table[]
90a1ba0c 639
1da177e4
LT
640/**
641 * PCI_DEVICE - macro used to describe a specific pci device
642 * @vend: the 16 bit PCI Vendor ID
643 * @dev: the 16 bit PCI Device ID
644 *
645 * This macro is used to create a struct pci_device_id that matches a
646 * specific device. The subvendor and subdevice fields will be set to
647 * PCI_ANY_ID.
648 */
649#define PCI_DEVICE(vend,dev) \
650 .vendor = (vend), .device = (dev), \
651 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
652
3d567e0e
NNS
653/**
654 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
655 * @vend: the 16 bit PCI Vendor ID
656 * @dev: the 16 bit PCI Device ID
657 * @subvend: the 16 bit PCI Subvendor ID
658 * @subdev: the 16 bit PCI Subdevice ID
659 *
660 * This macro is used to create a struct pci_device_id that matches a
661 * specific device with subsystem information.
662 */
663#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
664 .vendor = (vend), .device = (dev), \
665 .subvendor = (subvend), .subdevice = (subdev)
666
1da177e4
LT
667/**
668 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
669 * @dev_class: the class, subclass, prog-if triple for this device
670 * @dev_class_mask: the class mask for this device
671 *
672 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 673 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
674 * fields will be set to PCI_ANY_ID.
675 */
676#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
677 .class = (dev_class), .class_mask = (dev_class_mask), \
678 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
679 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
680
1597cacb
AC
681/**
682 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
683 * @vendor: the vendor name
684 * @device: the 16 bit PCI Device ID
1597cacb
AC
685 *
686 * This macro is used to create a struct pci_device_id that matches a
687 * specific PCI device. The subvendor, and subdevice fields will be set
688 * to PCI_ANY_ID. The macro allows the next field to follow as the device
689 * private data.
690 */
691
692#define PCI_VDEVICE(vendor, device) \
693 PCI_VENDOR_ID_##vendor, (device), \
694 PCI_ANY_ID, PCI_ANY_ID, 0, 0
695
1da177e4
LT
696/* these external functions are only available when PCI support is enabled */
697#ifdef CONFIG_PCI
698
a58674ff 699void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
700
701enum pcie_bus_config_types {
5f39e670 702 PCIE_BUS_TUNE_OFF,
b03e7495 703 PCIE_BUS_SAFE,
5f39e670 704 PCIE_BUS_PERFORMANCE,
b03e7495
JM
705 PCIE_BUS_PEER2PEER,
706};
707
708extern enum pcie_bus_config_types pcie_bus_config;
709
1da177e4
LT
710extern struct bus_type pci_bus_type;
711
f7625980
BH
712/* Do NOT directly access these two variables, unless you are arch-specific PCI
713 * code, or PCI core code. */
1da177e4 714extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 715/* Some device drivers need know if PCI is initiated */
f39d5b72 716int no_pci_devices(void);
1da177e4 717
3c449ed0 718void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
719void pcibios_add_bus(struct pci_bus *bus);
720void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 721void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 722int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 723/* Architecture-specific versions may override this (weak) */
05cca6e5 724char *pcibios_setup(char *str);
1da177e4
LT
725
726/* Used only when drivers/pci/setup.c is used */
3b7a17fc 727resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 728 resource_size_t,
e31dd6e4 729 resource_size_t);
1da177e4
LT
730void pcibios_update_irq(struct pci_dev *, int irq);
731
2d1c8618
BH
732/* Weak but can be overriden by arch */
733void pci_fixup_cardbus(struct pci_bus *);
734
1da177e4
LT
735/* Generic PCI functions used internally */
736
fc279850 737void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 738 struct resource *res);
fc279850 739void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 740 struct pci_bus_region *region);
d1fd4fb6 741void pcibios_scan_specific_bus(int busn);
f39d5b72 742struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 743void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
744struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
745 struct pci_ops *ops, void *sysdata);
de4b2f76 746struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
747struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
748 struct pci_ops *ops, void *sysdata,
749 struct list_head *resources);
98a35831
YL
750int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
751int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
752void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 753struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
754 struct pci_ops *ops, void *sysdata,
755 struct list_head *resources);
05cca6e5
GKH
756struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
757 int busnr);
3749c51a 758void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 759struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
760 const char *name,
761 struct hotplug_slot *hotplug);
f46753c5 762void pci_destroy_slot(struct pci_slot *slot);
1da177e4 763int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 764struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 765void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 766unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 767int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 768void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
769struct resource *pci_find_parent_resource(const struct pci_dev *dev,
770 struct resource *res);
3df425f3 771u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 772int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 773u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
774struct pci_dev *pci_dev_get(struct pci_dev *dev);
775void pci_dev_put(struct pci_dev *dev);
776void pci_remove_bus(struct pci_bus *b);
777void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 778void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
779void pci_stop_root_bus(struct pci_bus *bus);
780void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 781void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 782void pci_sort_breadthfirst(void);
fb8a0d9d
WM
783#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
784#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
785#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
786
787/* Generic PCI functions exported to card drivers */
788
388c8c16
JB
789enum pci_lost_interrupt_reason {
790 PCI_LOST_IRQ_NO_INFORMATION = 0,
791 PCI_LOST_IRQ_DISABLE_MSI,
792 PCI_LOST_IRQ_DISABLE_MSIX,
793 PCI_LOST_IRQ_DISABLE_ACPI,
794};
795enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
796int pci_find_capability(struct pci_dev *dev, int cap);
797int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
798int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 799int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
800int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
801int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 802struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 803
d42552c3
AM
804struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
805 struct pci_dev *from);
05cca6e5 806struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 807 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 808 struct pci_dev *from);
05cca6e5 809struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
810struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
811 unsigned int devfn);
812static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
813 unsigned int devfn)
814{
815 return pci_get_domain_bus_and_slot(0, bus, devfn);
816}
05cca6e5 817struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
818int pci_dev_present(const struct pci_device_id *ids);
819
05cca6e5
GKH
820int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
821 int where, u8 *val);
822int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
823 int where, u16 *val);
824int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
825 int where, u32 *val);
826int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
827 int where, u8 val);
828int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
829 int where, u16 val);
830int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
831 int where, u32 val);
a72b46c3 832struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 833
bf362f75 834static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 835{
05cca6e5 836 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 837}
bf362f75 838static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 839{
05cca6e5 840 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 841}
bf362f75 842static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 843 u32 *val)
1da177e4 844{
05cca6e5 845 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 846}
bf362f75 847static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 848{
05cca6e5 849 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 850}
bf362f75 851static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 852{
05cca6e5 853 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 854}
bf362f75 855static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 856 u32 val)
1da177e4 857{
05cca6e5 858 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
859}
860
8c0d3a02
JL
861int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
862int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
863int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
864int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
865int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
866 u16 clear, u16 set);
867int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
868 u32 clear, u32 set);
869
870static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
871 u16 set)
872{
873 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
874}
875
876static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
877 u32 set)
878{
879 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
880}
881
882static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
883 u16 clear)
884{
885 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
886}
887
888static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
889 u32 clear)
890{
891 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
892}
893
c63587d7
AW
894/* user-space driven config access */
895int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
896int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
897int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
898int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
899int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
900int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
901
4a7fb636 902int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
903int __must_check pci_enable_device_io(struct pci_dev *dev);
904int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 905int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
906int __must_check pcim_enable_device(struct pci_dev *pdev);
907void pcim_pin_device(struct pci_dev *pdev);
908
296ccb08
YS
909static inline int pci_is_enabled(struct pci_dev *pdev)
910{
911 return (atomic_read(&pdev->enable_cnt) > 0);
912}
913
9ac7849e
TH
914static inline int pci_is_managed(struct pci_dev *pdev)
915{
916 return pdev->is_managed;
917}
918
1da177e4 919void pci_disable_device(struct pci_dev *dev);
96c55900
MS
920
921extern unsigned int pcibios_max_latency;
1da177e4 922void pci_set_master(struct pci_dev *dev);
6a479079 923void pci_clear_master(struct pci_dev *dev);
96c55900 924
f7bdd12d 925int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 926int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 927#define HAVE_PCI_SET_MWI
4a7fb636 928int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 929int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 930void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 931void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
932bool pci_intx_mask_supported(struct pci_dev *dev);
933bool pci_check_and_mask_intx(struct pci_dev *dev);
934bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 935void pci_msi_off(struct pci_dev *dev);
4d57cdfa 936int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 937int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 938int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 939int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
940int pcix_get_max_mmrbc(struct pci_dev *dev);
941int pcix_get_mmrbc(struct pci_dev *dev);
942int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 943int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 944int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
945int pcie_get_mps(struct pci_dev *dev);
946int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
947int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
948 enum pcie_link_width *width);
8c1c699f 949int __pci_reset_function(struct pci_dev *dev);
a96d627a 950int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 951int pci_reset_function(struct pci_dev *dev);
61cf16d8 952int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 953int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 954int pci_reset_slot(struct pci_slot *slot);
61cf16d8 955int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 956int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 957int pci_reset_bus(struct pci_bus *bus);
61cf16d8 958int pci_try_reset_bus(struct pci_bus *bus);
64e8674f 959void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 960void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 961int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 962int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 963int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 964bool pci_device_is_present(struct pci_dev *pdev);
1da177e4
LT
965
966/* ROM control related routines */
e416de5e
AC
967int pci_enable_rom(struct pci_dev *pdev);
968void pci_disable_rom(struct pci_dev *pdev);
144a50ea 969void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 970void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 971size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 972void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
973
974/* Power management related routines */
975int pci_save_state(struct pci_dev *dev);
1d3c16a8 976void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 977struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
ffbdd3f7
AW
978int pci_load_and_free_saved_state(struct pci_dev *dev,
979 struct pci_saved_state **state);
fd0f7f73
AW
980struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
981struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
982 u16 cap);
983int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
984int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
985 u16 cap, unsigned int size);
0e5dd46b 986int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
987int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
988pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 989bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 990void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
991int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
992 bool runtime, bool enable);
0235c4fc 993int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
994int pci_prepare_to_sleep(struct pci_dev *dev);
995int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 996bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 997bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 998void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 999
6cbf8214
RW
1000static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1001 bool enable)
1002{
1003 return __pci_enable_wake(dev, state, false, enable);
1004}
1da177e4 1005
425c1b22
AW
1006/* PCI Virtual Channel */
1007int pci_save_vc_state(struct pci_dev *dev);
1008void pci_restore_vc_state(struct pci_dev *dev);
1009void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1010
bb209c82
BH
1011/* For use by arch with custom probe code */
1012void set_pcie_port_type(struct pci_dev *pdev);
1013void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1014
ce5ccdef 1015/* Functions for PCI Hotplug drivers to use */
05cca6e5 1016int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1017unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1018unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1019void pci_lock_rescan_remove(void);
1020void pci_unlock_rescan_remove(void);
ce5ccdef 1021
287d19ce
SH
1022/* Vital product data routines */
1023ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1024ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1025
1da177e4 1026/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1027resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1028void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1029void pci_bus_size_bridges(struct pci_bus *bus);
1030int pci_claim_resource(struct pci_dev *, int);
1031void pci_assign_unassigned_resources(void);
6841ec68 1032void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1033void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1034void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1035void pdev_enable_device(struct pci_dev *);
842de40d 1036int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1037void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1038 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1039#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1040int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1041int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1042void pci_release_regions(struct pci_dev *);
4a7fb636 1043int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1044int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1045void pci_release_region(struct pci_dev *, int);
c87deff7 1046int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1047int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1048void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1049
1050/* drivers/pci/bus.c */
fe830ef6
JL
1051struct pci_bus *pci_bus_get(struct pci_bus *bus);
1052void pci_bus_put(struct pci_bus *bus);
45ca9e97 1053void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1054void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1055 resource_size_t offset);
45ca9e97 1056void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1057void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1058struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1059void pci_bus_remove_resources(struct pci_bus *bus);
1060
89a74ecc 1061#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1062 for (i = 0; \
1063 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1064 i++)
89a74ecc 1065
4a7fb636
AM
1066int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1067 struct resource *res, resource_size_t size,
1068 resource_size_t align, resource_size_t min,
664c2848 1069 unsigned long type_mask,
3b7a17fc
DB
1070 resource_size_t (*alignf)(void *,
1071 const struct resource *,
b26b2d49
DB
1072 resource_size_t,
1073 resource_size_t),
4a7fb636 1074 void *alignf_data);
1da177e4 1075
06cf56e4
BH
1076static inline dma_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1077{
1078 struct pci_bus_region region;
1079
1080 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1081 return region.start;
1082}
1083
863b18f4 1084/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1085int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1086 const char *mod_name);
bba81165
AM
1087
1088/*
1089 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1090 */
1091#define pci_register_driver(driver) \
1092 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1093
05cca6e5 1094void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1095
1096/**
1097 * module_pci_driver() - Helper macro for registering a PCI driver
1098 * @__pci_driver: pci_driver struct
1099 *
1100 * Helper macro for PCI drivers which do not do anything special in module
1101 * init/exit. This eliminates a lot of boilerplate. Each module may only
1102 * use this macro once, and calling it replaces module_init() and module_exit()
1103 */
1104#define module_pci_driver(__pci_driver) \
1105 module_driver(__pci_driver, pci_register_driver, \
1106 pci_unregister_driver)
1107
05cca6e5 1108struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1109int pci_add_dynid(struct pci_driver *drv,
1110 unsigned int vendor, unsigned int device,
1111 unsigned int subvendor, unsigned int subdevice,
1112 unsigned int class, unsigned int class_mask,
1113 unsigned long driver_data);
05cca6e5
GKH
1114const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1115 struct pci_dev *dev);
1116int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1117 int pass);
1da177e4 1118
70298c6e 1119void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1120 void *userdata);
ac7dc65a 1121int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1122unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1123void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1124resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1125 unsigned long type);
cecf4864 1126
3448a19d
DA
1127#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1128#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1129
deb2d2ec 1130int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1131 unsigned int command_bits, u32 flags);
1da177e4
LT
1132/* kmem_cache style wrapper around pci_alloc_consistent() */
1133
f41b1771 1134#include <linux/pci-dma.h>
1da177e4
LT
1135#include <linux/dmapool.h>
1136
1137#define pci_pool dma_pool
1138#define pci_pool_create(name, pdev, size, align, allocation) \
1139 dma_pool_create(name, &pdev->dev, size, align, allocation)
1140#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1141#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1142#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1143
e24c2d96
DM
1144enum pci_dma_burst_strategy {
1145 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
1146 strategy_parameter is N/A */
1147 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
1148 byte boundaries */
1149 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
1150 strategy_parameter byte boundaries */
1151};
1152
1da177e4 1153struct msix_entry {
16dbef4a 1154 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1155 u16 entry; /* driver uses to specify entry, OS writes */
1156};
1157
0366f8f7 1158
4c859804
BH
1159#ifdef CONFIG_PCI_MSI
1160int pci_msi_vec_count(struct pci_dev *dev);
1161int pci_enable_msi_block(struct pci_dev *dev, int nvec);
f39d5b72
BH
1162void pci_msi_shutdown(struct pci_dev *dev);
1163void pci_disable_msi(struct pci_dev *dev);
4c859804 1164int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1165int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1166void pci_msix_shutdown(struct pci_dev *dev);
1167void pci_disable_msix(struct pci_dev *dev);
1168void msi_remove_pci_irq_vectors(struct pci_dev *dev);
1169void pci_restore_msi_state(struct pci_dev *dev);
1170int pci_msi_enabled(void);
4c859804 1171int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1172static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1173{
1174 int rc = pci_enable_msi_range(dev, nvec, nvec);
1175 if (rc < 0)
1176 return rc;
1177 return 0;
1178}
4c859804
BH
1179int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1180 int minvec, int maxvec);
f7fc32cb
AG
1181static inline int pci_enable_msix_exact(struct pci_dev *dev,
1182 struct msix_entry *entries, int nvec)
1183{
1184 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1185 if (rc < 0)
1186 return rc;
1187 return 0;
1188}
4c859804 1189#else
2ee546c4 1190static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
52179dc9 1191static inline int pci_enable_msi_block(struct pci_dev *dev, int nvec)
2ee546c4
BH
1192{ return -ENOSYS; }
1193static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1194static inline void pci_disable_msi(struct pci_dev *dev) { }
1195static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1196static inline int pci_enable_msix(struct pci_dev *dev,
1197 struct msix_entry *entries, int nvec)
2ee546c4
BH
1198{ return -ENOSYS; }
1199static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1200static inline void pci_disable_msix(struct pci_dev *dev) { }
1201static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev) { }
1202static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1203static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1204static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1205 int maxvec)
2ee546c4 1206{ return -ENOSYS; }
f7fc32cb
AG
1207static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1208{ return -ENOSYS; }
302a2523
AG
1209static inline int pci_enable_msix_range(struct pci_dev *dev,
1210 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1211{ return -ENOSYS; }
f7fc32cb
AG
1212static inline int pci_enable_msix_exact(struct pci_dev *dev,
1213 struct msix_entry *entries, int nvec)
1214{ return -ENOSYS; }
1da177e4
LT
1215#endif
1216
ab0724ff 1217#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1218extern bool pcie_ports_disabled;
1219extern bool pcie_ports_auto;
ab0724ff
MT
1220#else
1221#define pcie_ports_disabled true
1222#define pcie_ports_auto false
1223#endif
415e12b2 1224
4c859804 1225#ifdef CONFIG_PCIEASPM
f39d5b72 1226bool pcie_aspm_support_enabled(void);
4c859804
BH
1227#else
1228static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1229#endif
1230
415e12b2
RW
1231#ifdef CONFIG_PCIEAER
1232void pci_no_aer(void);
1233bool pci_aer_available(void);
1234#else
1235static inline void pci_no_aer(void) { }
1236static inline bool pci_aer_available(void) { return false; }
1237#endif
1238
4c859804 1239#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1240void pcie_set_ecrc_checking(struct pci_dev *dev);
1241void pcie_ecrc_get_policy(char *str);
4c859804 1242#else
2ee546c4
BH
1243static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1244static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1245#endif
1246
1c8d7b0a
MW
1247#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1248
8b955b0d 1249#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1250/* The functions a driver should call */
1251int ht_create_irq(struct pci_dev *dev, int idx);
1252void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1253#endif /* CONFIG_HT_IRQ */
1254
f39d5b72
BH
1255void pci_cfg_access_lock(struct pci_dev *dev);
1256bool pci_cfg_access_trylock(struct pci_dev *dev);
1257void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1258
4352dfd5
GKH
1259/*
1260 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1261 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1262 * configuration space.
1263 */
32a2eea7
JG
1264#ifdef CONFIG_PCI_DOMAINS
1265extern int pci_domains_supported;
1266#else
1267enum { pci_domains_supported = 0 };
2ee546c4
BH
1268static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1269static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
32a2eea7 1270#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1271
95a8b6ef
MT
1272/* some architectures require additional setup to direct VGA traffic */
1273typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1274 unsigned int command_bits, u32 flags);
f39d5b72 1275void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1276
4352dfd5 1277#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1278
1279/*
1280 * If the system does not have PCI, clearly these return errors. Define
1281 * these as simple inline functions to avoid hair in drivers.
1282 */
1283
05cca6e5
GKH
1284#define _PCI_NOP(o, s, t) \
1285 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1286 int where, t val) \
1da177e4 1287 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1288
1289#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1290 _PCI_NOP(o, word, u16 x) \
1291 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1292_PCI_NOP_ALL(read, *)
1293_PCI_NOP_ALL(write,)
1294
d42552c3 1295static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1296 unsigned int device,
1297 struct pci_dev *from)
2ee546c4 1298{ return NULL; }
d42552c3 1299
05cca6e5
GKH
1300static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1301 unsigned int device,
1302 unsigned int ss_vendor,
1303 unsigned int ss_device,
b08508c4 1304 struct pci_dev *from)
2ee546c4 1305{ return NULL; }
1da177e4 1306
05cca6e5
GKH
1307static inline struct pci_dev *pci_get_class(unsigned int class,
1308 struct pci_dev *from)
2ee546c4 1309{ return NULL; }
1da177e4
LT
1310
1311#define pci_dev_present(ids) (0)
ed4aaadb 1312#define no_pci_devices() (1)
1da177e4
LT
1313#define pci_dev_put(dev) do { } while (0)
1314
2ee546c4
BH
1315static inline void pci_set_master(struct pci_dev *dev) { }
1316static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1317static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1318static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1319{ return -EIO; }
80be0385 1320static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1321{ return -EIO; }
4d57cdfa
FT
1322static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1323 unsigned int size)
2ee546c4 1324{ return -EIO; }
59fc67de
FT
1325static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1326 unsigned long mask)
2ee546c4 1327{ return -EIO; }
05cca6e5 1328static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1329{ return -EBUSY; }
05cca6e5
GKH
1330static inline int __pci_register_driver(struct pci_driver *drv,
1331 struct module *owner)
2ee546c4 1332{ return 0; }
05cca6e5 1333static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1334{ return 0; }
1335static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1336static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1337{ return 0; }
05cca6e5
GKH
1338static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1339 int cap)
2ee546c4 1340{ return 0; }
05cca6e5 1341static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1342{ return 0; }
05cca6e5 1343
1da177e4 1344/* Power management related routines */
2ee546c4
BH
1345static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1346static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1347static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1348{ return 0; }
3449248c 1349static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1350{ return 0; }
05cca6e5
GKH
1351static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1352 pm_message_t state)
2ee546c4 1353{ return PCI_D0; }
05cca6e5
GKH
1354static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1355 int enable)
2ee546c4 1356{ return 0; }
48a92a81 1357
05cca6e5 1358static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1359{ return -EIO; }
1360static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1361
a46e8126
KG
1362#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1363
2ee546c4 1364static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1365static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1366{ return 0; }
2ee546c4 1367static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1368
d80d0217
RD
1369static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1370{ return NULL; }
d80d0217
RD
1371static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1372 unsigned int devfn)
1373{ return NULL; }
d80d0217
RD
1374static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1375 unsigned int devfn)
1376{ return NULL; }
1377
2ee546c4
BH
1378static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1379static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
12ea6cad 1380
fb8a0d9d
WM
1381#define dev_is_pci(d) (false)
1382#define dev_is_pf(d) (false)
1383#define dev_num_vf(d) (0)
4352dfd5 1384#endif /* CONFIG_PCI */
1da177e4 1385
4352dfd5
GKH
1386/* Include architecture-dependent settings and functions */
1387
1388#include <asm/pci.h>
1da177e4
LT
1389
1390/* these helpers provide future and backwards compatibility
1391 * for accessing popular PCI BAR info */
05cca6e5
GKH
1392#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1393#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1394#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1395#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1396 ((pci_resource_start((dev), (bar)) == 0 && \
1397 pci_resource_end((dev), (bar)) == \
1398 pci_resource_start((dev), (bar))) ? 0 : \
1399 \
1400 (pci_resource_end((dev), (bar)) - \
1401 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1402
1403/* Similar to the helpers above, these manipulate per-pci_dev
1404 * driver-specific data. They are really just a wrapper around
1405 * the generic device structure functions of these calls.
1406 */
05cca6e5 1407static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1408{
1409 return dev_get_drvdata(&pdev->dev);
1410}
1411
05cca6e5 1412static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1413{
1414 dev_set_drvdata(&pdev->dev, data);
1415}
1416
1417/* If you want to know what to call your pci_dev, ask this function.
1418 * Again, it's a wrapper around the generic device.
1419 */
2fc90f61 1420static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1421{
c6c4f070 1422 return dev_name(&pdev->dev);
1da177e4
LT
1423}
1424
2311b1f2
ME
1425
1426/* Some archs don't want to expose struct resource to userland as-is
1427 * in sysfs and /proc
1428 */
1429#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1430static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1431 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1432 resource_size_t *end)
2311b1f2
ME
1433{
1434 *start = rsrc->start;
1435 *end = rsrc->end;
1436}
1437#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1438
1439
1da177e4
LT
1440/*
1441 * The world is not perfect and supplies us with broken PCI devices.
1442 * For at least a part of these bugs we need a work-around, so both
1443 * generic (drivers/pci/quirks.c) and per-architecture code can define
1444 * fixup hooks to be called for particular buggy devices.
1445 */
1446
1447struct pci_fixup {
f4ca5c6a
YL
1448 u16 vendor; /* You can use PCI_ANY_ID here of course */
1449 u16 device; /* You can use PCI_ANY_ID here of course */
1450 u32 class; /* You can use PCI_ANY_ID here too */
1451 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1452 void (*hook)(struct pci_dev *dev);
1453};
1454
1455enum pci_fixup_pass {
1456 pci_fixup_early, /* Before probing BARs */
1457 pci_fixup_header, /* After reading configuration header */
1458 pci_fixup_final, /* Final phase of device fixups */
1459 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1460 pci_fixup_resume, /* pci_device_resume() */
1461 pci_fixup_suspend, /* pci_device_suspend */
1462 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1463};
1464
1465/* Anonymous variables would be nice... */
f4ca5c6a
YL
1466#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1467 class_shift, hook) \
ecf61c78 1468 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1469 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1470 = { vendor, device, class, class_shift, hook };
1471
1472#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1473 class_shift, hook) \
1474 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1475 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1476#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1477 class_shift, hook) \
1478 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1479 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1480#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1481 class_shift, hook) \
1482 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1483 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1484#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1485 class_shift, hook) \
1486 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1487 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1488#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1489 class_shift, hook) \
1490 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1491 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1492 class_shift, hook)
1493#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1494 class_shift, hook) \
1495 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1496 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1497 class, class_shift, hook)
1498#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1499 class_shift, hook) \
1500 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1501 suspend##hook, vendor, device, class, \
f4ca5c6a
YL
1502 class_shift, hook)
1503
1da177e4
LT
1504#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1505 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1506 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1507#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1508 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1509 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1510#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1511 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1512 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1513#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1514 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1515 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1516#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1517 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1518 resume##hook, vendor, device, \
f4ca5c6a 1519 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1520#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1521 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1522 resume_early##hook, vendor, device, \
f4ca5c6a 1523 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1524#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1525 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1526 suspend##hook, vendor, device, \
f4ca5c6a 1527 PCI_ANY_ID, 0, hook)
1da177e4 1528
93177a74 1529#ifdef CONFIG_PCI_QUIRKS
1da177e4 1530void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
12ea6cad 1531struct pci_dev *pci_get_dma_source(struct pci_dev *dev);
ad805758 1532int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1533void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1534#else
1535static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1536 struct pci_dev *dev) { }
12ea6cad
AW
1537static inline struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
1538{
1539 return pci_dev_get(dev);
1540}
ad805758
AW
1541static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1542 u16 acs_flags)
1543{
1544 return -ENOTTY;
1545}
2c744244 1546static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1547#endif
1da177e4 1548
05cca6e5 1549void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1550void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1551void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1552int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1553int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1554 const char *name);
fb7ebfe4 1555void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1556
1da177e4 1557extern int pci_pci_problems;
236561e5 1558#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1559#define PCIPCI_TRITON 2
1560#define PCIPCI_NATOMA 4
1561#define PCIPCI_VIAETBF 8
1562#define PCIPCI_VSFX 16
236561e5
AC
1563#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1564#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1565
4516a618
AN
1566extern unsigned long pci_cardbus_io_size;
1567extern unsigned long pci_cardbus_mem_size;
15856ad5 1568extern u8 pci_dfl_cache_line_size;
ac1aa47b 1569extern u8 pci_cache_line_size;
4516a618 1570
28760489
EB
1571extern unsigned long pci_hotplug_io_size;
1572extern unsigned long pci_hotplug_mem_size;
1573
f7625980 1574/* Architecture-specific versions may override these (weak) */
19792a08
AB
1575int pcibios_add_platform_entries(struct pci_dev *dev);
1576void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1577void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1578int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1579 enum pcie_reset_state state);
eca0d467 1580int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1581void pcibios_release_device(struct pci_dev *dev);
575e3348 1582
699c1985
SO
1583#ifdef CONFIG_HIBERNATE_CALLBACKS
1584extern struct dev_pm_ops pcibios_pm_ops;
1585#endif
1586
7752d5cf 1587#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1588void __init pci_mmcfg_early_init(void);
1589void __init pci_mmcfg_late_init(void);
7752d5cf 1590#else
bb63b421 1591static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1592static inline void pci_mmcfg_late_init(void) { }
1593#endif
1594
642c92da 1595int pci_ext_cfg_avail(void);
0ef5f8f6 1596
1684f5dd 1597void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1598
dd7cc44d 1599#ifdef CONFIG_PCI_IOV
f39d5b72
BH
1600int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1601void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1602int pci_num_vf(struct pci_dev *dev);
5a8eb242 1603int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1604int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1605int pci_sriov_get_totalvfs(struct pci_dev *dev);
dd7cc44d
YZ
1606#else
1607static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1608{ return -ENODEV; }
1609static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1610static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1611static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1612{ return 0; }
bff73156 1613static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1614{ return 0; }
bff73156 1615static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1616{ return 0; }
dd7cc44d
YZ
1617#endif
1618
c825bc94 1619#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1620void pci_hp_create_module_link(struct pci_slot *pci_slot);
1621void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1622#endif
1623
d7b7e605
KK
1624/**
1625 * pci_pcie_cap - get the saved PCIe capability offset
1626 * @dev: PCI device
1627 *
1628 * PCIe capability offset is calculated at PCI device initialization
1629 * time and saved in the data structure. This function returns saved
1630 * PCIe capability offset. Using this instead of pci_find_capability()
1631 * reduces unnecessary search in the PCI configuration space. If you
1632 * need to calculate PCIe capability offset from raw device for some
1633 * reasons, please use pci_find_capability() instead.
1634 */
1635static inline int pci_pcie_cap(struct pci_dev *dev)
1636{
1637 return dev->pcie_cap;
1638}
1639
7eb776c4
KK
1640/**
1641 * pci_is_pcie - check if the PCI device is PCI Express capable
1642 * @dev: PCI device
1643 *
a895c28a 1644 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1645 */
1646static inline bool pci_is_pcie(struct pci_dev *dev)
1647{
a895c28a 1648 return pci_pcie_cap(dev);
7eb776c4
KK
1649}
1650
7c9c003c
MS
1651/**
1652 * pcie_caps_reg - get the PCIe Capabilities Register
1653 * @dev: PCI device
1654 */
1655static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1656{
1657 return dev->pcie_flags_reg;
1658}
1659
786e2288
YW
1660/**
1661 * pci_pcie_type - get the PCIe device/port type
1662 * @dev: PCI device
1663 */
1664static inline int pci_pcie_type(const struct pci_dev *dev)
1665{
1c531d82 1666 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1667}
1668
5d990b62 1669void pci_request_acs(void);
ad805758
AW
1670bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1671bool pci_acs_path_enabled(struct pci_dev *start,
1672 struct pci_dev *end, u16 acs_flags);
a2ce7662 1673
7ad506fa
MC
1674#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1675#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1676
1677/* Large Resource Data Type Tag Item Names */
1678#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1679#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1680#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1681
1682#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1683#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1684#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1685
1686/* Small Resource Data Type Tag Item Names */
1687#define PCI_VPD_STIN_END 0x78 /* End */
1688
1689#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1690
1691#define PCI_VPD_SRDT_TIN_MASK 0x78
1692#define PCI_VPD_SRDT_LEN_MASK 0x07
1693
1694#define PCI_VPD_LRDT_TAG_SIZE 3
1695#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1696
e1d5bdab
MC
1697#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1698
4067a854
MC
1699#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1700#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1701#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1702#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1703
a2ce7662
MC
1704/**
1705 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1706 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1707 *
1708 * Returns the extracted Large Resource Data Type length.
1709 */
1710static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1711{
1712 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1713}
1714
7ad506fa
MC
1715/**
1716 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1717 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1718 *
1719 * Returns the extracted Small Resource Data Type length.
1720 */
1721static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1722{
1723 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1724}
1725
e1d5bdab
MC
1726/**
1727 * pci_vpd_info_field_size - Extracts the information field length
1728 * @lrdt: Pointer to the beginning of an information field header
1729 *
1730 * Returns the extracted information field length.
1731 */
1732static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1733{
1734 return info_field[2];
1735}
1736
b55ac1b2
MC
1737/**
1738 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1739 * @buf: Pointer to buffered vpd data
1740 * @off: The offset into the buffer at which to begin the search
1741 * @len: The length of the vpd buffer
1742 * @rdt: The Resource Data Type to search for
1743 *
1744 * Returns the index where the Resource Data Type was found or
1745 * -ENOENT otherwise.
1746 */
1747int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1748
4067a854
MC
1749/**
1750 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1751 * @buf: Pointer to buffered vpd data
1752 * @off: The offset into the buffer at which to begin the search
1753 * @len: The length of the buffer area, relative to off, in which to search
1754 * @kw: The keyword to search for
1755 *
1756 * Returns the index where the information field keyword was found or
1757 * -ENOENT otherwise.
1758 */
1759int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1760 unsigned int len, const char *kw);
1761
98d9f30c
BH
1762/* PCI <-> OF binding helpers */
1763#ifdef CONFIG_OF
1764struct device_node;
f39d5b72
BH
1765void pci_set_of_node(struct pci_dev *dev);
1766void pci_release_of_node(struct pci_dev *dev);
1767void pci_set_bus_of_node(struct pci_bus *bus);
1768void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1769
1770/* Arch may override this (weak) */
723ec4d0 1771struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1772
3df425f3
JC
1773static inline struct device_node *
1774pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1775{
1776 return pdev ? pdev->dev.of_node : NULL;
1777}
1778
ef3b4f8c
BH
1779static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1780{
1781 return bus ? bus->dev.of_node : NULL;
1782}
1783
98d9f30c
BH
1784#else /* CONFIG_OF */
1785static inline void pci_set_of_node(struct pci_dev *dev) { }
1786static inline void pci_release_of_node(struct pci_dev *dev) { }
1787static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1788static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1789#endif /* CONFIG_OF */
1790
eb740b5f
GS
1791#ifdef CONFIG_EEH
1792static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1793{
1794 return pdev->dev.archdata.edev;
1795}
1796#endif
1797
166e9278
OBC
1798/**
1799 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1800 * @pdev: the PCI device
1801 *
1802 * if the device is PCIE, return NULL
1803 * if the device isn't connected to a PCIe bridge (that is its parent is a
1804 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1805 * parent
1806 */
1807struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1808
1da177e4 1809#endif /* LINUX_PCI_H */