]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
Merge branches 'for-4.4/upstream-fixes', 'for-4.5/async-suspend', 'for-4.5/container...
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
14d76b68 32#include <linux/resource_ext.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35#include <linux/pci_ids.h>
36
85467136
SK
37/*
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
41 *
42 * 7:3 = slot
43 * 2:0 = function
f7625980
BH
44 *
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 46 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 47 * the following kernel-only defines are being added here.
85467136 48 */
63ddc0b8 49#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
73/* This defines the direction arg to the DMA mapping routines. */
74#define PCI_DMA_BIDIRECTIONAL 0
75#define PCI_DMA_TODEVICE 1
76#define PCI_DMA_FROMDEVICE 2
77#define PCI_DMA_NONE 3
78
fde09c6d
YZ
79/*
80 * For PCI devices, the region numbers are assigned this way:
81 */
82enum {
83 /* #0-5: standard PCI resources */
84 PCI_STD_RESOURCES,
85 PCI_STD_RESOURCE_END = 5,
86
87 /* #6: expansion ROM resource */
88 PCI_ROM_RESOURCE,
89
d1b054da
YZ
90 /* device specific resources */
91#ifdef CONFIG_PCI_IOV
92 PCI_IOV_RESOURCES,
93 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
94#endif
95
fde09c6d
YZ
96 /* resources assigned to buses behind the bridge */
97#define PCI_BRIDGE_RESOURCE_NUM 4
98
99 PCI_BRIDGE_RESOURCES,
100 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
101 PCI_BRIDGE_RESOURCE_NUM - 1,
102
103 /* total resources associated with a PCI device */
104 PCI_NUM_RESOURCES,
105
106 /* preserve this for compatibility */
cda57bf9 107 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 108};
1da177e4
LT
109
110typedef int __bitwise pci_power_t;
111
4352dfd5
GKH
112#define PCI_D0 ((pci_power_t __force) 0)
113#define PCI_D1 ((pci_power_t __force) 1)
114#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
115#define PCI_D3hot ((pci_power_t __force) 3)
116#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 117#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 118#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 119
00240c38
AS
120/* Remember to update this when the list above changes! */
121extern const char *pci_power_names[];
122
123static inline const char *pci_power_name(pci_power_t state)
124{
125 return pci_power_names[1 + (int) state];
126}
127
448bd857
HY
128#define PCI_PM_D2_DELAY 200
129#define PCI_PM_D3_WAIT 10
130#define PCI_PM_D3COLD_WAIT 100
131#define PCI_PM_BUS_WAIT 50
aa8c6c93 132
392a1ce7
LV
133/** The pci_channel state describes connectivity between the CPU and
134 * the pci device. If some PCI bus between here and the pci device
135 * has crashed or locked up, this info is reflected here.
136 */
137typedef unsigned int __bitwise pci_channel_state_t;
138
139enum pci_channel_state {
140 /* I/O channel is in normal state */
141 pci_channel_io_normal = (__force pci_channel_state_t) 1,
142
143 /* I/O to channel is blocked */
144 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
145
146 /* PCI card is dead */
147 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
148};
149
f7bdd12d
BK
150typedef unsigned int __bitwise pcie_reset_state_t;
151
152enum pcie_reset_state {
153 /* Reset is NOT asserted (Use to deassert reset) */
154 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
155
f7625980 156 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
157 pcie_warm_reset = (__force pcie_reset_state_t) 2,
158
f7625980 159 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
160 pcie_hot_reset = (__force pcie_reset_state_t) 3
161};
162
ba698ad4
DM
163typedef unsigned short __bitwise pci_dev_flags_t;
164enum pci_dev_flags {
165 /* INTX_DISABLE in PCI_COMMAND register disables MSI
166 * generation too.
167 */
6b121592 168 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 169 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 170 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 171 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 172 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 173 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 174 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
175 /* Flag to indicate the device uses dma_alias_devfn */
176 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
c8fe16e3
AW
177 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
178 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
179 /* Do not use bus resets for device */
180 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
181 /* Do not use PM reset even if device advertises NoSoftRst- */
182 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
183 /* Get VPD from function 0 VPD */
184 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ba698ad4
DM
185};
186
e1d3a908
SA
187enum pci_irq_reroute_variant {
188 INTEL_IRQ_REROUTE_VARIANT = 1,
189 MAX_IRQ_REROUTE_VARIANTS = 3
190};
191
6e325a62
MT
192typedef unsigned short __bitwise pci_bus_flags_t;
193enum pci_bus_flags {
d556ad4b
PO
194 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
195 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
196};
197
59da381e
JK
198/* These values come from the PCI Express Spec */
199enum pcie_link_width {
200 PCIE_LNK_WIDTH_RESRV = 0x00,
201 PCIE_LNK_X1 = 0x01,
202 PCIE_LNK_X2 = 0x02,
203 PCIE_LNK_X4 = 0x04,
204 PCIE_LNK_X8 = 0x08,
205 PCIE_LNK_X12 = 0x0C,
206 PCIE_LNK_X16 = 0x10,
207 PCIE_LNK_X32 = 0x20,
208 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
209};
210
536c8cb4
MW
211/* Based on the PCI Hotplug Spec, but some values are made up by us */
212enum pci_bus_speed {
213 PCI_SPEED_33MHz = 0x00,
214 PCI_SPEED_66MHz = 0x01,
215 PCI_SPEED_66MHz_PCIX = 0x02,
216 PCI_SPEED_100MHz_PCIX = 0x03,
217 PCI_SPEED_133MHz_PCIX = 0x04,
218 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
219 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
220 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
221 PCI_SPEED_66MHz_PCIX_266 = 0x09,
222 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
223 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
224 AGP_UNKNOWN = 0x0c,
225 AGP_1X = 0x0d,
226 AGP_2X = 0x0e,
227 AGP_4X = 0x0f,
228 AGP_8X = 0x10,
536c8cb4
MW
229 PCI_SPEED_66MHz_PCIX_533 = 0x11,
230 PCI_SPEED_100MHz_PCIX_533 = 0x12,
231 PCI_SPEED_133MHz_PCIX_533 = 0x13,
232 PCIE_SPEED_2_5GT = 0x14,
233 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 234 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
235 PCI_SPEED_UNKNOWN = 0xff,
236};
237
24a4742f 238struct pci_cap_saved_data {
fd0f7f73
AW
239 u16 cap_nr;
240 bool cap_extended;
24a4742f 241 unsigned int size;
41017f0c
SL
242 u32 data[0];
243};
244
24a4742f
AW
245struct pci_cap_saved_state {
246 struct hlist_node next;
247 struct pci_cap_saved_data cap;
248};
249
7d715a6c 250struct pcie_link_state;
ee69439c 251struct pci_vpd;
d1b054da 252struct pci_sriov;
302b4215 253struct pci_ats;
ee69439c 254
1da177e4
LT
255/*
256 * The pci_dev structure is used to describe PCI devices.
257 */
258struct pci_dev {
1da177e4
LT
259 struct list_head bus_list; /* node in per-bus list */
260 struct pci_bus *bus; /* bus this device is on */
261 struct pci_bus *subordinate; /* bus this device bridges to */
262
263 void *sysdata; /* hook for sys-specific extension */
264 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 265 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
266
267 unsigned int devfn; /* encoded device & function index */
268 unsigned short vendor;
269 unsigned short device;
270 unsigned short subsystem_vendor;
271 unsigned short subsystem_device;
272 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 273 u8 revision; /* PCI revision, low byte of class word */
1da177e4 274 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 275 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
276 u8 msi_cap; /* MSI capability offset */
277 u8 msix_cap; /* MSI-X capability offset */
f7625980 278 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 279 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
280 u8 pin; /* which interrupt pin this device uses */
281 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 282 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
283
284 struct pci_driver *driver; /* which driver has allocated this device */
285 u64 dma_mask; /* Mask of the bits of bus address this
286 device implements. Normally this is
287 0xffffffff. You only need to change
288 this if your device has broken DMA
289 or supports 64-bit transfers. */
290
4d57cdfa
FT
291 struct device_dma_parameters dma_parms;
292
1da177e4
LT
293 pci_power_t current_state; /* Current operating state. In ACPI-speak,
294 this is D0-D3, D0 being fully functional,
295 and D3 being off. */
703860ed 296 u8 pm_cap; /* PM capability offset */
337001b6
RW
297 unsigned int pme_support:5; /* Bitmask of states from which PME#
298 can be generated */
c7f48656 299 unsigned int pme_interrupt:1;
379021d5 300 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
301 unsigned int d1_support:1; /* Low power state D1 is supported */
302 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
303 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
304 unsigned int no_d3cold:1; /* D3cold is forbidden */
305 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
306 unsigned int mmio_always_on:1; /* disallow turning off io/mem
307 decoding during bar sizing */
e80bb09d 308 unsigned int wakeup_prepared:1;
448bd857
HY
309 unsigned int runtime_d3cold:1; /* whether go through runtime
310 D3cold, not set for devices
311 powered on/off by the
312 corresponding bridge */
b440bde7 313 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
1ae861e6 314 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 315 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 316
7d715a6c 317#ifdef CONFIG_PCIEASPM
f7625980 318 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
319#endif
320
392a1ce7 321 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
322 struct device dev; /* Generic device interface */
323
1da177e4
LT
324 int cfg_size; /* Size of configuration space */
325
326 /*
327 * Instead of touching interrupt line and base address registers
328 * directly, use the values stored here. They might be different!
329 */
330 unsigned int irq;
331 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
332
58d9a38f 333 bool match_driver; /* Skip attaching driver */
1da177e4 334 /* These fields are used by common fixups */
f7625980 335 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
336 unsigned int multifunction:1;/* Part of multi-function device */
337 /* keep track of device state */
8a1bc901 338 unsigned int is_added:1;
1da177e4 339 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 340 unsigned int no_msi:1; /* device may not use msi */
f144d149 341 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 342 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 343 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 344 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 345 unsigned int msi_enabled:1;
99dc804d 346 unsigned int msix_enabled:1;
58c3a727 347 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 348 unsigned int ats_enabled:1; /* Address Translation Service */
9ac7849e 349 unsigned int is_managed:1;
260d703a 350 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 351 unsigned int state_saved:1;
d1b054da 352 unsigned int is_physfn:1;
dd7cc44d 353 unsigned int is_virtfn:1;
711d5779 354 unsigned int reset_fn:1;
28760489 355 unsigned int is_hotplug_bridge:1;
affb72c3
HY
356 unsigned int __aer_firmware_first_valid:1;
357 unsigned int __aer_firmware_first:1;
fbebb9fd 358 unsigned int broken_intx_masking:1;
2b28ae19 359 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 360 unsigned int irq_managed:1;
d0751b98 361 unsigned int has_secondary_link:1;
ba698ad4 362 pci_dev_flags_t dev_flags;
bae94d02 363 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 364
1da177e4 365 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 366 struct hlist_head saved_cap_space;
1da177e4
LT
367 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
368 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
369 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 370 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 371#ifdef CONFIG_PCI_MSI
1c51b50c 372 const struct attribute_group **msi_irq_groups;
ded86d8d 373#endif
94e61088 374 struct pci_vpd *vpd;
466b3ddf 375#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
376 union {
377 struct pci_sriov *sriov; /* SR-IOV capability related */
378 struct pci_dev *physfn; /* the PF this VF is associated with */
379 };
67930995
BH
380 u16 ats_cap; /* ATS Capability offset */
381 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 382 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
d1b054da 383#endif
dbd3fc33 384 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 385 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 386 char *driver_override; /* Driver name to force a match */
1da177e4
LT
387};
388
dda56549
Y
389static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
390{
391#ifdef CONFIG_PCI_IOV
392 if (dev->is_virtfn)
393 dev = dev->physfn;
394#endif
dda56549
Y
395 return dev;
396}
397
3c6e6ae7 398struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 399
1da177e4
LT
400#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
401#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
402
a7369f1f
LV
403static inline int pci_channel_offline(struct pci_dev *pdev)
404{
405 return (pdev->error_state != pci_channel_io_normal);
406}
407
5a21d70d 408struct pci_host_bridge {
7b543663 409 struct device dev;
5a21d70d 410 struct pci_bus *bus; /* root bus */
14d76b68 411 struct list_head windows; /* resource_entry */
4fa2649a
YL
412 void (*release_fn)(struct pci_host_bridge *);
413 void *release_data;
e33caa82 414 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
7c7a0e94
GP
415 /* Resource alignment requirements */
416 resource_size_t (*align_resource)(struct pci_dev *dev,
417 const struct resource *res,
418 resource_size_t start,
419 resource_size_t size,
420 resource_size_t align);
5a21d70d 421};
41017f0c 422
7b543663 423#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94
GP
424
425struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
426
4fa2649a
YL
427void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
428 void (*release_fn)(struct pci_host_bridge *),
429 void *release_data);
7b543663 430
6c0cc950
RW
431int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
432
2fe2abf8
BH
433/*
434 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
435 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
436 * buses below host bridges or subtractive decode bridges) go in the list.
437 * Use pci_bus_for_each_resource() to iterate through all the resources.
438 */
439
440/*
441 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
442 * and there's no way to program the bridge with the details of the window.
443 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
444 * decode bit set, because they are explicit and can be programmed with _SRS.
445 */
446#define PCI_SUBTRACTIVE_DECODE 0x1
447
448struct pci_bus_resource {
449 struct list_head list;
450 struct resource *res;
451 unsigned int flags;
452};
4352dfd5
GKH
453
454#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
455
456struct pci_bus {
457 struct list_head node; /* node in list of buses */
458 struct pci_bus *parent; /* parent bus this bridge is on */
459 struct list_head children; /* list of child buses */
460 struct list_head devices; /* list of devices on this bus */
461 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
462 struct list_head slots; /* list of slots on this bus;
463 protected by pci_slot_mutex */
2fe2abf8
BH
464 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
465 struct list_head resources; /* address space routed to this bus */
92f02430 466 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
467
468 struct pci_ops *ops; /* configuration access functions */
c2791b80 469 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
470 void *sysdata; /* hook for sys-specific extension */
471 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
472
473 unsigned char number; /* bus number */
474 unsigned char primary; /* number of primary bridge */
3749c51a
MW
475 unsigned char max_bus_speed; /* enum pci_bus_speed */
476 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
477#ifdef CONFIG_PCI_DOMAINS_GENERIC
478 int domain_nr;
479#endif
1da177e4
LT
480
481 char name[48];
482
483 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 484 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 485 struct device *bridge;
fd7d1ced 486 struct device dev;
1da177e4
LT
487 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
488 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 489 unsigned int is_added:1;
1da177e4
LT
490};
491
fd7d1ced 492#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 493
79af72d7 494/*
f7625980 495 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 496 * false otherwise
77a0dfcd
BH
497 *
498 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
499 * This is incorrect because "virtual" buses added for SR-IOV (via
500 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
501 */
502static inline bool pci_is_root_bus(struct pci_bus *pbus)
503{
504 return !(pbus->parent);
505}
506
1c86438c
YW
507/**
508 * pci_is_bridge - check if the PCI device is a bridge
509 * @dev: PCI device
510 *
511 * Return true if the PCI device is bridge whether it has subordinate
512 * or not.
513 */
514static inline bool pci_is_bridge(struct pci_dev *dev)
515{
516 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
517 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
518}
519
c6bde215
BH
520static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
521{
522 dev = pci_physfn(dev);
523 if (pci_is_root_bus(dev->bus))
524 return NULL;
525
526 return dev->bus->self;
527}
528
6675a601
MK
529struct device *pci_get_host_bridge_device(struct pci_dev *dev);
530void pci_put_host_bridge_device(struct device *dev);
531
16cf0ebc
RW
532#ifdef CONFIG_PCI_MSI
533static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
534{
535 return pci_dev->msi_enabled || pci_dev->msix_enabled;
536}
537#else
538static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
539#endif
540
1da177e4
LT
541/*
542 * Error values that may be returned by PCI functions.
543 */
544#define PCIBIOS_SUCCESSFUL 0x00
545#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
546#define PCIBIOS_BAD_VENDOR_ID 0x83
547#define PCIBIOS_DEVICE_NOT_FOUND 0x86
548#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
549#define PCIBIOS_SET_FAILED 0x88
550#define PCIBIOS_BUFFER_TOO_SMALL 0x89
551
a6961651 552/*
f7625980 553 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
554 */
555static inline int pcibios_err_to_errno(int err)
556{
557 if (err <= PCIBIOS_SUCCESSFUL)
558 return err; /* Assume already errno */
559
560 switch (err) {
561 case PCIBIOS_FUNC_NOT_SUPPORTED:
562 return -ENOENT;
563 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 564 return -ENOTTY;
a6961651
AW
565 case PCIBIOS_DEVICE_NOT_FOUND:
566 return -ENODEV;
567 case PCIBIOS_BAD_REGISTER_NUMBER:
568 return -EFAULT;
569 case PCIBIOS_SET_FAILED:
570 return -EIO;
571 case PCIBIOS_BUFFER_TOO_SMALL:
572 return -ENOSPC;
573 }
574
d97ffe23 575 return -ERANGE;
a6961651
AW
576}
577
1da177e4
LT
578/* Low-level architecture-dependent routines */
579
580struct pci_ops {
1f94a94f 581 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
582 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
583 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
584};
585
b6ce068a
MW
586/*
587 * ACPI needs to be able to access PCI config space before we've done a
588 * PCI bus scan and created pci_bus structures.
589 */
f39d5b72
BH
590int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
591 int reg, int len, u32 *val);
592int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
593 int reg, int len, u32 val);
1da177e4 594
3a9ad0b4
YL
595#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
596typedef u64 pci_bus_addr_t;
597#else
598typedef u32 pci_bus_addr_t;
599#endif
600
1da177e4 601struct pci_bus_region {
3a9ad0b4
YL
602 pci_bus_addr_t start;
603 pci_bus_addr_t end;
1da177e4
LT
604};
605
606struct pci_dynids {
607 spinlock_t lock; /* protects list, index */
608 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
609};
610
f7625980
BH
611
612/*
613 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
614 * a set of callbacks in struct pci_error_handlers, that device driver
615 * will be notified of PCI bus errors, and will be driven to recovery
616 * when an error occurs.
392a1ce7
LV
617 */
618
619typedef unsigned int __bitwise pci_ers_result_t;
620
621enum pci_ers_result {
622 /* no result/none/not supported in device driver */
623 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
624
625 /* Device driver can recover without slot reset */
626 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
627
628 /* Device driver wants slot to be reset. */
629 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
630
631 /* Device has completely failed, is unrecoverable */
632 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
633
634 /* Device driver is fully recovered and operational */
635 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
636
637 /* No AER capabilities registered for the driver */
638 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
639};
640
641/* PCI bus error event callbacks */
05cca6e5 642struct pci_error_handlers {
392a1ce7
LV
643 /* PCI bus error detected on this device */
644 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 645 enum pci_channel_state error);
392a1ce7
LV
646
647 /* MMIO has been re-enabled, but not DMA */
648 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
649
650 /* PCI Express link has been reset */
651 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
652
653 /* PCI slot has been reset */
654 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
655
3ebe7f9f
KB
656 /* PCI function reset prepare or completed */
657 void (*reset_notify)(struct pci_dev *dev, bool prepare);
658
392a1ce7
LV
659 /* Device driver may resume normal operations */
660 void (*resume)(struct pci_dev *dev);
661};
662
392a1ce7 663
1da177e4
LT
664struct module;
665struct pci_driver {
666 struct list_head node;
42b21932 667 const char *name;
1da177e4
LT
668 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
669 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
670 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
671 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
672 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
673 int (*resume_early) (struct pci_dev *dev);
1da177e4 674 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 675 void (*shutdown) (struct pci_dev *dev);
1789382a 676 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 677 const struct pci_error_handlers *err_handler;
1da177e4
LT
678 struct device_driver driver;
679 struct pci_dynids dynids;
680};
681
05cca6e5 682#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 683
90a1ba0c 684/**
9f9351bb 685 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
686 * @_table: device table name
687 *
92e112fd 688 * This macro is deprecated and should not be used in new code.
90a1ba0c 689 */
9f9351bb 690#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 691 const struct pci_device_id _table[]
90a1ba0c 692
1da177e4
LT
693/**
694 * PCI_DEVICE - macro used to describe a specific pci device
695 * @vend: the 16 bit PCI Vendor ID
696 * @dev: the 16 bit PCI Device ID
697 *
698 * This macro is used to create a struct pci_device_id that matches a
699 * specific device. The subvendor and subdevice fields will be set to
700 * PCI_ANY_ID.
701 */
702#define PCI_DEVICE(vend,dev) \
703 .vendor = (vend), .device = (dev), \
704 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
705
3d567e0e
NNS
706/**
707 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
708 * @vend: the 16 bit PCI Vendor ID
709 * @dev: the 16 bit PCI Device ID
710 * @subvend: the 16 bit PCI Subvendor ID
711 * @subdev: the 16 bit PCI Subdevice ID
712 *
713 * This macro is used to create a struct pci_device_id that matches a
714 * specific device with subsystem information.
715 */
716#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
717 .vendor = (vend), .device = (dev), \
718 .subvendor = (subvend), .subdevice = (subdev)
719
1da177e4
LT
720/**
721 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
722 * @dev_class: the class, subclass, prog-if triple for this device
723 * @dev_class_mask: the class mask for this device
724 *
725 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 726 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
727 * fields will be set to PCI_ANY_ID.
728 */
729#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
730 .class = (dev_class), .class_mask = (dev_class_mask), \
731 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
732 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
733
1597cacb
AC
734/**
735 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
736 * @vend: the vendor name
737 * @dev: the 16 bit PCI Device ID
1597cacb
AC
738 *
739 * This macro is used to create a struct pci_device_id that matches a
740 * specific PCI device. The subvendor, and subdevice fields will be set
741 * to PCI_ANY_ID. The macro allows the next field to follow as the device
742 * private data.
743 */
744
c1309040
MR
745#define PCI_VDEVICE(vend, dev) \
746 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
747 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 748
1da177e4
LT
749/* these external functions are only available when PCI support is enabled */
750#ifdef CONFIG_PCI
751
a58674ff 752void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
753
754enum pcie_bus_config_types {
27d868b5
KB
755 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
756 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
757 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
758 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
759 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
760};
761
762extern enum pcie_bus_config_types pcie_bus_config;
763
1da177e4
LT
764extern struct bus_type pci_bus_type;
765
f7625980
BH
766/* Do NOT directly access these two variables, unless you are arch-specific PCI
767 * code, or PCI core code. */
1da177e4 768extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 769/* Some device drivers need know if PCI is initiated */
f39d5b72 770int no_pci_devices(void);
1da177e4 771
3c449ed0 772void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
773void pcibios_add_bus(struct pci_bus *bus);
774void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 775void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 776int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 777/* Architecture-specific versions may override this (weak) */
05cca6e5 778char *pcibios_setup(char *str);
1da177e4
LT
779
780/* Used only when drivers/pci/setup.c is used */
3b7a17fc 781resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 782 resource_size_t,
e31dd6e4 783 resource_size_t);
1da177e4
LT
784void pcibios_update_irq(struct pci_dev *, int irq);
785
2d1c8618
BH
786/* Weak but can be overriden by arch */
787void pci_fixup_cardbus(struct pci_bus *);
788
1da177e4
LT
789/* Generic PCI functions used internally */
790
fc279850 791void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 792 struct resource *res);
fc279850 793void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 794 struct pci_bus_region *region);
d1fd4fb6 795void pcibios_scan_specific_bus(int busn);
f39d5b72 796struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 797void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 798struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
799struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
800 struct pci_ops *ops, void *sysdata,
801 struct list_head *resources);
98a35831
YL
802int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
803int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
804void pci_bus_release_busn_res(struct pci_bus *b);
d2a7926d
LP
805struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
806 struct pci_ops *ops, void *sysdata,
807 struct list_head *resources,
808 struct msi_controller *msi);
15856ad5 809struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
810 struct pci_ops *ops, void *sysdata,
811 struct list_head *resources);
05cca6e5
GKH
812struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
813 int busnr);
3749c51a 814void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 815struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
816 const char *name,
817 struct hotplug_slot *hotplug);
f46753c5 818void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
819#ifdef CONFIG_SYSFS
820void pci_dev_assign_slot(struct pci_dev *dev);
821#else
822static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
823#endif
1da177e4 824int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 825struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 826void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 827unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 828void pci_bus_add_device(struct pci_dev *dev);
1da177e4 829void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
830struct resource *pci_find_parent_resource(const struct pci_dev *dev,
831 struct resource *res);
c56d4450 832struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
3df425f3 833u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 834int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 835u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
836struct pci_dev *pci_dev_get(struct pci_dev *dev);
837void pci_dev_put(struct pci_dev *dev);
838void pci_remove_bus(struct pci_bus *b);
839void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 840void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
841void pci_stop_root_bus(struct pci_bus *bus);
842void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 843void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 844void pci_sort_breadthfirst(void);
fb8a0d9d
WM
845#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
846#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
847#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
848
849/* Generic PCI functions exported to card drivers */
850
388c8c16
JB
851enum pci_lost_interrupt_reason {
852 PCI_LOST_IRQ_NO_INFORMATION = 0,
853 PCI_LOST_IRQ_DISABLE_MSI,
854 PCI_LOST_IRQ_DISABLE_MSIX,
855 PCI_LOST_IRQ_DISABLE_ACPI,
856};
857enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
858int pci_find_capability(struct pci_dev *dev, int cap);
859int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
860int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 861int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
862int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
863int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 864struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 865
d42552c3
AM
866struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
867 struct pci_dev *from);
05cca6e5 868struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 869 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 870 struct pci_dev *from);
05cca6e5 871struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
872struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
873 unsigned int devfn);
874static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
875 unsigned int devfn)
876{
877 return pci_get_domain_bus_and_slot(0, bus, devfn);
878}
05cca6e5 879struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
880int pci_dev_present(const struct pci_device_id *ids);
881
05cca6e5
GKH
882int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
883 int where, u8 *val);
884int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
885 int where, u16 *val);
886int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
887 int where, u32 *val);
888int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
889 int where, u8 val);
890int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
891 int where, u16 val);
892int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
893 int where, u32 val);
1f94a94f
RH
894
895int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
896 int where, int size, u32 *val);
897int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
898 int where, int size, u32 val);
899int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
900 int where, int size, u32 *val);
901int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
902 int where, int size, u32 val);
903
a72b46c3 904struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 905
bf362f75 906static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 907{
05cca6e5 908 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 909}
bf362f75 910static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 911{
05cca6e5 912 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 913}
bf362f75 914static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 915 u32 *val)
1da177e4 916{
05cca6e5 917 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 918}
bf362f75 919static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 920{
05cca6e5 921 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 922}
bf362f75 923static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 924{
05cca6e5 925 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 926}
bf362f75 927static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 928 u32 val)
1da177e4 929{
05cca6e5 930 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
931}
932
8c0d3a02
JL
933int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
934int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
935int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
936int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
937int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
938 u16 clear, u16 set);
939int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
940 u32 clear, u32 set);
941
942static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
943 u16 set)
944{
945 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
946}
947
948static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
949 u32 set)
950{
951 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
952}
953
954static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
955 u16 clear)
956{
957 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
958}
959
960static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
961 u32 clear)
962{
963 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
964}
965
c63587d7
AW
966/* user-space driven config access */
967int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
968int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
969int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
970int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
971int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
972int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
973
4a7fb636 974int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
975int __must_check pci_enable_device_io(struct pci_dev *dev);
976int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 977int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
978int __must_check pcim_enable_device(struct pci_dev *pdev);
979void pcim_pin_device(struct pci_dev *pdev);
980
296ccb08
YS
981static inline int pci_is_enabled(struct pci_dev *pdev)
982{
983 return (atomic_read(&pdev->enable_cnt) > 0);
984}
985
9ac7849e
TH
986static inline int pci_is_managed(struct pci_dev *pdev)
987{
988 return pdev->is_managed;
989}
990
811a4e6f
JL
991static inline void pci_set_managed_irq(struct pci_dev *pdev, unsigned int irq)
992{
993 pdev->irq = irq;
994 pdev->irq_managed = 1;
995}
996
997static inline void pci_reset_managed_irq(struct pci_dev *pdev)
998{
999 pdev->irq = 0;
1000 pdev->irq_managed = 0;
1001}
1002
1003static inline bool pci_has_managed_irq(struct pci_dev *pdev)
1004{
1005 return pdev->irq_managed && pdev->irq > 0;
1006}
1007
1da177e4 1008void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1009
1010extern unsigned int pcibios_max_latency;
1da177e4 1011void pci_set_master(struct pci_dev *dev);
6a479079 1012void pci_clear_master(struct pci_dev *dev);
96c55900 1013
f7bdd12d 1014int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1015int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1016#define HAVE_PCI_SET_MWI
4a7fb636 1017int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1018int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1019void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1020void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1021bool pci_intx_mask_supported(struct pci_dev *dev);
1022bool pci_check_and_mask_intx(struct pci_dev *dev);
1023bool pci_check_and_unmask_intx(struct pci_dev *dev);
4d57cdfa 1024int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 1025int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 1026int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1027int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1028int pcix_get_max_mmrbc(struct pci_dev *dev);
1029int pcix_get_mmrbc(struct pci_dev *dev);
1030int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1031int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1032int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1033int pcie_get_mps(struct pci_dev *dev);
1034int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1035int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1036 enum pcie_link_width *width);
8c1c699f 1037int __pci_reset_function(struct pci_dev *dev);
a96d627a 1038int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1039int pci_reset_function(struct pci_dev *dev);
61cf16d8 1040int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1041int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1042int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1043int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1044int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1045int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1046int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1047void pci_reset_secondary_bus(struct pci_dev *dev);
1048void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1049void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1050void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1051int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1052int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1053int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1054bool pci_device_is_present(struct pci_dev *pdev);
08249651 1055void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4
LT
1056
1057/* ROM control related routines */
e416de5e
AC
1058int pci_enable_rom(struct pci_dev *pdev);
1059void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1060void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1061void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1062size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1063void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1064
1065/* Power management related routines */
1066int pci_save_state(struct pci_dev *dev);
1d3c16a8 1067void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1068struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1069int pci_load_saved_state(struct pci_dev *dev,
1070 struct pci_saved_state *state);
ffbdd3f7
AW
1071int pci_load_and_free_saved_state(struct pci_dev *dev,
1072 struct pci_saved_state **state);
fd0f7f73
AW
1073struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1074struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1075 u16 cap);
1076int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1077int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1078 u16 cap, unsigned int size);
0e5dd46b 1079int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1080int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1081pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1082bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1083void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1084int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1085 bool runtime, bool enable);
0235c4fc 1086int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1087int pci_prepare_to_sleep(struct pci_dev *dev);
1088int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1089bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1090bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1091void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1092
6cbf8214
RW
1093static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1094 bool enable)
1095{
1096 return __pci_enable_wake(dev, state, false, enable);
1097}
1da177e4 1098
425c1b22
AW
1099/* PCI Virtual Channel */
1100int pci_save_vc_state(struct pci_dev *dev);
1101void pci_restore_vc_state(struct pci_dev *dev);
1102void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1103
bb209c82
BH
1104/* For use by arch with custom probe code */
1105void set_pcie_port_type(struct pci_dev *pdev);
1106void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1107
ce5ccdef 1108/* Functions for PCI Hotplug drivers to use */
05cca6e5 1109int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1110unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1111unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1112void pci_lock_rescan_remove(void);
1113void pci_unlock_rescan_remove(void);
ce5ccdef 1114
287d19ce
SH
1115/* Vital product data routines */
1116ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1117ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1118
1da177e4 1119/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1120resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1121void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1122void pci_bus_size_bridges(struct pci_bus *bus);
1123int pci_claim_resource(struct pci_dev *, int);
8505e729 1124int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1125void pci_assign_unassigned_resources(void);
6841ec68 1126void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1127void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1128void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1129void pdev_enable_device(struct pci_dev *);
842de40d 1130int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1131void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1132 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1133#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1134int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1135int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1136void pci_release_regions(struct pci_dev *);
4a7fb636 1137int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1138int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1139void pci_release_region(struct pci_dev *, int);
c87deff7 1140int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1141int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1142void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1143
1144/* drivers/pci/bus.c */
fe830ef6
JL
1145struct pci_bus *pci_bus_get(struct pci_bus *bus);
1146void pci_bus_put(struct pci_bus *bus);
45ca9e97 1147void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1148void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1149 resource_size_t offset);
45ca9e97 1150void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1151void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1152struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1153void pci_bus_remove_resources(struct pci_bus *bus);
1154
89a74ecc 1155#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1156 for (i = 0; \
1157 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1158 i++)
89a74ecc 1159
4a7fb636
AM
1160int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1161 struct resource *res, resource_size_t size,
1162 resource_size_t align, resource_size_t min,
664c2848 1163 unsigned long type_mask,
3b7a17fc
DB
1164 resource_size_t (*alignf)(void *,
1165 const struct resource *,
b26b2d49
DB
1166 resource_size_t,
1167 resource_size_t),
4a7fb636 1168 void *alignf_data);
1da177e4 1169
8b921acf
LD
1170
1171int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1172
3a9ad0b4 1173static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1174{
1175 struct pci_bus_region region;
1176
1177 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1178 return region.start;
1179}
1180
863b18f4 1181/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1182int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1183 const char *mod_name);
bba81165
AM
1184
1185/*
1186 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1187 */
1188#define pci_register_driver(driver) \
1189 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1190
05cca6e5 1191void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1192
1193/**
1194 * module_pci_driver() - Helper macro for registering a PCI driver
1195 * @__pci_driver: pci_driver struct
1196 *
1197 * Helper macro for PCI drivers which do not do anything special in module
1198 * init/exit. This eliminates a lot of boilerplate. Each module may only
1199 * use this macro once, and calling it replaces module_init() and module_exit()
1200 */
1201#define module_pci_driver(__pci_driver) \
1202 module_driver(__pci_driver, pci_register_driver, \
1203 pci_unregister_driver)
1204
b4eb6cdb
PG
1205/**
1206 * builtin_pci_driver() - Helper macro for registering a PCI driver
1207 * @__pci_driver: pci_driver struct
1208 *
1209 * Helper macro for PCI drivers which do not do anything special in their
1210 * init code. This eliminates a lot of boilerplate. Each driver may only
1211 * use this macro once, and calling it replaces device_initcall(...)
1212 */
1213#define builtin_pci_driver(__pci_driver) \
1214 builtin_driver(__pci_driver, pci_register_driver)
1215
05cca6e5 1216struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1217int pci_add_dynid(struct pci_driver *drv,
1218 unsigned int vendor, unsigned int device,
1219 unsigned int subvendor, unsigned int subdevice,
1220 unsigned int class, unsigned int class_mask,
1221 unsigned long driver_data);
05cca6e5
GKH
1222const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1223 struct pci_dev *dev);
1224int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1225 int pass);
1da177e4 1226
70298c6e 1227void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1228 void *userdata);
ac7dc65a 1229int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1230unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1231void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1232resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1233 unsigned long type);
978d2d68 1234resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1235
3448a19d
DA
1236#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1237#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1238
deb2d2ec 1239int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1240 unsigned int command_bits, u32 flags);
1da177e4
LT
1241/* kmem_cache style wrapper around pci_alloc_consistent() */
1242
f41b1771 1243#include <linux/pci-dma.h>
1da177e4
LT
1244#include <linux/dmapool.h>
1245
1246#define pci_pool dma_pool
1247#define pci_pool_create(name, pdev, size, align, allocation) \
1248 dma_pool_create(name, &pdev->dev, size, align, allocation)
1249#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1250#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
01a7fd33
SS
1251#define pci_pool_zalloc(pool, flags, handle) \
1252 dma_pool_zalloc(pool, flags, handle)
1da177e4
LT
1253#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1254
1da177e4 1255struct msix_entry {
16dbef4a 1256 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1257 u16 entry; /* driver uses to specify entry, OS writes */
1258};
1259
22b6839b 1260void pci_msi_setup_pci_dev(struct pci_dev *dev);
0366f8f7 1261
4c859804
BH
1262#ifdef CONFIG_PCI_MSI
1263int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1264void pci_msi_shutdown(struct pci_dev *dev);
1265void pci_disable_msi(struct pci_dev *dev);
4c859804 1266int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1267int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1268void pci_msix_shutdown(struct pci_dev *dev);
1269void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1270void pci_restore_msi_state(struct pci_dev *dev);
1271int pci_msi_enabled(void);
4c859804 1272int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1273static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1274{
1275 int rc = pci_enable_msi_range(dev, nvec, nvec);
1276 if (rc < 0)
1277 return rc;
1278 return 0;
1279}
4c859804
BH
1280int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1281 int minvec, int maxvec);
f7fc32cb
AG
1282static inline int pci_enable_msix_exact(struct pci_dev *dev,
1283 struct msix_entry *entries, int nvec)
1284{
1285 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1286 if (rc < 0)
1287 return rc;
1288 return 0;
1289}
4c859804 1290#else
2ee546c4 1291static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1292static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1293static inline void pci_disable_msi(struct pci_dev *dev) { }
1294static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1295static inline int pci_enable_msix(struct pci_dev *dev,
1296 struct msix_entry *entries, int nvec)
2ee546c4
BH
1297{ return -ENOSYS; }
1298static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1299static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1300static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1301static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1302static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1303 int maxvec)
2ee546c4 1304{ return -ENOSYS; }
f7fc32cb
AG
1305static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1306{ return -ENOSYS; }
302a2523
AG
1307static inline int pci_enable_msix_range(struct pci_dev *dev,
1308 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1309{ return -ENOSYS; }
f7fc32cb
AG
1310static inline int pci_enable_msix_exact(struct pci_dev *dev,
1311 struct msix_entry *entries, int nvec)
1312{ return -ENOSYS; }
1da177e4
LT
1313#endif
1314
ab0724ff 1315#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1316extern bool pcie_ports_disabled;
1317extern bool pcie_ports_auto;
ab0724ff
MT
1318#else
1319#define pcie_ports_disabled true
1320#define pcie_ports_auto false
1321#endif
415e12b2 1322
4c859804 1323#ifdef CONFIG_PCIEASPM
f39d5b72 1324bool pcie_aspm_support_enabled(void);
4c859804
BH
1325#else
1326static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1327#endif
1328
415e12b2
RW
1329#ifdef CONFIG_PCIEAER
1330void pci_no_aer(void);
1331bool pci_aer_available(void);
1332#else
1333static inline void pci_no_aer(void) { }
1334static inline bool pci_aer_available(void) { return false; }
1335#endif
1336
4c859804 1337#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1338void pcie_set_ecrc_checking(struct pci_dev *dev);
1339void pcie_ecrc_get_policy(char *str);
4c859804 1340#else
2ee546c4
BH
1341static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1342static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1343#endif
1344
034cd97e 1345#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1346
8b955b0d 1347#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1348/* The functions a driver should call */
1349int ht_create_irq(struct pci_dev *dev, int idx);
1350void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1351#endif /* CONFIG_HT_IRQ */
1352
edc90fee
BH
1353#ifdef CONFIG_PCI_ATS
1354/* Address Translation Service */
1355void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1356int pci_enable_ats(struct pci_dev *dev, int ps);
1357void pci_disable_ats(struct pci_dev *dev);
1358int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1359#else
ff9bee89
BH
1360static inline void pci_ats_init(struct pci_dev *d) { }
1361static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1362static inline void pci_disable_ats(struct pci_dev *d) { }
1363static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1364#endif
1365
f39d5b72
BH
1366void pci_cfg_access_lock(struct pci_dev *dev);
1367bool pci_cfg_access_trylock(struct pci_dev *dev);
1368void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1369
4352dfd5
GKH
1370/*
1371 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1372 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1373 * configuration space.
1374 */
32a2eea7
JG
1375#ifdef CONFIG_PCI_DOMAINS
1376extern int pci_domains_supported;
41e5c0f8 1377int pci_get_new_domain_nr(void);
32a2eea7
JG
1378#else
1379enum { pci_domains_supported = 0 };
2ee546c4
BH
1380static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1381static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1382static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1383#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1384
670ba0c8
CM
1385/*
1386 * Generic implementation for PCI domain support. If your
1387 * architecture does not need custom management of PCI
1388 * domains then this implementation will be used
1389 */
1390#ifdef CONFIG_PCI_DOMAINS_GENERIC
1391static inline int pci_domain_nr(struct pci_bus *bus)
1392{
1393 return bus->domain_nr;
1394}
1395void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1396#else
1397static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1398 struct device *parent)
1399{
1400}
1401#endif
1402
95a8b6ef
MT
1403/* some architectures require additional setup to direct VGA traffic */
1404typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1405 unsigned int command_bits, u32 flags);
f39d5b72 1406void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1407
4352dfd5 1408#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1409
1410/*
1411 * If the system does not have PCI, clearly these return errors. Define
1412 * these as simple inline functions to avoid hair in drivers.
1413 */
1414
05cca6e5
GKH
1415#define _PCI_NOP(o, s, t) \
1416 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1417 int where, t val) \
1da177e4 1418 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1419
1420#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1421 _PCI_NOP(o, word, u16 x) \
1422 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1423_PCI_NOP_ALL(read, *)
1424_PCI_NOP_ALL(write,)
1425
d42552c3 1426static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1427 unsigned int device,
1428 struct pci_dev *from)
2ee546c4 1429{ return NULL; }
d42552c3 1430
05cca6e5
GKH
1431static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1432 unsigned int device,
1433 unsigned int ss_vendor,
1434 unsigned int ss_device,
b08508c4 1435 struct pci_dev *from)
2ee546c4 1436{ return NULL; }
1da177e4 1437
05cca6e5
GKH
1438static inline struct pci_dev *pci_get_class(unsigned int class,
1439 struct pci_dev *from)
2ee546c4 1440{ return NULL; }
1da177e4
LT
1441
1442#define pci_dev_present(ids) (0)
ed4aaadb 1443#define no_pci_devices() (1)
1da177e4
LT
1444#define pci_dev_put(dev) do { } while (0)
1445
2ee546c4
BH
1446static inline void pci_set_master(struct pci_dev *dev) { }
1447static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1448static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1449static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1450{ return -EIO; }
80be0385 1451static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1452{ return -EIO; }
4d57cdfa
FT
1453static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1454 unsigned int size)
2ee546c4 1455{ return -EIO; }
59fc67de
FT
1456static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1457 unsigned long mask)
2ee546c4 1458{ return -EIO; }
05cca6e5 1459static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1460{ return -EBUSY; }
05cca6e5
GKH
1461static inline int __pci_register_driver(struct pci_driver *drv,
1462 struct module *owner)
2ee546c4 1463{ return 0; }
05cca6e5 1464static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1465{ return 0; }
1466static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1467static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1468{ return 0; }
05cca6e5
GKH
1469static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1470 int cap)
2ee546c4 1471{ return 0; }
05cca6e5 1472static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1473{ return 0; }
05cca6e5 1474
1da177e4 1475/* Power management related routines */
2ee546c4
BH
1476static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1477static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1478static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1479{ return 0; }
3449248c 1480static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1481{ return 0; }
05cca6e5
GKH
1482static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1483 pm_message_t state)
2ee546c4 1484{ return PCI_D0; }
05cca6e5
GKH
1485static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1486 int enable)
2ee546c4 1487{ return 0; }
48a92a81 1488
05cca6e5 1489static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1490{ return -EIO; }
1491static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1492
2ee546c4 1493static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1494static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1495{ return 0; }
2ee546c4 1496static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1497
d80d0217
RD
1498static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1499{ return NULL; }
d80d0217
RD
1500static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1501 unsigned int devfn)
1502{ return NULL; }
d80d0217
RD
1503static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1504 unsigned int devfn)
1505{ return NULL; }
1506
2ee546c4
BH
1507static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1508static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1509static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1510
fb8a0d9d
WM
1511#define dev_is_pci(d) (false)
1512#define dev_is_pf(d) (false)
1513#define dev_num_vf(d) (0)
4352dfd5 1514#endif /* CONFIG_PCI */
1da177e4 1515
4352dfd5
GKH
1516/* Include architecture-dependent settings and functions */
1517
1518#include <asm/pci.h>
1da177e4
LT
1519
1520/* these helpers provide future and backwards compatibility
1521 * for accessing popular PCI BAR info */
05cca6e5
GKH
1522#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1523#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1524#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1525#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1526 ((pci_resource_start((dev), (bar)) == 0 && \
1527 pci_resource_end((dev), (bar)) == \
1528 pci_resource_start((dev), (bar))) ? 0 : \
1529 \
1530 (pci_resource_end((dev), (bar)) - \
1531 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1532
1533/* Similar to the helpers above, these manipulate per-pci_dev
1534 * driver-specific data. They are really just a wrapper around
1535 * the generic device structure functions of these calls.
1536 */
05cca6e5 1537static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1538{
1539 return dev_get_drvdata(&pdev->dev);
1540}
1541
05cca6e5 1542static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1543{
1544 dev_set_drvdata(&pdev->dev, data);
1545}
1546
1547/* If you want to know what to call your pci_dev, ask this function.
1548 * Again, it's a wrapper around the generic device.
1549 */
2fc90f61 1550static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1551{
c6c4f070 1552 return dev_name(&pdev->dev);
1da177e4
LT
1553}
1554
2311b1f2
ME
1555
1556/* Some archs don't want to expose struct resource to userland as-is
1557 * in sysfs and /proc
1558 */
1559#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1560static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1561 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1562 resource_size_t *end)
2311b1f2
ME
1563{
1564 *start = rsrc->start;
1565 *end = rsrc->end;
1566}
1567#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1568
1569
1da177e4
LT
1570/*
1571 * The world is not perfect and supplies us with broken PCI devices.
1572 * For at least a part of these bugs we need a work-around, so both
1573 * generic (drivers/pci/quirks.c) and per-architecture code can define
1574 * fixup hooks to be called for particular buggy devices.
1575 */
1576
1577struct pci_fixup {
f4ca5c6a
YL
1578 u16 vendor; /* You can use PCI_ANY_ID here of course */
1579 u16 device; /* You can use PCI_ANY_ID here of course */
1580 u32 class; /* You can use PCI_ANY_ID here too */
1581 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1582 void (*hook)(struct pci_dev *dev);
1583};
1584
1585enum pci_fixup_pass {
1586 pci_fixup_early, /* Before probing BARs */
1587 pci_fixup_header, /* After reading configuration header */
1588 pci_fixup_final, /* Final phase of device fixups */
1589 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1590 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1591 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1592 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1593 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1594};
1595
1596/* Anonymous variables would be nice... */
f4ca5c6a
YL
1597#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1598 class_shift, hook) \
ecf61c78 1599 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1600 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1601 = { vendor, device, class, class_shift, hook };
1602
1603#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1604 class_shift, hook) \
1605 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1606 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1607#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1608 class_shift, hook) \
1609 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1610 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1611#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1612 class_shift, hook) \
1613 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1614 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1615#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1616 class_shift, hook) \
1617 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1618 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1619#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1620 class_shift, hook) \
1621 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1622 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1623 class_shift, hook)
1624#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1625 class_shift, hook) \
1626 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1627 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1628 class, class_shift, hook)
1629#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1630 class_shift, hook) \
1631 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1632 suspend##hook, vendor, device, class, \
f4ca5c6a 1633 class_shift, hook)
7d2a01b8
AN
1634#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1635 class_shift, hook) \
1636 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1637 suspend_late##hook, vendor, device, \
1638 class, class_shift, hook)
f4ca5c6a 1639
1da177e4
LT
1640#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1641 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1642 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1643#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1644 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1645 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1646#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1647 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1648 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1649#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1650 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1651 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1652#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1653 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1654 resume##hook, vendor, device, \
f4ca5c6a 1655 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1656#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1657 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1658 resume_early##hook, vendor, device, \
f4ca5c6a 1659 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1660#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1661 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1662 suspend##hook, vendor, device, \
f4ca5c6a 1663 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1664#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1665 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1666 suspend_late##hook, vendor, device, \
1667 PCI_ANY_ID, 0, hook)
1da177e4 1668
93177a74 1669#ifdef CONFIG_PCI_QUIRKS
1da177e4 1670void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1671int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1672void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1673#else
1674static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1675 struct pci_dev *dev) { }
ad805758
AW
1676static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1677 u16 acs_flags)
1678{
1679 return -ENOTTY;
1680}
2c744244 1681static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1682#endif
1da177e4 1683
05cca6e5 1684void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1685void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1686void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1687int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1688int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1689 const char *name);
fb7ebfe4 1690void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1691
1da177e4 1692extern int pci_pci_problems;
236561e5 1693#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1694#define PCIPCI_TRITON 2
1695#define PCIPCI_NATOMA 4
1696#define PCIPCI_VIAETBF 8
1697#define PCIPCI_VSFX 16
236561e5
AC
1698#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1699#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1700
4516a618
AN
1701extern unsigned long pci_cardbus_io_size;
1702extern unsigned long pci_cardbus_mem_size;
15856ad5 1703extern u8 pci_dfl_cache_line_size;
ac1aa47b 1704extern u8 pci_cache_line_size;
4516a618 1705
28760489
EB
1706extern unsigned long pci_hotplug_io_size;
1707extern unsigned long pci_hotplug_mem_size;
1708
f7625980 1709/* Architecture-specific versions may override these (weak) */
19792a08 1710void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1711void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1712int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1713 enum pcie_reset_state state);
eca0d467 1714int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1715void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1716void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1717int pcibios_alloc_irq(struct pci_dev *dev);
1718void pcibios_free_irq(struct pci_dev *dev);
575e3348 1719
699c1985
SO
1720#ifdef CONFIG_HIBERNATE_CALLBACKS
1721extern struct dev_pm_ops pcibios_pm_ops;
1722#endif
1723
7752d5cf 1724#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1725void __init pci_mmcfg_early_init(void);
1726void __init pci_mmcfg_late_init(void);
7752d5cf 1727#else
bb63b421 1728static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1729static inline void pci_mmcfg_late_init(void) { }
1730#endif
1731
642c92da 1732int pci_ext_cfg_avail(void);
0ef5f8f6 1733
1684f5dd 1734void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1735void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1736
dd7cc44d 1737#ifdef CONFIG_PCI_IOV
b07579c0
WY
1738int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1739int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1740
f39d5b72
BH
1741int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1742void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1743int pci_num_vf(struct pci_dev *dev);
5a8eb242 1744int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1745int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1746int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1747resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1748#else
b07579c0
WY
1749static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1750{
1751 return -ENOSYS;
1752}
1753static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1754{
1755 return -ENOSYS;
1756}
dd7cc44d 1757static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1758{ return -ENODEV; }
1759static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1760static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1761static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1762{ return 0; }
bff73156 1763static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1764{ return 0; }
bff73156 1765static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1766{ return 0; }
0e6c9122
WY
1767static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1768{ return 0; }
dd7cc44d
YZ
1769#endif
1770
c825bc94 1771#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1772void pci_hp_create_module_link(struct pci_slot *pci_slot);
1773void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1774#endif
1775
d7b7e605
KK
1776/**
1777 * pci_pcie_cap - get the saved PCIe capability offset
1778 * @dev: PCI device
1779 *
1780 * PCIe capability offset is calculated at PCI device initialization
1781 * time and saved in the data structure. This function returns saved
1782 * PCIe capability offset. Using this instead of pci_find_capability()
1783 * reduces unnecessary search in the PCI configuration space. If you
1784 * need to calculate PCIe capability offset from raw device for some
1785 * reasons, please use pci_find_capability() instead.
1786 */
1787static inline int pci_pcie_cap(struct pci_dev *dev)
1788{
1789 return dev->pcie_cap;
1790}
1791
7eb776c4
KK
1792/**
1793 * pci_is_pcie - check if the PCI device is PCI Express capable
1794 * @dev: PCI device
1795 *
a895c28a 1796 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1797 */
1798static inline bool pci_is_pcie(struct pci_dev *dev)
1799{
a895c28a 1800 return pci_pcie_cap(dev);
7eb776c4
KK
1801}
1802
7c9c003c
MS
1803/**
1804 * pcie_caps_reg - get the PCIe Capabilities Register
1805 * @dev: PCI device
1806 */
1807static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1808{
1809 return dev->pcie_flags_reg;
1810}
1811
786e2288
YW
1812/**
1813 * pci_pcie_type - get the PCIe device/port type
1814 * @dev: PCI device
1815 */
1816static inline int pci_pcie_type(const struct pci_dev *dev)
1817{
1c531d82 1818 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1819}
1820
5d990b62 1821void pci_request_acs(void);
ad805758
AW
1822bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1823bool pci_acs_path_enabled(struct pci_dev *start,
1824 struct pci_dev *end, u16 acs_flags);
a2ce7662 1825
7ad506fa 1826#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1827#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1828
1829/* Large Resource Data Type Tag Item Names */
1830#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1831#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1832#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1833
1834#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1835#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1836#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1837
1838/* Small Resource Data Type Tag Item Names */
1839#define PCI_VPD_STIN_END 0x78 /* End */
1840
1841#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1842
1843#define PCI_VPD_SRDT_TIN_MASK 0x78
1844#define PCI_VPD_SRDT_LEN_MASK 0x07
1845
1846#define PCI_VPD_LRDT_TAG_SIZE 3
1847#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1848
e1d5bdab
MC
1849#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1850
4067a854
MC
1851#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1852#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1853#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1854#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1855
a2ce7662
MC
1856/**
1857 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1858 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1859 *
1860 * Returns the extracted Large Resource Data Type length.
1861 */
1862static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1863{
1864 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1865}
1866
7ad506fa
MC
1867/**
1868 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1869 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1870 *
1871 * Returns the extracted Small Resource Data Type length.
1872 */
1873static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1874{
1875 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1876}
1877
e1d5bdab
MC
1878/**
1879 * pci_vpd_info_field_size - Extracts the information field length
1880 * @lrdt: Pointer to the beginning of an information field header
1881 *
1882 * Returns the extracted information field length.
1883 */
1884static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1885{
1886 return info_field[2];
1887}
1888
b55ac1b2
MC
1889/**
1890 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1891 * @buf: Pointer to buffered vpd data
1892 * @off: The offset into the buffer at which to begin the search
1893 * @len: The length of the vpd buffer
1894 * @rdt: The Resource Data Type to search for
1895 *
1896 * Returns the index where the Resource Data Type was found or
1897 * -ENOENT otherwise.
1898 */
1899int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1900
4067a854
MC
1901/**
1902 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1903 * @buf: Pointer to buffered vpd data
1904 * @off: The offset into the buffer at which to begin the search
1905 * @len: The length of the buffer area, relative to off, in which to search
1906 * @kw: The keyword to search for
1907 *
1908 * Returns the index where the information field keyword was found or
1909 * -ENOENT otherwise.
1910 */
1911int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1912 unsigned int len, const char *kw);
1913
98d9f30c
BH
1914/* PCI <-> OF binding helpers */
1915#ifdef CONFIG_OF
1916struct device_node;
b165e2b6 1917struct irq_domain;
f39d5b72
BH
1918void pci_set_of_node(struct pci_dev *dev);
1919void pci_release_of_node(struct pci_dev *dev);
1920void pci_set_bus_of_node(struct pci_bus *bus);
1921void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 1922struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
1923
1924/* Arch may override this (weak) */
723ec4d0 1925struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1926
3df425f3
JC
1927static inline struct device_node *
1928pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1929{
1930 return pdev ? pdev->dev.of_node : NULL;
1931}
1932
ef3b4f8c
BH
1933static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1934{
1935 return bus ? bus->dev.of_node : NULL;
1936}
1937
98d9f30c
BH
1938#else /* CONFIG_OF */
1939static inline void pci_set_of_node(struct pci_dev *dev) { }
1940static inline void pci_release_of_node(struct pci_dev *dev) { }
1941static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1942static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
1943static inline struct device_node *
1944pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
1945static inline struct irq_domain *
1946pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
1947#endif /* CONFIG_OF */
1948
eb740b5f
GS
1949#ifdef CONFIG_EEH
1950static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1951{
1952 return pdev->dev.archdata.edev;
1953}
1954#endif
1955
c25dc828
AW
1956int pci_for_each_dma_alias(struct pci_dev *pdev,
1957 int (*fn)(struct pci_dev *pdev,
1958 u16 alias, void *data), void *data);
1959
ce052984
EZ
1960/* helper functions for operation of device flag */
1961static inline void pci_set_dev_assigned(struct pci_dev *pdev)
1962{
1963 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
1964}
1965static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
1966{
1967 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
1968}
1969static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
1970{
1971 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
1972}
19bdb6e4
AW
1973
1974/**
1975 * pci_ari_enabled - query ARI forwarding status
1976 * @bus: the PCI bus
1977 *
1978 * Returns true if ARI forwarding is enabled.
1979 */
1980static inline bool pci_ari_enabled(struct pci_bus *bus)
1981{
1982 return bus->self && bus->self->ari_enabled;
1983}
1da177e4 1984#endif /* LINUX_PCI_H */