]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
PCI: show host bridges and root bus resources
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
60063497 52#include <linux/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
6777829c
GR
177 /* Provide indication device is assigned by a Virtual Machine Manager */
178 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) 4,
ba698ad4
DM
179};
180
e1d3a908
SA
181enum pci_irq_reroute_variant {
182 INTEL_IRQ_REROUTE_VARIANT = 1,
183 MAX_IRQ_REROUTE_VARIANTS = 3
184};
185
6e325a62
MT
186typedef unsigned short __bitwise pci_bus_flags_t;
187enum pci_bus_flags {
d556ad4b
PO
188 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
189 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
190};
191
536c8cb4
MW
192/* Based on the PCI Hotplug Spec, but some values are made up by us */
193enum pci_bus_speed {
194 PCI_SPEED_33MHz = 0x00,
195 PCI_SPEED_66MHz = 0x01,
196 PCI_SPEED_66MHz_PCIX = 0x02,
197 PCI_SPEED_100MHz_PCIX = 0x03,
198 PCI_SPEED_133MHz_PCIX = 0x04,
199 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
200 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
201 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
202 PCI_SPEED_66MHz_PCIX_266 = 0x09,
203 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
204 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
205 AGP_UNKNOWN = 0x0c,
206 AGP_1X = 0x0d,
207 AGP_2X = 0x0e,
208 AGP_4X = 0x0f,
209 AGP_8X = 0x10,
536c8cb4
MW
210 PCI_SPEED_66MHz_PCIX_533 = 0x11,
211 PCI_SPEED_100MHz_PCIX_533 = 0x12,
212 PCI_SPEED_133MHz_PCIX_533 = 0x13,
213 PCIE_SPEED_2_5GT = 0x14,
214 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 215 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
216 PCI_SPEED_UNKNOWN = 0xff,
217};
218
24a4742f 219struct pci_cap_saved_data {
41017f0c 220 char cap_nr;
24a4742f 221 unsigned int size;
41017f0c
SL
222 u32 data[0];
223};
224
24a4742f
AW
225struct pci_cap_saved_state {
226 struct hlist_node next;
227 struct pci_cap_saved_data cap;
228};
229
7d715a6c 230struct pcie_link_state;
ee69439c 231struct pci_vpd;
d1b054da 232struct pci_sriov;
302b4215 233struct pci_ats;
ee69439c 234
1da177e4
LT
235/*
236 * The pci_dev structure is used to describe PCI devices.
237 */
238struct pci_dev {
1da177e4
LT
239 struct list_head bus_list; /* node in per-bus list */
240 struct pci_bus *bus; /* bus this device is on */
241 struct pci_bus *subordinate; /* bus this device bridges to */
242
243 void *sysdata; /* hook for sys-specific extension */
244 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 245 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
246
247 unsigned int devfn; /* encoded device & function index */
248 unsigned short vendor;
249 unsigned short device;
250 unsigned short subsystem_vendor;
251 unsigned short subsystem_device;
252 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 253 u8 revision; /* PCI revision, low byte of class word */
1da177e4 254 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 255 u8 pcie_cap; /* PCI-E capability offset */
b03e7495
JM
256 u8 pcie_type:4; /* PCI-E device/port type */
257 u8 pcie_mpss:3; /* PCI-E Max Payload Size Supported */
1da177e4 258 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 259 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
260
261 struct pci_driver *driver; /* which driver has allocated this device */
262 u64 dma_mask; /* Mask of the bits of bus address this
263 device implements. Normally this is
264 0xffffffff. You only need to change
265 this if your device has broken DMA
266 or supports 64-bit transfers. */
267
4d57cdfa
FT
268 struct device_dma_parameters dma_parms;
269
1da177e4
LT
270 pci_power_t current_state; /* Current operating state. In ACPI-speak,
271 this is D0-D3, D0 being fully functional,
272 and D3 being off. */
337001b6
RW
273 int pm_cap; /* PM capability offset in the
274 configuration space */
275 unsigned int pme_support:5; /* Bitmask of states from which PME#
276 can be generated */
c7f48656 277 unsigned int pme_interrupt:1;
379021d5 278 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
279 unsigned int d1_support:1; /* Low power state D1 is supported */
280 unsigned int d2_support:1; /* Low power state D2 is supported */
281 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
253d2e54
JP
282 unsigned int mmio_always_on:1; /* disallow turning off io/mem
283 decoding during bar sizing */
e80bb09d 284 unsigned int wakeup_prepared:1;
1ae861e6 285 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 286
7d715a6c
SL
287#ifdef CONFIG_PCIEASPM
288 struct pcie_link_state *link_state; /* ASPM link state. */
289#endif
290
392a1ce7 291 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
292 struct device dev; /* Generic device interface */
293
1da177e4
LT
294 int cfg_size; /* Size of configuration space */
295
296 /*
297 * Instead of touching interrupt line and base address registers
298 * directly, use the values stored here. They might be different!
299 */
300 unsigned int irq;
301 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
58c84eda 302 resource_size_t fw_addr[DEVICE_COUNT_RESOURCE]; /* FW-assigned addr */
1da177e4
LT
303
304 /* These fields are used by common fixups */
305 unsigned int transparent:1; /* Transparent PCI bridge */
306 unsigned int multifunction:1;/* Part of multi-function device */
307 /* keep track of device state */
8a1bc901 308 unsigned int is_added:1;
1da177e4 309 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 310 unsigned int no_msi:1; /* device may not use msi */
fb51ccbf 311 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 312 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 313 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
314 unsigned int msi_enabled:1;
315 unsigned int msix_enabled:1;
58c3a727 316 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 317 unsigned int is_managed:1;
6d3be84a
KK
318 unsigned int is_pcie:1; /* Obsolete. Will be removed.
319 Use pci_is_pcie() instead */
260d703a 320 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 321 unsigned int state_saved:1;
d1b054da 322 unsigned int is_physfn:1;
dd7cc44d 323 unsigned int is_virtfn:1;
711d5779 324 unsigned int reset_fn:1;
28760489 325 unsigned int is_hotplug_bridge:1;
affb72c3
HY
326 unsigned int __aer_firmware_first_valid:1;
327 unsigned int __aer_firmware_first:1;
ba698ad4 328 pci_dev_flags_t dev_flags;
bae94d02 329 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 330
1da177e4 331 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 332 struct hlist_head saved_cap_space;
1da177e4
LT
333 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
334 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
335 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 336 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 337#ifdef CONFIG_PCI_MSI
4aa9bc95 338 struct list_head msi_list;
da8d1c8b 339 struct kset *msi_kset;
ded86d8d 340#endif
94e61088 341 struct pci_vpd *vpd;
466b3ddf 342#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
343 union {
344 struct pci_sriov *sriov; /* SR-IOV capability related */
345 struct pci_dev *physfn; /* the PF this VF is associated with */
346 };
302b4215 347 struct pci_ats *ats; /* Address Translation Service */
d1b054da 348#endif
1da177e4
LT
349};
350
dda56549
Y
351static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
352{
353#ifdef CONFIG_PCI_IOV
354 if (dev->is_virtfn)
355 dev = dev->physfn;
356#endif
357
358 return dev;
359}
360
65891215
ME
361extern struct pci_dev *alloc_pci_dev(void);
362
1da177e4
LT
363#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
364#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
365#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
366
a7369f1f
LV
367static inline int pci_channel_offline(struct pci_dev *pdev)
368{
369 return (pdev->error_state != pci_channel_io_normal);
370}
371
41017f0c 372static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 373 struct pci_dev *pci_dev, char cap)
41017f0c
SL
374{
375 struct pci_cap_saved_state *tmp;
376 struct hlist_node *pos;
377
378 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
24a4742f 379 if (tmp->cap.cap_nr == cap)
41017f0c
SL
380 return tmp;
381 }
382 return NULL;
383}
384
385static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
386 struct pci_cap_saved_state *new_cap)
387{
388 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
389}
390
2fe2abf8
BH
391/*
392 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
393 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
394 * buses below host bridges or subtractive decode bridges) go in the list.
395 * Use pci_bus_for_each_resource() to iterate through all the resources.
396 */
397
398/*
399 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
400 * and there's no way to program the bridge with the details of the window.
401 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
402 * decode bit set, because they are explicit and can be programmed with _SRS.
403 */
404#define PCI_SUBTRACTIVE_DECODE 0x1
405
406struct pci_bus_resource {
407 struct list_head list;
408 struct resource *res;
409 unsigned int flags;
410};
4352dfd5
GKH
411
412#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
413
414struct pci_bus {
415 struct list_head node; /* node in list of buses */
416 struct pci_bus *parent; /* parent bus this bridge is on */
417 struct list_head children; /* list of child buses */
418 struct list_head devices; /* list of devices on this bus */
419 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 420 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
421 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
422 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
423
424 struct pci_ops *ops; /* configuration access functions */
425 void *sysdata; /* hook for sys-specific extension */
426 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
427
428 unsigned char number; /* bus number */
429 unsigned char primary; /* number of primary bridge */
430 unsigned char secondary; /* number of secondary bridge */
431 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
432 unsigned char max_bus_speed; /* enum pci_bus_speed */
433 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
434
435 char name[48];
436
437 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 438 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 439 struct device *bridge;
fd7d1ced 440 struct device dev;
1da177e4
LT
441 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
442 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 443 unsigned int is_added:1;
1da177e4
LT
444};
445
446#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 447#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 448
79af72d7
KK
449/*
450 * Returns true if the pci bus is root (behind host-pci bridge),
451 * false otherwise
452 */
453static inline bool pci_is_root_bus(struct pci_bus *pbus)
454{
455 return !(pbus->parent);
456}
457
16cf0ebc
RW
458#ifdef CONFIG_PCI_MSI
459static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
460{
461 return pci_dev->msi_enabled || pci_dev->msix_enabled;
462}
463#else
464static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
465#endif
466
1da177e4
LT
467/*
468 * Error values that may be returned by PCI functions.
469 */
470#define PCIBIOS_SUCCESSFUL 0x00
471#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
472#define PCIBIOS_BAD_VENDOR_ID 0x83
473#define PCIBIOS_DEVICE_NOT_FOUND 0x86
474#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
475#define PCIBIOS_SET_FAILED 0x88
476#define PCIBIOS_BUFFER_TOO_SMALL 0x89
477
478/* Low-level architecture-dependent routines */
479
480struct pci_ops {
481 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
482 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
483};
484
b6ce068a
MW
485/*
486 * ACPI needs to be able to access PCI config space before we've done a
487 * PCI bus scan and created pci_bus structures.
488 */
489extern int raw_pci_read(unsigned int domain, unsigned int bus,
490 unsigned int devfn, int reg, int len, u32 *val);
491extern int raw_pci_write(unsigned int domain, unsigned int bus,
492 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
493
494struct pci_bus_region {
c40a22e0
BH
495 resource_size_t start;
496 resource_size_t end;
1da177e4
LT
497};
498
499struct pci_dynids {
500 spinlock_t lock; /* protects list, index */
501 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
502};
503
392a1ce7
LV
504/* ---------------------------------------------------------------- */
505/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 506 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
507 * will be notified of PCI bus errors, and will be driven to recovery
508 * when an error occurs.
509 */
510
511typedef unsigned int __bitwise pci_ers_result_t;
512
513enum pci_ers_result {
514 /* no result/none/not supported in device driver */
515 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
516
517 /* Device driver can recover without slot reset */
518 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
519
520 /* Device driver wants slot to be reset. */
521 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
522
523 /* Device has completely failed, is unrecoverable */
524 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
525
526 /* Device driver is fully recovered and operational */
527 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
528};
529
530/* PCI bus error event callbacks */
05cca6e5 531struct pci_error_handlers {
392a1ce7
LV
532 /* PCI bus error detected on this device */
533 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 534 enum pci_channel_state error);
392a1ce7
LV
535
536 /* MMIO has been re-enabled, but not DMA */
537 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
538
539 /* PCI Express link has been reset */
540 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
541
542 /* PCI slot has been reset */
543 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
544
545 /* Device driver may resume normal operations */
546 void (*resume)(struct pci_dev *dev);
547};
548
549/* ---------------------------------------------------------------- */
550
1da177e4
LT
551struct module;
552struct pci_driver {
553 struct list_head node;
42b21932 554 const char *name;
1da177e4
LT
555 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
556 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
557 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
558 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
559 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
560 int (*resume_early) (struct pci_dev *dev);
1da177e4 561 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 562 void (*shutdown) (struct pci_dev *dev);
392a1ce7 563 struct pci_error_handlers *err_handler;
1da177e4
LT
564 struct device_driver driver;
565 struct pci_dynids dynids;
566};
567
05cca6e5 568#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 569
90a1ba0c 570/**
9f9351bb 571 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
572 * @_table: device table name
573 *
574 * This macro is used to create a struct pci_device_id array (a device table)
575 * in a generic manner.
576 */
9f9351bb 577#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
578 const struct pci_device_id _table[] __devinitconst
579
1da177e4
LT
580/**
581 * PCI_DEVICE - macro used to describe a specific pci device
582 * @vend: the 16 bit PCI Vendor ID
583 * @dev: the 16 bit PCI Device ID
584 *
585 * This macro is used to create a struct pci_device_id that matches a
586 * specific device. The subvendor and subdevice fields will be set to
587 * PCI_ANY_ID.
588 */
589#define PCI_DEVICE(vend,dev) \
590 .vendor = (vend), .device = (dev), \
591 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
592
593/**
594 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
595 * @dev_class: the class, subclass, prog-if triple for this device
596 * @dev_class_mask: the class mask for this device
597 *
598 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 599 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
600 * fields will be set to PCI_ANY_ID.
601 */
602#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
603 .class = (dev_class), .class_mask = (dev_class_mask), \
604 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
605 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
606
1597cacb
AC
607/**
608 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
609 * @vendor: the vendor name
610 * @device: the 16 bit PCI Device ID
1597cacb
AC
611 *
612 * This macro is used to create a struct pci_device_id that matches a
613 * specific PCI device. The subvendor, and subdevice fields will be set
614 * to PCI_ANY_ID. The macro allows the next field to follow as the device
615 * private data.
616 */
617
618#define PCI_VDEVICE(vendor, device) \
619 PCI_VENDOR_ID_##vendor, (device), \
620 PCI_ANY_ID, PCI_ANY_ID, 0, 0
621
1da177e4
LT
622/* these external functions are only available when PCI support is enabled */
623#ifdef CONFIG_PCI
624
b03e7495
JM
625extern void pcie_bus_configure_settings(struct pci_bus *bus, u8 smpss);
626
627enum pcie_bus_config_types {
5f39e670 628 PCIE_BUS_TUNE_OFF,
b03e7495 629 PCIE_BUS_SAFE,
5f39e670 630 PCIE_BUS_PERFORMANCE,
b03e7495
JM
631 PCIE_BUS_PEER2PEER,
632};
633
634extern enum pcie_bus_config_types pcie_bus_config;
635
1da177e4
LT
636extern struct bus_type pci_bus_type;
637
638/* Do NOT directly access these two variables, unless you are arch specific pci
639 * code, or pci core code. */
640extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
641/* Some device drivers need know if pci is initiated */
642extern int no_pci_devices(void);
1da177e4
LT
643
644void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 645int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 646char *pcibios_setup(char *str);
1da177e4
LT
647
648/* Used only when drivers/pci/setup.c is used */
3b7a17fc 649resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 650 resource_size_t,
e31dd6e4 651 resource_size_t);
1da177e4
LT
652void pcibios_update_irq(struct pci_dev *, int irq);
653
2d1c8618
BH
654/* Weak but can be overriden by arch */
655void pci_fixup_cardbus(struct pci_bus *);
656
1da177e4
LT
657/* Generic PCI functions used internally */
658
d1fd4fb6 659void pcibios_scan_specific_bus(int busn);
1da177e4 660extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 661void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
662struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
663 struct pci_ops *ops, void *sysdata);
98db6f19 664static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 665 void *sysdata)
1da177e4 666{
c431ada4
RS
667 struct pci_bus *root_bus;
668 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
669 if (root_bus)
670 pci_bus_add_devices(root_bus);
671 return root_bus;
1da177e4 672}
05cca6e5
GKH
673struct pci_bus *pci_create_bus(struct device *parent, int bus,
674 struct pci_ops *ops, void *sysdata);
675struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
676 int busnr);
3749c51a 677void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 678struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
679 const char *name,
680 struct hotplug_slot *hotplug);
f46753c5 681void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 682void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 683int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 684struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 685void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 686unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 687int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 688void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
689struct resource *pci_find_parent_resource(const struct pci_dev *dev,
690 struct resource *res);
57c2cf71 691u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 692int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 693u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
694extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
695extern void pci_dev_put(struct pci_dev *dev);
696extern void pci_remove_bus(struct pci_bus *b);
697extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 698extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 699void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 700extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
701#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
702#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
703#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
704
705/* Generic PCI functions exported to card drivers */
706
388c8c16
JB
707enum pci_lost_interrupt_reason {
708 PCI_LOST_IRQ_NO_INFORMATION = 0,
709 PCI_LOST_IRQ_DISABLE_MSI,
710 PCI_LOST_IRQ_DISABLE_MSIX,
711 PCI_LOST_IRQ_DISABLE_ACPI,
712};
713enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
714int pci_find_capability(struct pci_dev *dev, int cap);
715int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
716int pci_find_ext_capability(struct pci_dev *dev, int cap);
cf4c43dd
JB
717int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
718 int cap);
05cca6e5
GKH
719int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
720int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 721struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 722
d42552c3
AM
723struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
724 struct pci_dev *from);
05cca6e5 725struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 726 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 727 struct pci_dev *from);
05cca6e5 728struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
729struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
730 unsigned int devfn);
731static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
732 unsigned int devfn)
733{
734 return pci_get_domain_bus_and_slot(0, bus, devfn);
735}
05cca6e5 736struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
737int pci_dev_present(const struct pci_device_id *ids);
738
05cca6e5
GKH
739int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
740 int where, u8 *val);
741int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
742 int where, u16 *val);
743int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
744 int where, u32 *val);
745int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
746 int where, u8 val);
747int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
748 int where, u16 val);
749int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
750 int where, u32 val);
a72b46c3 751struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
752
753static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
754{
05cca6e5 755 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
756}
757static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
758{
05cca6e5 759 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 760}
05cca6e5
GKH
761static inline int pci_read_config_dword(struct pci_dev *dev, int where,
762 u32 *val)
1da177e4 763{
05cca6e5 764 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
765}
766static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
767{
05cca6e5 768 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
769}
770static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
771{
05cca6e5 772 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 773}
05cca6e5
GKH
774static inline int pci_write_config_dword(struct pci_dev *dev, int where,
775 u32 val)
1da177e4 776{
05cca6e5 777 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
778}
779
4a7fb636 780int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
781int __must_check pci_enable_device_io(struct pci_dev *dev);
782int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 783int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
784int __must_check pcim_enable_device(struct pci_dev *pdev);
785void pcim_pin_device(struct pci_dev *pdev);
786
296ccb08
YS
787static inline int pci_is_enabled(struct pci_dev *pdev)
788{
789 return (atomic_read(&pdev->enable_cnt) > 0);
790}
791
9ac7849e
TH
792static inline int pci_is_managed(struct pci_dev *pdev)
793{
794 return pdev->is_managed;
795}
796
1da177e4 797void pci_disable_device(struct pci_dev *dev);
96c55900
MS
798
799extern unsigned int pcibios_max_latency;
1da177e4 800void pci_set_master(struct pci_dev *dev);
6a479079 801void pci_clear_master(struct pci_dev *dev);
96c55900 802
f7bdd12d 803int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 804int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 805#define HAVE_PCI_SET_MWI
4a7fb636 806int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 807int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 808void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 809void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
810bool pci_intx_mask_supported(struct pci_dev *dev);
811bool pci_check_and_mask_intx(struct pci_dev *dev);
812bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 813void pci_msi_off(struct pci_dev *dev);
4d57cdfa 814int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 815int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
816int pcix_get_max_mmrbc(struct pci_dev *dev);
817int pcix_get_mmrbc(struct pci_dev *dev);
818int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 819int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 820int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
821int pcie_get_mps(struct pci_dev *dev);
822int pcie_set_mps(struct pci_dev *dev, int mps);
8c1c699f 823int __pci_reset_function(struct pci_dev *dev);
8dd7f803 824int pci_reset_function(struct pci_dev *dev);
14add80b 825void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 826int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 827int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 828int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
829
830/* ROM control related routines */
e416de5e
AC
831int pci_enable_rom(struct pci_dev *pdev);
832void pci_disable_rom(struct pci_dev *pdev);
144a50ea 833void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 834void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 835size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
836
837/* Power management related routines */
838int pci_save_state(struct pci_dev *dev);
1d3c16a8 839void pci_restore_state(struct pci_dev *dev);
ffbdd3f7
AW
840struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
841int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state);
842int pci_load_and_free_saved_state(struct pci_dev *dev,
843 struct pci_saved_state **state);
0e5dd46b 844int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
845int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
846pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 847bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 848void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
849int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
850 bool runtime, bool enable);
0235c4fc 851int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 852pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
853int pci_prepare_to_sleep(struct pci_dev *dev);
854int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 855bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 856bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 857void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 858
6cbf8214
RW
859static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
860 bool enable)
861{
862 return __pci_enable_wake(dev, state, false, enable);
863}
1da177e4 864
b48d4425
JB
865#define PCI_EXP_IDO_REQUEST (1<<0)
866#define PCI_EXP_IDO_COMPLETION (1<<1)
867void pci_enable_ido(struct pci_dev *dev, unsigned long type);
868void pci_disable_ido(struct pci_dev *dev, unsigned long type);
869
48a92a81 870enum pci_obff_signal_type {
688398bb
MS
871 PCI_EXP_OBFF_SIGNAL_L0 = 0,
872 PCI_EXP_OBFF_SIGNAL_ALWAYS = 1,
48a92a81
JB
873};
874int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type);
875void pci_disable_obff(struct pci_dev *dev);
876
51c2e0a7
JB
877bool pci_ltr_supported(struct pci_dev *dev);
878int pci_enable_ltr(struct pci_dev *dev);
879void pci_disable_ltr(struct pci_dev *dev);
880int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns);
881
bb209c82
BH
882/* For use by arch with custom probe code */
883void set_pcie_port_type(struct pci_dev *pdev);
884void set_pcie_hotplug_bridge(struct pci_dev *pdev);
885
ce5ccdef 886/* Functions for PCI Hotplug drivers to use */
05cca6e5 887int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
888#ifdef CONFIG_HOTPLUG
889unsigned int pci_rescan_bus(struct pci_bus *bus);
890#endif
ce5ccdef 891
287d19ce
SH
892/* Vital product data routines */
893ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
894ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 895int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 896
1da177e4 897/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 898void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
899void pci_bus_size_bridges(struct pci_bus *bus);
900int pci_claim_resource(struct pci_dev *, int);
901void pci_assign_unassigned_resources(void);
6841ec68 902void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4
LT
903void pdev_enable_device(struct pci_dev *);
904void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 905int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 906void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 907 int (*)(const struct pci_dev *, u8, u8));
1da177e4 908#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 909int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 910int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 911void pci_release_regions(struct pci_dev *);
4a7fb636 912int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 913int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 914void pci_release_region(struct pci_dev *, int);
c87deff7 915int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 916int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 917void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
918
919/* drivers/pci/bus.c */
45ca9e97
BH
920void pci_add_resource(struct list_head *resources, struct resource *res);
921void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
922void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
923struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
924void pci_bus_remove_resources(struct pci_bus *bus);
925
89a74ecc 926#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
927 for (i = 0; \
928 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
929 i++)
89a74ecc 930
4a7fb636
AM
931int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
932 struct resource *res, resource_size_t size,
933 resource_size_t align, resource_size_t min,
934 unsigned int type_mask,
3b7a17fc
DB
935 resource_size_t (*alignf)(void *,
936 const struct resource *,
b26b2d49
DB
937 resource_size_t,
938 resource_size_t),
4a7fb636 939 void *alignf_data);
1da177e4
LT
940void pci_enable_bridges(struct pci_bus *bus);
941
863b18f4 942/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
943int __must_check __pci_register_driver(struct pci_driver *, struct module *,
944 const char *mod_name);
bba81165
AM
945
946/*
947 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
948 */
949#define pci_register_driver(driver) \
950 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 951
05cca6e5
GKH
952void pci_unregister_driver(struct pci_driver *dev);
953void pci_remove_behind_bridge(struct pci_dev *dev);
954struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
955int pci_add_dynid(struct pci_driver *drv,
956 unsigned int vendor, unsigned int device,
957 unsigned int subvendor, unsigned int subdevice,
958 unsigned int class, unsigned int class_mask,
959 unsigned long driver_data);
05cca6e5
GKH
960const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
961 struct pci_dev *dev);
962int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
963 int pass);
1da177e4 964
70298c6e 965void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 966 void *userdata);
70b9f7dc 967int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 968int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 969unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 970void pci_setup_bridge(struct pci_bus *bus);
cecf4864 971
3448a19d
DA
972#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
973#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
974
deb2d2ec 975int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 976 unsigned int command_bits, u32 flags);
1da177e4
LT
977/* kmem_cache style wrapper around pci_alloc_consistent() */
978
f41b1771 979#include <linux/pci-dma.h>
1da177e4
LT
980#include <linux/dmapool.h>
981
982#define pci_pool dma_pool
983#define pci_pool_create(name, pdev, size, align, allocation) \
984 dma_pool_create(name, &pdev->dev, size, align, allocation)
985#define pci_pool_destroy(pool) dma_pool_destroy(pool)
986#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
987#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
988
e24c2d96
DM
989enum pci_dma_burst_strategy {
990 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
991 strategy_parameter is N/A */
992 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
993 byte boundaries */
994 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
995 strategy_parameter byte boundaries */
996};
997
1da177e4 998struct msix_entry {
16dbef4a 999 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1000 u16 entry; /* driver uses to specify entry, OS writes */
1001};
1002
0366f8f7 1003
1da177e4 1004#ifndef CONFIG_PCI_MSI
1c8d7b0a 1005static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
1006{
1007 return -1;
1008}
1009
d52877c7
YL
1010static inline void pci_msi_shutdown(struct pci_dev *dev)
1011{ }
05cca6e5
GKH
1012static inline void pci_disable_msi(struct pci_dev *dev)
1013{ }
1014
a52e2e35
RW
1015static inline int pci_msix_table_size(struct pci_dev *dev)
1016{
1017 return 0;
1018}
05cca6e5
GKH
1019static inline int pci_enable_msix(struct pci_dev *dev,
1020 struct msix_entry *entries, int nvec)
1021{
1022 return -1;
1023}
1024
d52877c7
YL
1025static inline void pci_msix_shutdown(struct pci_dev *dev)
1026{ }
05cca6e5
GKH
1027static inline void pci_disable_msix(struct pci_dev *dev)
1028{ }
1029
1030static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
1031{ }
1032
1033static inline void pci_restore_msi_state(struct pci_dev *dev)
1034{ }
07ae95f9
AP
1035static inline int pci_msi_enabled(void)
1036{
1037 return 0;
1038}
1da177e4 1039#else
1c8d7b0a 1040extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 1041extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 1042extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 1043extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 1044extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 1045 struct msix_entry *entries, int nvec);
d52877c7 1046extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
1047extern void pci_disable_msix(struct pci_dev *dev);
1048extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 1049extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 1050extern int pci_msi_enabled(void);
1da177e4
LT
1051#endif
1052
ab0724ff 1053#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1054extern bool pcie_ports_disabled;
1055extern bool pcie_ports_auto;
ab0724ff
MT
1056#else
1057#define pcie_ports_disabled true
1058#define pcie_ports_auto false
1059#endif
415e12b2 1060
3e1b1600 1061#ifndef CONFIG_PCIEASPM
8b8bae90
RW
1062static inline int pcie_aspm_enabled(void) { return 0; }
1063static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1064#else
1065extern int pcie_aspm_enabled(void);
8b8bae90 1066extern bool pcie_aspm_support_enabled(void);
3e1b1600
AP
1067#endif
1068
415e12b2
RW
1069#ifdef CONFIG_PCIEAER
1070void pci_no_aer(void);
1071bool pci_aer_available(void);
1072#else
1073static inline void pci_no_aer(void) { }
1074static inline bool pci_aer_available(void) { return false; }
1075#endif
1076
43c16408
AP
1077#ifndef CONFIG_PCIE_ECRC
1078static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1079{
1080 return;
1081}
1082static inline void pcie_ecrc_get_policy(char *str) {};
1083#else
1084extern void pcie_set_ecrc_checking(struct pci_dev *dev);
1085extern void pcie_ecrc_get_policy(char *str);
1086#endif
1087
1c8d7b0a
MW
1088#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1089
8b955b0d 1090#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1091/* The functions a driver should call */
1092int ht_create_irq(struct pci_dev *dev, int idx);
1093void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1094#endif /* CONFIG_HT_IRQ */
1095
fb51ccbf
JK
1096extern void pci_cfg_access_lock(struct pci_dev *dev);
1097extern bool pci_cfg_access_trylock(struct pci_dev *dev);
1098extern void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1099
4352dfd5
GKH
1100/*
1101 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1102 * a PCI domain is defined to be a set of PCI busses which share
1103 * configuration space.
1104 */
32a2eea7
JG
1105#ifdef CONFIG_PCI_DOMAINS
1106extern int pci_domains_supported;
1107#else
1108enum { pci_domains_supported = 0 };
05cca6e5
GKH
1109static inline int pci_domain_nr(struct pci_bus *bus)
1110{
1111 return 0;
1112}
1113
4352dfd5
GKH
1114static inline int pci_proc_domain(struct pci_bus *bus)
1115{
1116 return 0;
1117}
32a2eea7 1118#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1119
95a8b6ef
MT
1120/* some architectures require additional setup to direct VGA traffic */
1121typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1122 unsigned int command_bits, u32 flags);
95a8b6ef
MT
1123extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1124
4352dfd5 1125#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1126
1127/*
1128 * If the system does not have PCI, clearly these return errors. Define
1129 * these as simple inline functions to avoid hair in drivers.
1130 */
1131
05cca6e5
GKH
1132#define _PCI_NOP(o, s, t) \
1133 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1134 int where, t val) \
1da177e4 1135 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1136
1137#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1138 _PCI_NOP(o, word, u16 x) \
1139 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1140_PCI_NOP_ALL(read, *)
1141_PCI_NOP_ALL(write,)
1142
d42552c3 1143static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1144 unsigned int device,
1145 struct pci_dev *from)
1146{
1147 return NULL;
1148}
d42552c3 1149
05cca6e5
GKH
1150static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1151 unsigned int device,
1152 unsigned int ss_vendor,
1153 unsigned int ss_device,
b08508c4 1154 struct pci_dev *from)
05cca6e5
GKH
1155{
1156 return NULL;
1157}
1da177e4 1158
05cca6e5
GKH
1159static inline struct pci_dev *pci_get_class(unsigned int class,
1160 struct pci_dev *from)
1161{
1162 return NULL;
1163}
1da177e4
LT
1164
1165#define pci_dev_present(ids) (0)
ed4aaadb 1166#define no_pci_devices() (1)
1da177e4
LT
1167#define pci_dev_put(dev) do { } while (0)
1168
05cca6e5
GKH
1169static inline void pci_set_master(struct pci_dev *dev)
1170{ }
1171
1172static inline int pci_enable_device(struct pci_dev *dev)
1173{
1174 return -EIO;
1175}
1176
1177static inline void pci_disable_device(struct pci_dev *dev)
1178{ }
1179
1180static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1181{
1182 return -EIO;
1183}
1184
80be0385
RD
1185static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1186{
1187 return -EIO;
1188}
1189
4d57cdfa
FT
1190static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1191 unsigned int size)
1192{
1193 return -EIO;
1194}
1195
59fc67de
FT
1196static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1197 unsigned long mask)
1198{
1199 return -EIO;
1200}
1201
05cca6e5
GKH
1202static inline int pci_assign_resource(struct pci_dev *dev, int i)
1203{
1204 return -EBUSY;
1205}
1206
1207static inline int __pci_register_driver(struct pci_driver *drv,
1208 struct module *owner)
1209{
1210 return 0;
1211}
1212
1213static inline int pci_register_driver(struct pci_driver *drv)
1214{
1215 return 0;
1216}
1217
1218static inline void pci_unregister_driver(struct pci_driver *drv)
1219{ }
1220
1221static inline int pci_find_capability(struct pci_dev *dev, int cap)
1222{
1223 return 0;
1224}
1225
1226static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1227 int cap)
1228{
1229 return 0;
1230}
1231
1232static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1233{
1234 return 0;
1235}
1236
1da177e4 1237/* Power management related routines */
05cca6e5
GKH
1238static inline int pci_save_state(struct pci_dev *dev)
1239{
1240 return 0;
1241}
1242
1d3c16a8
JM
1243static inline void pci_restore_state(struct pci_dev *dev)
1244{ }
1da177e4 1245
05cca6e5
GKH
1246static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1247{
1248 return 0;
1249}
1250
3449248c
RD
1251static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1252{
1253 return 0;
1254}
1255
05cca6e5
GKH
1256static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1257 pm_message_t state)
1258{
1259 return PCI_D0;
1260}
1261
1262static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1263 int enable)
1264{
1265 return 0;
1266}
1267
b48d4425
JB
1268static inline void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1269{
1270}
1271
1272static inline void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1273{
1274}
1275
48a92a81
JB
1276static inline int pci_enable_obff(struct pci_dev *dev, unsigned long type)
1277{
1278 return 0;
1279}
1280
1281static inline void pci_disable_obff(struct pci_dev *dev)
1282{
1283}
1284
05cca6e5
GKH
1285static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1286{
1287 return -EIO;
1288}
1289
1290static inline void pci_release_regions(struct pci_dev *dev)
1291{ }
0da0ead9 1292
a46e8126
KG
1293#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1294
fb51ccbf 1295static inline void pci_block_cfg_access(struct pci_dev *dev)
05cca6e5
GKH
1296{ }
1297
fb51ccbf
JK
1298static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1299{ return 0; }
1300
1301static inline void pci_unblock_cfg_access(struct pci_dev *dev)
05cca6e5 1302{ }
e04b0ea2 1303
d80d0217
RD
1304static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1305{ return NULL; }
1306
1307static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1308 unsigned int devfn)
1309{ return NULL; }
1310
1311static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1312 unsigned int devfn)
1313{ return NULL; }
1314
92298e66
DA
1315static inline int pci_domain_nr(struct pci_bus *bus)
1316{ return 0; }
1317
fb8a0d9d
WM
1318#define dev_is_pci(d) (false)
1319#define dev_is_pf(d) (false)
1320#define dev_num_vf(d) (0)
4352dfd5 1321#endif /* CONFIG_PCI */
1da177e4 1322
4352dfd5
GKH
1323/* Include architecture-dependent settings and functions */
1324
1325#include <asm/pci.h>
1da177e4 1326
1f82de10
YL
1327#ifndef PCIBIOS_MAX_MEM_32
1328#define PCIBIOS_MAX_MEM_32 (-1)
1329#endif
1330
1da177e4
LT
1331/* these helpers provide future and backwards compatibility
1332 * for accessing popular PCI BAR info */
05cca6e5
GKH
1333#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1334#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1335#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1336#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1337 ((pci_resource_start((dev), (bar)) == 0 && \
1338 pci_resource_end((dev), (bar)) == \
1339 pci_resource_start((dev), (bar))) ? 0 : \
1340 \
1341 (pci_resource_end((dev), (bar)) - \
1342 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1343
1344/* Similar to the helpers above, these manipulate per-pci_dev
1345 * driver-specific data. They are really just a wrapper around
1346 * the generic device structure functions of these calls.
1347 */
05cca6e5 1348static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1349{
1350 return dev_get_drvdata(&pdev->dev);
1351}
1352
05cca6e5 1353static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1354{
1355 dev_set_drvdata(&pdev->dev, data);
1356}
1357
1358/* If you want to know what to call your pci_dev, ask this function.
1359 * Again, it's a wrapper around the generic device.
1360 */
2fc90f61 1361static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1362{
c6c4f070 1363 return dev_name(&pdev->dev);
1da177e4
LT
1364}
1365
2311b1f2
ME
1366
1367/* Some archs don't want to expose struct resource to userland as-is
1368 * in sysfs and /proc
1369 */
1370#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1371static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1372 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1373 resource_size_t *end)
2311b1f2
ME
1374{
1375 *start = rsrc->start;
1376 *end = rsrc->end;
1377}
1378#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1379
1380
1da177e4
LT
1381/*
1382 * The world is not perfect and supplies us with broken PCI devices.
1383 * For at least a part of these bugs we need a work-around, so both
1384 * generic (drivers/pci/quirks.c) and per-architecture code can define
1385 * fixup hooks to be called for particular buggy devices.
1386 */
1387
1388struct pci_fixup {
1389 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1390 void (*hook)(struct pci_dev *dev);
1391};
1392
1393enum pci_fixup_pass {
1394 pci_fixup_early, /* Before probing BARs */
1395 pci_fixup_header, /* After reading configuration header */
1396 pci_fixup_final, /* Final phase of device fixups */
1397 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1398 pci_fixup_resume, /* pci_device_resume() */
1399 pci_fixup_suspend, /* pci_device_suspend */
1400 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1401};
1402
1403/* Anonymous variables would be nice... */
1404#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1405 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1406 __attribute__((__section__(#section))) = { vendor, device, hook };
1407#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1408 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1409 vendor##device##hook, vendor, device, hook)
1410#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1411 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1412 vendor##device##hook, vendor, device, hook)
1413#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1414 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1415 vendor##device##hook, vendor, device, hook)
1416#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1417 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1418 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1419#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1420 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1421 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1422#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1423 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1424 resume_early##vendor##device##hook, vendor, device, hook)
1425#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1426 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1427 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1428
93177a74 1429#ifdef CONFIG_PCI_QUIRKS
1da177e4 1430void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1431#else
1432static inline void pci_fixup_device(enum pci_fixup_pass pass,
1433 struct pci_dev *dev) {}
1434#endif
1da177e4 1435
05cca6e5 1436void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1437void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1438void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1439int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1440int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1441 const char *name);
ec04b075 1442void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1443
1da177e4 1444extern int pci_pci_problems;
236561e5 1445#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1446#define PCIPCI_TRITON 2
1447#define PCIPCI_NATOMA 4
1448#define PCIPCI_VIAETBF 8
1449#define PCIPCI_VSFX 16
236561e5
AC
1450#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1451#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1452
4516a618
AN
1453extern unsigned long pci_cardbus_io_size;
1454extern unsigned long pci_cardbus_mem_size;
491424c0 1455extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1456extern u8 pci_cache_line_size;
4516a618 1457
28760489
EB
1458extern unsigned long pci_hotplug_io_size;
1459extern unsigned long pci_hotplug_mem_size;
1460
cfce9fb8 1461/* Architecture specific versions may override these (weak) */
19792a08
AB
1462int pcibios_add_platform_entries(struct pci_dev *dev);
1463void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1464void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1465int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1466 enum pcie_reset_state state);
575e3348 1467
7752d5cf 1468#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1469extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1470extern void __init pci_mmcfg_late_init(void);
1471#else
bb63b421 1472static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1473static inline void pci_mmcfg_late_init(void) { }
1474#endif
1475
0ef5f8f6
AP
1476int pci_ext_cfg_avail(struct pci_dev *dev);
1477
1684f5dd 1478void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1479
dd7cc44d
YZ
1480#ifdef CONFIG_PCI_IOV
1481extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1482extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1483extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1484extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1485#else
1486static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1487{
1488 return -ENODEV;
1489}
1490static inline void pci_disable_sriov(struct pci_dev *dev)
1491{
1492}
74bb1bcc
YZ
1493static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1494{
1495 return IRQ_NONE;
1496}
fb8a0d9d
WM
1497static inline int pci_num_vf(struct pci_dev *dev)
1498{
1499 return 0;
1500}
dd7cc44d
YZ
1501#endif
1502
c825bc94
KK
1503#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1504extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1505extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1506#endif
1507
d7b7e605
KK
1508/**
1509 * pci_pcie_cap - get the saved PCIe capability offset
1510 * @dev: PCI device
1511 *
1512 * PCIe capability offset is calculated at PCI device initialization
1513 * time and saved in the data structure. This function returns saved
1514 * PCIe capability offset. Using this instead of pci_find_capability()
1515 * reduces unnecessary search in the PCI configuration space. If you
1516 * need to calculate PCIe capability offset from raw device for some
1517 * reasons, please use pci_find_capability() instead.
1518 */
1519static inline int pci_pcie_cap(struct pci_dev *dev)
1520{
1521 return dev->pcie_cap;
1522}
1523
7eb776c4
KK
1524/**
1525 * pci_is_pcie - check if the PCI device is PCI Express capable
1526 * @dev: PCI device
1527 *
1528 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1529 */
1530static inline bool pci_is_pcie(struct pci_dev *dev)
1531{
1532 return !!pci_pcie_cap(dev);
1533}
1534
5d990b62
CW
1535void pci_request_acs(void);
1536
a2ce7662 1537
7ad506fa
MC
1538#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1539#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1540
1541/* Large Resource Data Type Tag Item Names */
1542#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1543#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1544#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1545
1546#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1547#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1548#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1549
1550/* Small Resource Data Type Tag Item Names */
1551#define PCI_VPD_STIN_END 0x78 /* End */
1552
1553#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1554
1555#define PCI_VPD_SRDT_TIN_MASK 0x78
1556#define PCI_VPD_SRDT_LEN_MASK 0x07
1557
1558#define PCI_VPD_LRDT_TAG_SIZE 3
1559#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1560
e1d5bdab
MC
1561#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1562
4067a854
MC
1563#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1564#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1565#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1566#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1567
a2ce7662
MC
1568/**
1569 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1570 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1571 *
1572 * Returns the extracted Large Resource Data Type length.
1573 */
1574static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1575{
1576 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1577}
1578
7ad506fa
MC
1579/**
1580 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1581 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1582 *
1583 * Returns the extracted Small Resource Data Type length.
1584 */
1585static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1586{
1587 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1588}
1589
e1d5bdab
MC
1590/**
1591 * pci_vpd_info_field_size - Extracts the information field length
1592 * @lrdt: Pointer to the beginning of an information field header
1593 *
1594 * Returns the extracted information field length.
1595 */
1596static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1597{
1598 return info_field[2];
1599}
1600
b55ac1b2
MC
1601/**
1602 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1603 * @buf: Pointer to buffered vpd data
1604 * @off: The offset into the buffer at which to begin the search
1605 * @len: The length of the vpd buffer
1606 * @rdt: The Resource Data Type to search for
1607 *
1608 * Returns the index where the Resource Data Type was found or
1609 * -ENOENT otherwise.
1610 */
1611int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1612
4067a854
MC
1613/**
1614 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1615 * @buf: Pointer to buffered vpd data
1616 * @off: The offset into the buffer at which to begin the search
1617 * @len: The length of the buffer area, relative to off, in which to search
1618 * @kw: The keyword to search for
1619 *
1620 * Returns the index where the information field keyword was found or
1621 * -ENOENT otherwise.
1622 */
1623int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1624 unsigned int len, const char *kw);
1625
98d9f30c
BH
1626/* PCI <-> OF binding helpers */
1627#ifdef CONFIG_OF
1628struct device_node;
1629extern void pci_set_of_node(struct pci_dev *dev);
1630extern void pci_release_of_node(struct pci_dev *dev);
1631extern void pci_set_bus_of_node(struct pci_bus *bus);
1632extern void pci_release_bus_of_node(struct pci_bus *bus);
1633
1634/* Arch may override this (weak) */
1635extern struct device_node * __weak pcibios_get_phb_of_node(struct pci_bus *bus);
1636
64099d98
BH
1637static inline struct device_node *pci_device_to_OF_node(struct pci_dev *pdev)
1638{
1639 return pdev ? pdev->dev.of_node : NULL;
1640}
1641
ef3b4f8c
BH
1642static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1643{
1644 return bus ? bus->dev.of_node : NULL;
1645}
1646
98d9f30c
BH
1647#else /* CONFIG_OF */
1648static inline void pci_set_of_node(struct pci_dev *dev) { }
1649static inline void pci_release_of_node(struct pci_dev *dev) { }
1650static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1651static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1652#endif /* CONFIG_OF */
1653
166e9278
OBC
1654/**
1655 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1656 * @pdev: the PCI device
1657 *
1658 * if the device is PCIE, return NULL
1659 * if the device isn't connected to a PCIe bridge (that is its parent is a
1660 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1661 * parent
1662 */
1663struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1664
1da177e4
LT
1665#endif /* __KERNEL__ */
1666#endif /* LINUX_PCI_H */