]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
PCI PM: Restore standard config registers of all devices early
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
1da177e4 55
7e7a43c3
AB
56/* Include the ID list */
57#include <linux/pci_ids.h>
58
f46753c5
AC
59/* pci_slot represents a physical slot */
60struct pci_slot {
61 struct pci_bus *bus; /* The bus this slot is on */
62 struct list_head list; /* node in list of slots on this bus */
63 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
64 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
65 struct kobject kobj;
66};
67
0ad772ec
AC
68static inline const char *pci_slot_name(const struct pci_slot *slot)
69{
70 return kobject_name(&slot->kobj);
71}
72
1da177e4
LT
73/* File state for mmap()s on /proc/bus/pci/X/Y */
74enum pci_mmap_state {
75 pci_mmap_io,
76 pci_mmap_mem
77};
78
79/* This defines the direction arg to the DMA mapping routines. */
80#define PCI_DMA_BIDIRECTIONAL 0
81#define PCI_DMA_TODEVICE 1
82#define PCI_DMA_FROMDEVICE 2
83#define PCI_DMA_NONE 3
84
fde09c6d
YZ
85/*
86 * For PCI devices, the region numbers are assigned this way:
87 */
88enum {
89 /* #0-5: standard PCI resources */
90 PCI_STD_RESOURCES,
91 PCI_STD_RESOURCE_END = 5,
92
93 /* #6: expansion ROM resource */
94 PCI_ROM_RESOURCE,
95
96 /* resources assigned to buses behind the bridge */
97#define PCI_BRIDGE_RESOURCE_NUM 4
98
99 PCI_BRIDGE_RESOURCES,
100 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
101 PCI_BRIDGE_RESOURCE_NUM - 1,
102
103 /* total resources associated with a PCI device */
104 PCI_NUM_RESOURCES,
105
106 /* preserve this for compatibility */
107 DEVICE_COUNT_RESOURCE
108};
1da177e4
LT
109
110typedef int __bitwise pci_power_t;
111
4352dfd5
GKH
112#define PCI_D0 ((pci_power_t __force) 0)
113#define PCI_D1 ((pci_power_t __force) 1)
114#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
115#define PCI_D3hot ((pci_power_t __force) 3)
116#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 117#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 118#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 119
aa8c6c93
RW
120#define PCI_PM_D2_DELAY 200
121#define PCI_PM_D3_WAIT 10
122#define PCI_PM_BUS_WAIT 50
123
392a1ce7
LV
124/** The pci_channel state describes connectivity between the CPU and
125 * the pci device. If some PCI bus between here and the pci device
126 * has crashed or locked up, this info is reflected here.
127 */
128typedef unsigned int __bitwise pci_channel_state_t;
129
130enum pci_channel_state {
131 /* I/O channel is in normal state */
132 pci_channel_io_normal = (__force pci_channel_state_t) 1,
133
134 /* I/O to channel is blocked */
135 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
136
137 /* PCI card is dead */
138 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
139};
140
f7bdd12d
BK
141typedef unsigned int __bitwise pcie_reset_state_t;
142
143enum pcie_reset_state {
144 /* Reset is NOT asserted (Use to deassert reset) */
145 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
146
147 /* Use #PERST to reset PCI-E device */
148 pcie_warm_reset = (__force pcie_reset_state_t) 2,
149
150 /* Use PCI-E Hot Reset to reset device */
151 pcie_hot_reset = (__force pcie_reset_state_t) 3
152};
153
ba698ad4
DM
154typedef unsigned short __bitwise pci_dev_flags_t;
155enum pci_dev_flags {
156 /* INTX_DISABLE in PCI_COMMAND register disables MSI
157 * generation too.
158 */
159 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
160 /* Device configuration is irrevocably lost if disabled into D3 */
161 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
162};
163
e1d3a908
SA
164enum pci_irq_reroute_variant {
165 INTEL_IRQ_REROUTE_VARIANT = 1,
166 MAX_IRQ_REROUTE_VARIANTS = 3
167};
168
6e325a62
MT
169typedef unsigned short __bitwise pci_bus_flags_t;
170enum pci_bus_flags {
d556ad4b
PO
171 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
172 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
173};
174
41017f0c
SL
175struct pci_cap_saved_state {
176 struct hlist_node next;
177 char cap_nr;
178 u32 data[0];
179};
180
7d715a6c 181struct pcie_link_state;
ee69439c
JB
182struct pci_vpd;
183
1da177e4
LT
184/*
185 * The pci_dev structure is used to describe PCI devices.
186 */
187struct pci_dev {
1da177e4
LT
188 struct list_head bus_list; /* node in per-bus list */
189 struct pci_bus *bus; /* bus this device is on */
190 struct pci_bus *subordinate; /* bus this device bridges to */
191
192 void *sysdata; /* hook for sys-specific extension */
193 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 194 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
195
196 unsigned int devfn; /* encoded device & function index */
197 unsigned short vendor;
198 unsigned short device;
199 unsigned short subsystem_vendor;
200 unsigned short subsystem_device;
201 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 202 u8 revision; /* PCI revision, low byte of class word */
1da177e4 203 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 204 u8 pcie_type; /* PCI-E device/port type */
1da177e4 205 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 206 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
207
208 struct pci_driver *driver; /* which driver has allocated this device */
209 u64 dma_mask; /* Mask of the bits of bus address this
210 device implements. Normally this is
211 0xffffffff. You only need to change
212 this if your device has broken DMA
213 or supports 64-bit transfers. */
214
4d57cdfa
FT
215 struct device_dma_parameters dma_parms;
216
1da177e4
LT
217 pci_power_t current_state; /* Current operating state. In ACPI-speak,
218 this is D0-D3, D0 being fully functional,
219 and D3 being off. */
337001b6
RW
220 int pm_cap; /* PM capability offset in the
221 configuration space */
222 unsigned int pme_support:5; /* Bitmask of states from which PME#
223 can be generated */
224 unsigned int d1_support:1; /* Low power state D1 is supported */
225 unsigned int d2_support:1; /* Low power state D2 is supported */
226 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
1da177e4 227
7d715a6c
SL
228#ifdef CONFIG_PCIEASPM
229 struct pcie_link_state *link_state; /* ASPM link state. */
230#endif
231
392a1ce7 232 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
233 struct device dev; /* Generic device interface */
234
1da177e4
LT
235 int cfg_size; /* Size of configuration space */
236
237 /*
238 * Instead of touching interrupt line and base address registers
239 * directly, use the values stored here. They might be different!
240 */
241 unsigned int irq;
242 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
243
244 /* These fields are used by common fixups */
245 unsigned int transparent:1; /* Transparent PCI bridge */
246 unsigned int multifunction:1;/* Part of multi-function device */
247 /* keep track of device state */
8a1bc901 248 unsigned int is_added:1;
1da177e4 249 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 250 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 251 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 252 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 253 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
254 unsigned int msi_enabled:1;
255 unsigned int msix_enabled:1;
58c3a727 256 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 257 unsigned int is_managed:1;
994a65e2 258 unsigned int is_pcie:1;
aa8c6c93 259 unsigned int state_saved:1;
ba698ad4 260 pci_dev_flags_t dev_flags;
bae94d02 261 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 262
1da177e4 263 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 264 struct hlist_head saved_cap_space;
1da177e4
LT
265 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
266 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
267 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 268 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 269#ifdef CONFIG_PCI_MSI
4aa9bc95 270 struct list_head msi_list;
ded86d8d 271#endif
94e61088 272 struct pci_vpd *vpd;
1da177e4
LT
273};
274
65891215
ME
275extern struct pci_dev *alloc_pci_dev(void);
276
1da177e4
LT
277#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
278#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
279#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
280
a7369f1f
LV
281static inline int pci_channel_offline(struct pci_dev *pdev)
282{
283 return (pdev->error_state != pci_channel_io_normal);
284}
285
41017f0c 286static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 287 struct pci_dev *pci_dev, char cap)
41017f0c
SL
288{
289 struct pci_cap_saved_state *tmp;
290 struct hlist_node *pos;
291
292 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
293 if (tmp->cap_nr == cap)
294 return tmp;
295 }
296 return NULL;
297}
298
299static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
300 struct pci_cap_saved_state *new_cap)
301{
302 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
303}
304
1da177e4 305#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 306#define PCI_BUS_NUM_RESOURCES 16
1da177e4 307#endif
4352dfd5
GKH
308
309#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
310
311struct pci_bus {
312 struct list_head node; /* node in list of buses */
313 struct pci_bus *parent; /* parent bus this bridge is on */
314 struct list_head children; /* list of child buses */
315 struct list_head devices; /* list of devices on this bus */
316 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 317 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
318 struct resource *resource[PCI_BUS_NUM_RESOURCES];
319 /* address space routed to this bus */
320
321 struct pci_ops *ops; /* configuration access functions */
322 void *sysdata; /* hook for sys-specific extension */
323 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
324
325 unsigned char number; /* bus number */
326 unsigned char primary; /* number of primary bridge */
327 unsigned char secondary; /* number of secondary bridge */
328 unsigned char subordinate; /* max number of subordinate buses */
329
330 char name[48];
331
332 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 333 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 334 struct device *bridge;
fd7d1ced 335 struct device dev;
1da177e4
LT
336 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
337 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 338 unsigned int is_added:1;
1da177e4
LT
339};
340
341#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 342#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 343
16cf0ebc
RW
344#ifdef CONFIG_PCI_MSI
345static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
346{
347 return pci_dev->msi_enabled || pci_dev->msix_enabled;
348}
349#else
350static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
351#endif
352
1da177e4
LT
353/*
354 * Error values that may be returned by PCI functions.
355 */
356#define PCIBIOS_SUCCESSFUL 0x00
357#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
358#define PCIBIOS_BAD_VENDOR_ID 0x83
359#define PCIBIOS_DEVICE_NOT_FOUND 0x86
360#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
361#define PCIBIOS_SET_FAILED 0x88
362#define PCIBIOS_BUFFER_TOO_SMALL 0x89
363
364/* Low-level architecture-dependent routines */
365
366struct pci_ops {
367 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
368 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
369};
370
b6ce068a
MW
371/*
372 * ACPI needs to be able to access PCI config space before we've done a
373 * PCI bus scan and created pci_bus structures.
374 */
375extern int raw_pci_read(unsigned int domain, unsigned int bus,
376 unsigned int devfn, int reg, int len, u32 *val);
377extern int raw_pci_write(unsigned int domain, unsigned int bus,
378 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
379
380struct pci_bus_region {
c40a22e0
BH
381 resource_size_t start;
382 resource_size_t end;
1da177e4
LT
383};
384
385struct pci_dynids {
386 spinlock_t lock; /* protects list, index */
387 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
388};
389
392a1ce7
LV
390/* ---------------------------------------------------------------- */
391/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 392 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
393 * will be notified of PCI bus errors, and will be driven to recovery
394 * when an error occurs.
395 */
396
397typedef unsigned int __bitwise pci_ers_result_t;
398
399enum pci_ers_result {
400 /* no result/none/not supported in device driver */
401 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
402
403 /* Device driver can recover without slot reset */
404 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
405
406 /* Device driver wants slot to be reset. */
407 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
408
409 /* Device has completely failed, is unrecoverable */
410 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
411
412 /* Device driver is fully recovered and operational */
413 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
414};
415
416/* PCI bus error event callbacks */
05cca6e5 417struct pci_error_handlers {
392a1ce7
LV
418 /* PCI bus error detected on this device */
419 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 420 enum pci_channel_state error);
392a1ce7
LV
421
422 /* MMIO has been re-enabled, but not DMA */
423 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
424
425 /* PCI Express link has been reset */
426 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
427
428 /* PCI slot has been reset */
429 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
430
431 /* Device driver may resume normal operations */
432 void (*resume)(struct pci_dev *dev);
433};
434
435/* ---------------------------------------------------------------- */
436
1da177e4
LT
437struct module;
438struct pci_driver {
439 struct list_head node;
440 char *name;
1da177e4
LT
441 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
442 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
443 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
444 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
445 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
446 int (*resume_early) (struct pci_dev *dev);
1da177e4 447 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 448 void (*shutdown) (struct pci_dev *dev);
392a1ce7 449 struct pci_error_handlers *err_handler;
1da177e4
LT
450 struct device_driver driver;
451 struct pci_dynids dynids;
452};
453
05cca6e5 454#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 455
90a1ba0c 456/**
9f9351bb 457 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
458 * @_table: device table name
459 *
460 * This macro is used to create a struct pci_device_id array (a device table)
461 * in a generic manner.
462 */
9f9351bb 463#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
464 const struct pci_device_id _table[] __devinitconst
465
1da177e4
LT
466/**
467 * PCI_DEVICE - macro used to describe a specific pci device
468 * @vend: the 16 bit PCI Vendor ID
469 * @dev: the 16 bit PCI Device ID
470 *
471 * This macro is used to create a struct pci_device_id that matches a
472 * specific device. The subvendor and subdevice fields will be set to
473 * PCI_ANY_ID.
474 */
475#define PCI_DEVICE(vend,dev) \
476 .vendor = (vend), .device = (dev), \
477 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
478
479/**
480 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
481 * @dev_class: the class, subclass, prog-if triple for this device
482 * @dev_class_mask: the class mask for this device
483 *
484 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 485 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
486 * fields will be set to PCI_ANY_ID.
487 */
488#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
489 .class = (dev_class), .class_mask = (dev_class_mask), \
490 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
491 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
492
1597cacb
AC
493/**
494 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
495 * @vendor: the vendor name
496 * @device: the 16 bit PCI Device ID
1597cacb
AC
497 *
498 * This macro is used to create a struct pci_device_id that matches a
499 * specific PCI device. The subvendor, and subdevice fields will be set
500 * to PCI_ANY_ID. The macro allows the next field to follow as the device
501 * private data.
502 */
503
504#define PCI_VDEVICE(vendor, device) \
505 PCI_VENDOR_ID_##vendor, (device), \
506 PCI_ANY_ID, PCI_ANY_ID, 0, 0
507
1da177e4
LT
508/* these external functions are only available when PCI support is enabled */
509#ifdef CONFIG_PCI
510
511extern struct bus_type pci_bus_type;
512
513/* Do NOT directly access these two variables, unless you are arch specific pci
514 * code, or pci core code. */
515extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
516/* Some device drivers need know if pci is initiated */
517extern int no_pci_devices(void);
1da177e4
LT
518
519void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 520int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 521char *pcibios_setup(char *str);
1da177e4
LT
522
523/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
524void pcibios_align_resource(void *, struct resource *, resource_size_t,
525 resource_size_t);
1da177e4
LT
526void pcibios_update_irq(struct pci_dev *, int irq);
527
528/* Generic PCI functions used internally */
529
530extern struct pci_bus *pci_find_bus(int domain, int busnr);
c431ada4 531void pci_bus_add_devices(struct pci_bus *bus);
05cca6e5
GKH
532struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
533 struct pci_ops *ops, void *sysdata);
98db6f19 534static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 535 void *sysdata)
1da177e4 536{
c431ada4
RS
537 struct pci_bus *root_bus;
538 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
539 if (root_bus)
540 pci_bus_add_devices(root_bus);
541 return root_bus;
1da177e4 542}
05cca6e5
GKH
543struct pci_bus *pci_create_bus(struct device *parent, int bus,
544 struct pci_ops *ops, void *sysdata);
545struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
546 int busnr);
f46753c5 547struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
548 const char *name,
549 struct hotplug_slot *hotplug);
f46753c5 550void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 551void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 552int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 553struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 554void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 555unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 556int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 557void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
558struct resource *pci_find_parent_resource(const struct pci_dev *dev,
559 struct resource *res);
57c2cf71 560u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 561int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 562u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
563extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
564extern void pci_dev_put(struct pci_dev *dev);
565extern void pci_remove_bus(struct pci_bus *b);
566extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 567extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 568void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 569extern void pci_sort_breadthfirst(void);
1da177e4
LT
570
571/* Generic PCI functions exported to card drivers */
572
bd3989e0 573#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
574struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
575 unsigned int device,
b08508c4 576 struct pci_dev *from);
05cca6e5
GKH
577struct pci_dev __deprecated *pci_find_slot(unsigned int bus,
578 unsigned int devfn);
bd3989e0
JG
579#endif /* CONFIG_PCI_LEGACY */
580
388c8c16
JB
581enum pci_lost_interrupt_reason {
582 PCI_LOST_IRQ_NO_INFORMATION = 0,
583 PCI_LOST_IRQ_DISABLE_MSI,
584 PCI_LOST_IRQ_DISABLE_MSIX,
585 PCI_LOST_IRQ_DISABLE_ACPI,
586};
587enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
588int pci_find_capability(struct pci_dev *dev, int cap);
589int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
590int pci_find_ext_capability(struct pci_dev *dev, int cap);
591int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
592int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 593struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 594
d42552c3
AM
595struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
596 struct pci_dev *from);
05cca6e5 597struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 598 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 599 struct pci_dev *from);
05cca6e5
GKH
600struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
601struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
602struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
603int pci_dev_present(const struct pci_device_id *ids);
604
05cca6e5
GKH
605int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
606 int where, u8 *val);
607int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
608 int where, u16 *val);
609int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
610 int where, u32 *val);
611int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
612 int where, u8 val);
613int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
614 int where, u16 val);
615int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
616 int where, u32 val);
1da177e4
LT
617
618static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
619{
05cca6e5 620 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
621}
622static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
623{
05cca6e5 624 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 625}
05cca6e5
GKH
626static inline int pci_read_config_dword(struct pci_dev *dev, int where,
627 u32 *val)
1da177e4 628{
05cca6e5 629 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
630}
631static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
632{
05cca6e5 633 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
634}
635static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
636{
05cca6e5 637 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 638}
05cca6e5
GKH
639static inline int pci_write_config_dword(struct pci_dev *dev, int where,
640 u32 val)
1da177e4 641{
05cca6e5 642 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
643}
644
4a7fb636 645int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
646int __must_check pci_enable_device_io(struct pci_dev *dev);
647int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 648int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
649int __must_check pcim_enable_device(struct pci_dev *pdev);
650void pcim_pin_device(struct pci_dev *pdev);
651
652static inline int pci_is_managed(struct pci_dev *pdev)
653{
654 return pdev->is_managed;
655}
656
1da177e4
LT
657void pci_disable_device(struct pci_dev *dev);
658void pci_set_master(struct pci_dev *dev);
6a479079 659void pci_clear_master(struct pci_dev *dev);
f7bdd12d 660int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 661#define HAVE_PCI_SET_MWI
4a7fb636 662int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 663int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 664void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 665void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 666void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
667int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
668int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 669int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 670int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
671int pcix_get_max_mmrbc(struct pci_dev *dev);
672int pcix_get_mmrbc(struct pci_dev *dev);
673int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 674int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 675int pcie_set_readrq(struct pci_dev *dev, int rq);
8dd7f803
SY
676int pci_reset_function(struct pci_dev *dev);
677int pci_execute_reset_function(struct pci_dev *dev);
14add80b 678void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 679int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 680int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
681
682/* ROM control related routines */
e416de5e
AC
683int pci_enable_rom(struct pci_dev *pdev);
684void pci_disable_rom(struct pci_dev *pdev);
144a50ea 685void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 686void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
d7ad2254 687size_t pci_get_rom_size(void __iomem *rom, size_t size);
1da177e4
LT
688
689/* Power management related routines */
690int pci_save_state(struct pci_dev *dev);
691int pci_restore_state(struct pci_dev *dev);
9c8550ee
LT
692int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
693pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 694bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 695void pci_pme_active(struct pci_dev *dev, bool enable);
9c8550ee 696int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
0235c4fc 697int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 698pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
699int pci_prepare_to_sleep(struct pci_dev *dev);
700int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 701
ce5ccdef 702/* Functions for PCI Hotplug drivers to use */
05cca6e5 703int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
ce5ccdef 704
287d19ce
SH
705/* Vital product data routines */
706ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
707ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 708int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 709
1da177e4
LT
710/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
711void pci_bus_assign_resources(struct pci_bus *bus);
712void pci_bus_size_bridges(struct pci_bus *bus);
713int pci_claim_resource(struct pci_dev *, int);
714void pci_assign_unassigned_resources(void);
715void pdev_enable_device(struct pci_dev *);
716void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 717int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
718void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
719 int (*)(struct pci_dev *, u8, u8));
720#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 721int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 722int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 723void pci_release_regions(struct pci_dev *);
4a7fb636 724int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 725int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 726void pci_release_region(struct pci_dev *, int);
c87deff7 727int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 728int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 729void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
730
731/* drivers/pci/bus.c */
4a7fb636
AM
732int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
733 struct resource *res, resource_size_t size,
734 resource_size_t align, resource_size_t min,
735 unsigned int type_mask,
736 void (*alignf)(void *, struct resource *,
737 resource_size_t, resource_size_t),
738 void *alignf_data);
1da177e4
LT
739void pci_enable_bridges(struct pci_bus *bus);
740
863b18f4 741/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
742int __must_check __pci_register_driver(struct pci_driver *, struct module *,
743 const char *mod_name);
bba81165
AM
744
745/*
746 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
747 */
748#define pci_register_driver(driver) \
749 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 750
05cca6e5
GKH
751void pci_unregister_driver(struct pci_driver *dev);
752void pci_remove_behind_bridge(struct pci_dev *dev);
753struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
754const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
755 struct pci_dev *dev);
756int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
757 int pass);
1da177e4 758
cecf4864
PM
759void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
760 void *userdata);
70b9f7dc 761int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 762int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 763unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 764
1da177e4
LT
765/* kmem_cache style wrapper around pci_alloc_consistent() */
766
767#include <linux/dmapool.h>
768
769#define pci_pool dma_pool
770#define pci_pool_create(name, pdev, size, align, allocation) \
771 dma_pool_create(name, &pdev->dev, size, align, allocation)
772#define pci_pool_destroy(pool) dma_pool_destroy(pool)
773#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
774#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
775
e24c2d96
DM
776enum pci_dma_burst_strategy {
777 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
778 strategy_parameter is N/A */
779 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
780 byte boundaries */
781 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
782 strategy_parameter byte boundaries */
783};
784
1da177e4 785struct msix_entry {
16dbef4a 786 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
787 u16 entry; /* driver uses to specify entry, OS writes */
788};
789
0366f8f7 790
1da177e4 791#ifndef CONFIG_PCI_MSI
05cca6e5
GKH
792static inline int pci_enable_msi(struct pci_dev *dev)
793{
794 return -1;
795}
796
d52877c7
YL
797static inline void pci_msi_shutdown(struct pci_dev *dev)
798{ }
05cca6e5
GKH
799static inline void pci_disable_msi(struct pci_dev *dev)
800{ }
801
802static inline int pci_enable_msix(struct pci_dev *dev,
803 struct msix_entry *entries, int nvec)
804{
805 return -1;
806}
807
d52877c7
YL
808static inline void pci_msix_shutdown(struct pci_dev *dev)
809{ }
05cca6e5
GKH
810static inline void pci_disable_msix(struct pci_dev *dev)
811{ }
812
813static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
814{ }
815
816static inline void pci_restore_msi_state(struct pci_dev *dev)
817{ }
07ae95f9
AP
818static inline int pci_msi_enabled(void)
819{
820 return 0;
821}
1da177e4 822#else
1da177e4 823extern int pci_enable_msi(struct pci_dev *dev);
d52877c7 824extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 825extern void pci_disable_msi(struct pci_dev *dev);
05cca6e5 826extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 827 struct msix_entry *entries, int nvec);
d52877c7 828extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
829extern void pci_disable_msix(struct pci_dev *dev);
830extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 831extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 832extern int pci_msi_enabled(void);
1da177e4
LT
833#endif
834
3e1b1600
AP
835#ifndef CONFIG_PCIEASPM
836static inline int pcie_aspm_enabled(void)
837{
838 return 0;
839}
840#else
841extern int pcie_aspm_enabled(void);
842#endif
843
8b955b0d 844#ifdef CONFIG_HT_IRQ
8b955b0d
EB
845/* The functions a driver should call */
846int ht_create_irq(struct pci_dev *dev, int idx);
847void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
848#endif /* CONFIG_HT_IRQ */
849
e04b0ea2
BK
850extern void pci_block_user_cfg_access(struct pci_dev *dev);
851extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
852
4352dfd5
GKH
853/*
854 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
855 * a PCI domain is defined to be a set of PCI busses which share
856 * configuration space.
857 */
32a2eea7
JG
858#ifdef CONFIG_PCI_DOMAINS
859extern int pci_domains_supported;
860#else
861enum { pci_domains_supported = 0 };
05cca6e5
GKH
862static inline int pci_domain_nr(struct pci_bus *bus)
863{
864 return 0;
865}
866
4352dfd5
GKH
867static inline int pci_proc_domain(struct pci_bus *bus)
868{
869 return 0;
870}
32a2eea7 871#endif /* CONFIG_PCI_DOMAINS */
1da177e4 872
4352dfd5 873#else /* CONFIG_PCI is not enabled */
1da177e4
LT
874
875/*
876 * If the system does not have PCI, clearly these return errors. Define
877 * these as simple inline functions to avoid hair in drivers.
878 */
879
05cca6e5
GKH
880#define _PCI_NOP(o, s, t) \
881 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
882 int where, t val) \
1da177e4 883 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
884
885#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
886 _PCI_NOP(o, word, u16 x) \
887 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
888_PCI_NOP_ALL(read, *)
889_PCI_NOP_ALL(write,)
890
05cca6e5
GKH
891static inline struct pci_dev *pci_find_device(unsigned int vendor,
892 unsigned int device,
b08508c4 893 struct pci_dev *from)
05cca6e5
GKH
894{
895 return NULL;
896}
1da177e4 897
05cca6e5
GKH
898static inline struct pci_dev *pci_find_slot(unsigned int bus,
899 unsigned int devfn)
900{
901 return NULL;
902}
1da177e4 903
d42552c3 904static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
905 unsigned int device,
906 struct pci_dev *from)
907{
908 return NULL;
909}
d42552c3 910
05cca6e5
GKH
911static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
912 unsigned int device,
913 unsigned int ss_vendor,
914 unsigned int ss_device,
b08508c4 915 struct pci_dev *from)
05cca6e5
GKH
916{
917 return NULL;
918}
1da177e4 919
05cca6e5
GKH
920static inline struct pci_dev *pci_get_class(unsigned int class,
921 struct pci_dev *from)
922{
923 return NULL;
924}
1da177e4
LT
925
926#define pci_dev_present(ids) (0)
ed4aaadb 927#define no_pci_devices() (1)
1da177e4
LT
928#define pci_dev_put(dev) do { } while (0)
929
05cca6e5
GKH
930static inline void pci_set_master(struct pci_dev *dev)
931{ }
932
933static inline int pci_enable_device(struct pci_dev *dev)
934{
935 return -EIO;
936}
937
938static inline void pci_disable_device(struct pci_dev *dev)
939{ }
940
941static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
942{
943 return -EIO;
944}
945
80be0385
RD
946static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
947{
948 return -EIO;
949}
950
4d57cdfa
FT
951static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
952 unsigned int size)
953{
954 return -EIO;
955}
956
59fc67de
FT
957static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
958 unsigned long mask)
959{
960 return -EIO;
961}
962
05cca6e5
GKH
963static inline int pci_assign_resource(struct pci_dev *dev, int i)
964{
965 return -EBUSY;
966}
967
968static inline int __pci_register_driver(struct pci_driver *drv,
969 struct module *owner)
970{
971 return 0;
972}
973
974static inline int pci_register_driver(struct pci_driver *drv)
975{
976 return 0;
977}
978
979static inline void pci_unregister_driver(struct pci_driver *drv)
980{ }
981
982static inline int pci_find_capability(struct pci_dev *dev, int cap)
983{
984 return 0;
985}
986
987static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
988 int cap)
989{
990 return 0;
991}
992
993static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
994{
995 return 0;
996}
997
1da177e4 998/* Power management related routines */
05cca6e5
GKH
999static inline int pci_save_state(struct pci_dev *dev)
1000{
1001 return 0;
1002}
1003
1004static inline int pci_restore_state(struct pci_dev *dev)
1005{
1006 return 0;
1007}
1da177e4 1008
05cca6e5
GKH
1009static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1010{
1011 return 0;
1012}
1013
1014static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1015 pm_message_t state)
1016{
1017 return PCI_D0;
1018}
1019
1020static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1021 int enable)
1022{
1023 return 0;
1024}
1025
1026static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1027{
1028 return -EIO;
1029}
1030
1031static inline void pci_release_regions(struct pci_dev *dev)
1032{ }
0da0ead9 1033
a46e8126
KG
1034#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1035
05cca6e5
GKH
1036static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1037{ }
1038
1039static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1040{ }
e04b0ea2 1041
d80d0217
RD
1042static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1043{ return NULL; }
1044
1045static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1046 unsigned int devfn)
1047{ return NULL; }
1048
1049static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1050 unsigned int devfn)
1051{ return NULL; }
1052
4352dfd5 1053#endif /* CONFIG_PCI */
1da177e4 1054
4352dfd5
GKH
1055/* Include architecture-dependent settings and functions */
1056
1057#include <asm/pci.h>
1da177e4
LT
1058
1059/* these helpers provide future and backwards compatibility
1060 * for accessing popular PCI BAR info */
05cca6e5
GKH
1061#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1062#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1063#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1064#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1065 ((pci_resource_start((dev), (bar)) == 0 && \
1066 pci_resource_end((dev), (bar)) == \
1067 pci_resource_start((dev), (bar))) ? 0 : \
1068 \
1069 (pci_resource_end((dev), (bar)) - \
1070 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1071
1072/* Similar to the helpers above, these manipulate per-pci_dev
1073 * driver-specific data. They are really just a wrapper around
1074 * the generic device structure functions of these calls.
1075 */
05cca6e5 1076static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1077{
1078 return dev_get_drvdata(&pdev->dev);
1079}
1080
05cca6e5 1081static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1082{
1083 dev_set_drvdata(&pdev->dev, data);
1084}
1085
1086/* If you want to know what to call your pci_dev, ask this function.
1087 * Again, it's a wrapper around the generic device.
1088 */
c6c4f070 1089static inline const char *pci_name(struct pci_dev *pdev)
1da177e4 1090{
c6c4f070 1091 return dev_name(&pdev->dev);
1da177e4
LT
1092}
1093
2311b1f2
ME
1094
1095/* Some archs don't want to expose struct resource to userland as-is
1096 * in sysfs and /proc
1097 */
1098#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1099static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1100 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1101 resource_size_t *end)
2311b1f2
ME
1102{
1103 *start = rsrc->start;
1104 *end = rsrc->end;
1105}
1106#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1107
1108
1da177e4
LT
1109/*
1110 * The world is not perfect and supplies us with broken PCI devices.
1111 * For at least a part of these bugs we need a work-around, so both
1112 * generic (drivers/pci/quirks.c) and per-architecture code can define
1113 * fixup hooks to be called for particular buggy devices.
1114 */
1115
1116struct pci_fixup {
1117 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1118 void (*hook)(struct pci_dev *dev);
1119};
1120
1121enum pci_fixup_pass {
1122 pci_fixup_early, /* Before probing BARs */
1123 pci_fixup_header, /* After reading configuration header */
1124 pci_fixup_final, /* Final phase of device fixups */
1125 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1126 pci_fixup_resume, /* pci_device_resume() */
1127 pci_fixup_suspend, /* pci_device_suspend */
1128 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1129};
1130
1131/* Anonymous variables would be nice... */
1132#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1133 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1134 __attribute__((__section__(#section))) = { vendor, device, hook };
1135#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1136 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1137 vendor##device##hook, vendor, device, hook)
1138#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1139 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1140 vendor##device##hook, vendor, device, hook)
1141#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1142 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1143 vendor##device##hook, vendor, device, hook)
1144#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1145 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1146 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1147#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1148 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1149 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1150#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1151 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1152 resume_early##vendor##device##hook, vendor, device, hook)
1153#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1154 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1155 suspend##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1156
1157
1158void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1159
05cca6e5 1160void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1161void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1162void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1163int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1164int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1165 const char *name);
ec04b075 1166void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1167
1da177e4 1168extern int pci_pci_problems;
236561e5 1169#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1170#define PCIPCI_TRITON 2
1171#define PCIPCI_NATOMA 4
1172#define PCIPCI_VIAETBF 8
1173#define PCIPCI_VSFX 16
236561e5
AC
1174#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1175#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1176
4516a618
AN
1177extern unsigned long pci_cardbus_io_size;
1178extern unsigned long pci_cardbus_mem_size;
1179
19792a08
AB
1180int pcibios_add_platform_entries(struct pci_dev *dev);
1181void pcibios_disable_device(struct pci_dev *dev);
1182int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1183 enum pcie_reset_state state);
575e3348 1184
7752d5cf 1185#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1186extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1187extern void __init pci_mmcfg_late_init(void);
1188#else
bb63b421 1189static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1190static inline void pci_mmcfg_late_init(void) { }
1191#endif
1192
0ef5f8f6
AP
1193int pci_ext_cfg_avail(struct pci_dev *dev);
1194
1684f5dd 1195void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1196
1da177e4
LT
1197#endif /* __KERNEL__ */
1198#endif /* LINUX_PCI_H */