]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/pci.h
PCI: Add decoding for 16 GT/s link speed
[mirror_ubuntu-bionic-kernel.git] / include / linux / pci.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
1da177e4
LT
2/*
3 * pci.h
4 *
5 * PCI defines and function prototypes
6 * Copyright 1994, Drew Eckhardt
7 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 *
9 * For more information, please consult the following manuals (look at
10 * http://www.pcisig.com/ for how to get them):
11 *
12 * PCI BIOS Specification
13 * PCI Local Bus Specification
14 * PCI to PCI Bridge Specification
15 * PCI System Design Guide
16 */
1da177e4
LT
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
1da177e4 20
778382e0
DW
21#include <linux/mod_devicetable.h>
22
1da177e4 23#include <linux/types.h>
98db6f19 24#include <linux/init.h>
1da177e4
LT
25#include <linux/ioport.h>
26#include <linux/list.h>
4a7fb636 27#include <linux/compiler.h>
1da177e4 28#include <linux/errno.h>
f46753c5 29#include <linux/kobject.h>
60063497 30#include <linux/atomic.h>
1da177e4 31#include <linux/device.h>
704e8953 32#include <linux/interrupt.h>
1388cc96 33#include <linux/io.h>
14d76b68 34#include <linux/resource_ext.h>
607ca46e 35#include <uapi/linux/pci.h>
1da177e4 36
7e7a43c3
AB
37#include <linux/pci_ids.h>
38
85467136
SK
39/*
40 * The PCI interface treats multi-function devices as independent
41 * devices. The slot/function address of each device is encoded
42 * in a single byte as follows:
43 *
44 * 7:3 = slot
45 * 2:0 = function
f7625980
BH
46 *
47 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 48 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 49 * the following kernel-only defines are being added here.
85467136 50 */
63ddc0b8 51#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
52/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
53#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
54
f46753c5
AC
55/* pci_slot represents a physical slot */
56struct pci_slot {
57 struct pci_bus *bus; /* The bus this slot is on */
58 struct list_head list; /* node in list of slots on this bus */
59 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
60 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
61 struct kobject kobj;
62};
63
0ad772ec
AC
64static inline const char *pci_slot_name(const struct pci_slot *slot)
65{
66 return kobject_name(&slot->kobj);
67}
68
1da177e4
LT
69/* File state for mmap()s on /proc/bus/pci/X/Y */
70enum pci_mmap_state {
71 pci_mmap_io,
72 pci_mmap_mem
73};
74
fde09c6d
YZ
75/*
76 * For PCI devices, the region numbers are assigned this way:
77 */
78enum {
79 /* #0-5: standard PCI resources */
80 PCI_STD_RESOURCES,
81 PCI_STD_RESOURCE_END = 5,
82
83 /* #6: expansion ROM resource */
84 PCI_ROM_RESOURCE,
85
d1b054da
YZ
86 /* device specific resources */
87#ifdef CONFIG_PCI_IOV
88 PCI_IOV_RESOURCES,
89 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
90#endif
91
fde09c6d
YZ
92 /* resources assigned to buses behind the bridge */
93#define PCI_BRIDGE_RESOURCE_NUM 4
94
95 PCI_BRIDGE_RESOURCES,
96 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
97 PCI_BRIDGE_RESOURCE_NUM - 1,
98
99 /* total resources associated with a PCI device */
100 PCI_NUM_RESOURCES,
101
102 /* preserve this for compatibility */
cda57bf9 103 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 104};
1da177e4 105
b352baf1
PB
106/**
107 * enum pci_interrupt_pin - PCI INTx interrupt values
108 * @PCI_INTERRUPT_UNKNOWN: Unknown or unassigned interrupt
109 * @PCI_INTERRUPT_INTA: PCI INTA pin
110 * @PCI_INTERRUPT_INTB: PCI INTB pin
111 * @PCI_INTERRUPT_INTC: PCI INTC pin
112 * @PCI_INTERRUPT_INTD: PCI INTD pin
113 *
114 * Corresponds to values for legacy PCI INTx interrupts, as can be found in the
115 * PCI_INTERRUPT_PIN register.
116 */
117enum pci_interrupt_pin {
118 PCI_INTERRUPT_UNKNOWN,
119 PCI_INTERRUPT_INTA,
120 PCI_INTERRUPT_INTB,
121 PCI_INTERRUPT_INTC,
122 PCI_INTERRUPT_INTD,
123};
124
125/* The number of legacy PCI INTx interrupts */
126#define PCI_NUM_INTX 4
127
224abb67
BH
128/*
129 * pci_power_t values must match the bits in the Capabilities PME_Support
130 * and Control/Status PowerState fields in the Power Management capability.
131 */
1da177e4
LT
132typedef int __bitwise pci_power_t;
133
4352dfd5
GKH
134#define PCI_D0 ((pci_power_t __force) 0)
135#define PCI_D1 ((pci_power_t __force) 1)
136#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
137#define PCI_D3hot ((pci_power_t __force) 3)
138#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 139#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 140#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 141
00240c38
AS
142/* Remember to update this when the list above changes! */
143extern const char *pci_power_names[];
144
145static inline const char *pci_power_name(pci_power_t state)
146{
9661e783 147 return pci_power_names[1 + (__force int) state];
00240c38
AS
148}
149
448bd857
HY
150#define PCI_PM_D2_DELAY 200
151#define PCI_PM_D3_WAIT 10
152#define PCI_PM_D3COLD_WAIT 100
153#define PCI_PM_BUS_WAIT 50
aa8c6c93 154
392a1ce7
LV
155/** The pci_channel state describes connectivity between the CPU and
156 * the pci device. If some PCI bus between here and the pci device
157 * has crashed or locked up, this info is reflected here.
158 */
159typedef unsigned int __bitwise pci_channel_state_t;
160
161enum pci_channel_state {
162 /* I/O channel is in normal state */
163 pci_channel_io_normal = (__force pci_channel_state_t) 1,
164
165 /* I/O to channel is blocked */
166 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
167
168 /* PCI card is dead */
169 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
170};
171
f7bdd12d
BK
172typedef unsigned int __bitwise pcie_reset_state_t;
173
174enum pcie_reset_state {
175 /* Reset is NOT asserted (Use to deassert reset) */
176 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
177
f7625980 178 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
179 pcie_warm_reset = (__force pcie_reset_state_t) 2,
180
f7625980 181 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
182 pcie_hot_reset = (__force pcie_reset_state_t) 3
183};
184
ba698ad4
DM
185typedef unsigned short __bitwise pci_dev_flags_t;
186enum pci_dev_flags {
187 /* INTX_DISABLE in PCI_COMMAND register disables MSI
188 * generation too.
189 */
6b121592 190 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 191 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 192 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 193 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 194 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 195 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 196 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
c8fe16e3
AW
197 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
198 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
199 /* Do not use bus resets for device */
200 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
201 /* Do not use PM reset even if device advertises NoSoftRst- */
202 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
203 /* Get VPD from function 0 VPD */
204 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ffff8858
J
205 /* a non-root bridge where translation occurs, stop alias search here */
206 PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT = (__force pci_dev_flags_t) (1 << 9),
f65fd1aa
SN
207 /* Do not use FLR even if device advertises PCI_AF_CAP */
208 PCI_DEV_FLAGS_NO_FLR_RESET = (__force pci_dev_flags_t) (1 << 10),
a99b646a 209 /* Don't use Relaxed Ordering for TLPs directed at this device */
c2eac4d3 210 PCI_DEV_FLAGS_NO_RELAXED_ORDERING = (__force pci_dev_flags_t) (1 << 11),
ba698ad4
DM
211};
212
e1d3a908
SA
213enum pci_irq_reroute_variant {
214 INTEL_IRQ_REROUTE_VARIANT = 1,
215 MAX_IRQ_REROUTE_VARIANTS = 3
216};
217
6e325a62
MT
218typedef unsigned short __bitwise pci_bus_flags_t;
219enum pci_bus_flags {
032c3d86
JD
220 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
221 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
222 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
6e325a62
MT
223};
224
59da381e
JK
225/* These values come from the PCI Express Spec */
226enum pcie_link_width {
227 PCIE_LNK_WIDTH_RESRV = 0x00,
228 PCIE_LNK_X1 = 0x01,
229 PCIE_LNK_X2 = 0x02,
230 PCIE_LNK_X4 = 0x04,
231 PCIE_LNK_X8 = 0x08,
232 PCIE_LNK_X12 = 0x0C,
233 PCIE_LNK_X16 = 0x10,
234 PCIE_LNK_X32 = 0x20,
235 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
236};
237
536c8cb4
MW
238/* Based on the PCI Hotplug Spec, but some values are made up by us */
239enum pci_bus_speed {
240 PCI_SPEED_33MHz = 0x00,
241 PCI_SPEED_66MHz = 0x01,
242 PCI_SPEED_66MHz_PCIX = 0x02,
243 PCI_SPEED_100MHz_PCIX = 0x03,
244 PCI_SPEED_133MHz_PCIX = 0x04,
245 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
246 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
247 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
248 PCI_SPEED_66MHz_PCIX_266 = 0x09,
249 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
250 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
251 AGP_UNKNOWN = 0x0c,
252 AGP_1X = 0x0d,
253 AGP_2X = 0x0e,
254 AGP_4X = 0x0f,
255 AGP_8X = 0x10,
536c8cb4
MW
256 PCI_SPEED_66MHz_PCIX_533 = 0x11,
257 PCI_SPEED_100MHz_PCIX_533 = 0x12,
258 PCI_SPEED_133MHz_PCIX_533 = 0x13,
259 PCIE_SPEED_2_5GT = 0x14,
260 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 261 PCIE_SPEED_8_0GT = 0x16,
ac924662 262 PCIE_SPEED_16_0GT = 0x17,
536c8cb4
MW
263 PCI_SPEED_UNKNOWN = 0xff,
264};
265
24a4742f 266struct pci_cap_saved_data {
fd0f7f73
AW
267 u16 cap_nr;
268 bool cap_extended;
24a4742f 269 unsigned int size;
41017f0c
SL
270 u32 data[0];
271};
272
24a4742f
AW
273struct pci_cap_saved_state {
274 struct hlist_node next;
275 struct pci_cap_saved_data cap;
276};
277
402723ad 278struct irq_affinity;
7d715a6c 279struct pcie_link_state;
ee69439c 280struct pci_vpd;
d1b054da 281struct pci_sriov;
302b4215 282struct pci_ats;
ee69439c 283
1da177e4
LT
284/*
285 * The pci_dev structure is used to describe PCI devices.
286 */
287struct pci_dev {
1da177e4
LT
288 struct list_head bus_list; /* node in per-bus list */
289 struct pci_bus *bus; /* bus this device is on */
290 struct pci_bus *subordinate; /* bus this device bridges to */
291
292 void *sysdata; /* hook for sys-specific extension */
293 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 294 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
295
296 unsigned int devfn; /* encoded device & function index */
297 unsigned short vendor;
298 unsigned short device;
299 unsigned short subsystem_vendor;
300 unsigned short subsystem_device;
301 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 302 u8 revision; /* PCI revision, low byte of class word */
1da177e4 303 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
66b80809
KB
304#ifdef CONFIG_PCIEAER
305 u16 aer_cap; /* AER capability offset */
306#endif
f7625980 307 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
308 u8 msi_cap; /* MSI capability offset */
309 u8 msix_cap; /* MSI-X capability offset */
f7625980 310 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 311 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
312 u8 pin; /* which interrupt pin this device uses */
313 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
338c3149 314 unsigned long *dma_alias_mask;/* mask of enabled devfn aliases */
1da177e4
LT
315
316 struct pci_driver *driver; /* which driver has allocated this device */
317 u64 dma_mask; /* Mask of the bits of bus address this
318 device implements. Normally this is
319 0xffffffff. You only need to change
320 this if your device has broken DMA
321 or supports 64-bit transfers. */
322
4d57cdfa
FT
323 struct device_dma_parameters dma_parms;
324
1da177e4
LT
325 pci_power_t current_state; /* Current operating state. In ACPI-speak,
326 this is D0-D3, D0 being fully functional,
327 and D3 being off. */
703860ed 328 u8 pm_cap; /* PM capability offset */
337001b6
RW
329 unsigned int pme_support:5; /* Bitmask of states from which PME#
330 can be generated */
379021d5 331 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
332 unsigned int d1_support:1; /* Low power state D1 is supported */
333 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
334 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
335 unsigned int no_d3cold:1; /* D3cold is forbidden */
9d26d3a8 336 unsigned int bridge_d3:1; /* Allow D3 for bridge */
448bd857 337 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
338 unsigned int mmio_always_on:1; /* disallow turning off io/mem
339 decoding during bar sizing */
e80bb09d 340 unsigned int wakeup_prepared:1;
448bd857
HY
341 unsigned int runtime_d3cold:1; /* whether go through runtime
342 D3cold, not set for devices
343 powered on/off by the
344 corresponding bridge */
b440bde7 345 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
576243b3
KB
346 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
347 controlled exclusively by
348 user sysfs */
1ae861e6 349 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 350 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 351
7d715a6c 352#ifdef CONFIG_PCIEASPM
f7625980 353 struct pcie_link_state *link_state; /* ASPM link state */
2b78239e
BH
354 unsigned int ltr_path:1; /* Latency Tolerance Reporting
355 supported from root to here */
7d715a6c
SL
356#endif
357
392a1ce7 358 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
359 struct device dev; /* Generic device interface */
360
1da177e4
LT
361 int cfg_size; /* Size of configuration space */
362
363 /*
364 * Instead of touching interrupt line and base address registers
365 * directly, use the values stored here. They might be different!
366 */
367 unsigned int irq;
368 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
369
58d9a38f 370 bool match_driver; /* Skip attaching driver */
1da177e4 371 /* These fields are used by common fixups */
f7625980 372 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
373 unsigned int multifunction:1;/* Part of multi-function device */
374 /* keep track of device state */
8a1bc901 375 unsigned int is_added:1;
1da177e4 376 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 377 unsigned int no_msi:1; /* device may not use msi */
f144d149 378 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 379 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 380 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 381 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 382 unsigned int msi_enabled:1;
99dc804d 383 unsigned int msix_enabled:1;
58c3a727 384 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 385 unsigned int ats_enabled:1; /* Address Translation Service */
a4f4fa68
JPB
386 unsigned int pasid_enabled:1; /* Process Address Space ID */
387 unsigned int pri_enabled:1; /* Page Request Interface */
9ac7849e 388 unsigned int is_managed:1;
260d703a 389 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 390 unsigned int state_saved:1;
d1b054da 391 unsigned int is_physfn:1;
dd7cc44d 392 unsigned int is_virtfn:1;
711d5779 393 unsigned int reset_fn:1;
28760489 394 unsigned int is_hotplug_bridge:1;
8531e283 395 unsigned int is_thunderbolt:1; /* Thunderbolt controller */
affb72c3
HY
396 unsigned int __aer_firmware_first_valid:1;
397 unsigned int __aer_firmware_first:1;
99b3c58f 398 unsigned int broken_intx_masking:1; /* INTx masking can't be used */
2b28ae19 399 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 400 unsigned int irq_managed:1;
d0751b98 401 unsigned int has_secondary_link:1;
b84106b4 402 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
0b2c2a71 403 unsigned int is_probed:1; /* device probing in progress */
ba698ad4 404 pci_dev_flags_t dev_flags;
bae94d02 405 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 406
1da177e4 407 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 408 struct hlist_head saved_cap_space;
1da177e4
LT
409 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
410 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
411 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 412 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
9bb04a0c
JY
413
414#ifdef CONFIG_PCIE_PTM
415 unsigned int ptm_root:1;
416 unsigned int ptm_enabled:1;
8b2ec318 417 u8 ptm_granularity;
9bb04a0c 418#endif
ded86d8d 419#ifdef CONFIG_PCI_MSI
1c51b50c 420 const struct attribute_group **msi_irq_groups;
ded86d8d 421#endif
94e61088 422 struct pci_vpd *vpd;
466b3ddf 423#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
424 union {
425 struct pci_sriov *sriov; /* SR-IOV capability related */
426 struct pci_dev *physfn; /* the PF this VF is associated with */
427 };
67930995
BH
428 u16 ats_cap; /* ATS Capability offset */
429 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 430 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
4ebeb1ec
CT
431#endif
432#ifdef CONFIG_PCI_PRI
433 u32 pri_reqs_alloc; /* Number of PRI requests allocated */
434#endif
435#ifdef CONFIG_PCI_PASID
436 u16 pasid_features;
d1b054da 437#endif
dbd3fc33 438 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 439 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 440 char *driver_override; /* Driver name to force a match */
89ee9f76
KB
441
442 unsigned long priv_flags; /* Private flags for the pci driver */
1da177e4
LT
443};
444
dda56549
Y
445static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
446{
447#ifdef CONFIG_PCI_IOV
448 if (dev->is_virtfn)
449 dev = dev->physfn;
450#endif
dda56549
Y
451 return dev;
452}
453
3c6e6ae7 454struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 455
1da177e4
LT
456#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
457#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
458
a7369f1f
LV
459static inline int pci_channel_offline(struct pci_dev *pdev)
460{
461 return (pdev->error_state != pci_channel_io_normal);
462}
463
5a21d70d 464struct pci_host_bridge {
7b543663 465 struct device dev;
5a21d70d 466 struct pci_bus *bus; /* root bus */
37d6a0a6
AB
467 struct pci_ops *ops;
468 void *sysdata;
469 int busnr;
14d76b68 470 struct list_head windows; /* resource_entry */
3aa8a41e
MM
471 u8 (*swizzle_irq)(struct pci_dev *, u8 *); /* platform IRQ swizzler */
472 int (*map_irq)(const struct pci_dev *, u8, u8);
4fa2649a
YL
473 void (*release_fn)(struct pci_host_bridge *);
474 void *release_data;
37d6a0a6 475 struct msi_controller *msi;
e33caa82 476 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
62ce94a7 477 unsigned int no_ext_tags:1; /* no Extended Tags */
7c7a0e94
GP
478 /* Resource alignment requirements */
479 resource_size_t (*align_resource)(struct pci_dev *dev,
480 const struct resource *res,
481 resource_size_t start,
482 resource_size_t size,
483 resource_size_t align);
59094065 484 unsigned long private[0] ____cacheline_aligned;
5a21d70d 485};
41017f0c 486
7b543663 487#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94 488
59094065
TR
489static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
490{
491 return (void *)bridge->private;
492}
493
494static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
495{
496 return container_of(priv, struct pci_host_bridge, private);
497}
498
a52d1443 499struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
5c3f18cc
LP
500struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
501 size_t priv);
dff79b91 502void pci_free_host_bridge(struct pci_host_bridge *bridge);
7c7a0e94
GP
503struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
504
4fa2649a
YL
505void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
506 void (*release_fn)(struct pci_host_bridge *),
507 void *release_data);
7b543663 508
6c0cc950
RW
509int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
510
2fe2abf8
BH
511/*
512 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
513 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
514 * buses below host bridges or subtractive decode bridges) go in the list.
515 * Use pci_bus_for_each_resource() to iterate through all the resources.
516 */
517
518/*
519 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
520 * and there's no way to program the bridge with the details of the window.
521 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
522 * decode bit set, because they are explicit and can be programmed with _SRS.
523 */
524#define PCI_SUBTRACTIVE_DECODE 0x1
525
526struct pci_bus_resource {
527 struct list_head list;
528 struct resource *res;
529 unsigned int flags;
530};
4352dfd5
GKH
531
532#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
533
534struct pci_bus {
535 struct list_head node; /* node in list of buses */
536 struct pci_bus *parent; /* parent bus this bridge is on */
537 struct list_head children; /* list of child buses */
538 struct list_head devices; /* list of devices on this bus */
539 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
540 struct list_head slots; /* list of slots on this bus;
541 protected by pci_slot_mutex */
2fe2abf8
BH
542 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
543 struct list_head resources; /* address space routed to this bus */
92f02430 544 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
545
546 struct pci_ops *ops; /* configuration access functions */
c2791b80 547 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
548 void *sysdata; /* hook for sys-specific extension */
549 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
550
551 unsigned char number; /* bus number */
552 unsigned char primary; /* number of primary bridge */
3749c51a
MW
553 unsigned char max_bus_speed; /* enum pci_bus_speed */
554 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
555#ifdef CONFIG_PCI_DOMAINS_GENERIC
556 int domain_nr;
557#endif
1da177e4
LT
558
559 char name[48];
560
561 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 562 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 563 struct device *bridge;
fd7d1ced 564 struct device dev;
1da177e4
LT
565 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
566 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 567 unsigned int is_added:1;
1da177e4
LT
568};
569
fd7d1ced 570#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 571
79af72d7 572/*
f7625980 573 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 574 * false otherwise
77a0dfcd
BH
575 *
576 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
577 * This is incorrect because "virtual" buses added for SR-IOV (via
578 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
579 */
580static inline bool pci_is_root_bus(struct pci_bus *pbus)
581{
582 return !(pbus->parent);
583}
584
1c86438c
YW
585/**
586 * pci_is_bridge - check if the PCI device is a bridge
587 * @dev: PCI device
588 *
589 * Return true if the PCI device is bridge whether it has subordinate
590 * or not.
591 */
592static inline bool pci_is_bridge(struct pci_dev *dev)
593{
594 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
595 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
596}
597
24a0c654
AS
598#define for_each_pci_bridge(dev, bus) \
599 list_for_each_entry(dev, &bus->devices, bus_list) \
600 if (!pci_is_bridge(dev)) {} else
601
c6bde215
BH
602static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
603{
604 dev = pci_physfn(dev);
605 if (pci_is_root_bus(dev->bus))
606 return NULL;
607
608 return dev->bus->self;
609}
610
6675a601
MK
611struct device *pci_get_host_bridge_device(struct pci_dev *dev);
612void pci_put_host_bridge_device(struct device *dev);
613
16cf0ebc
RW
614#ifdef CONFIG_PCI_MSI
615static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
616{
617 return pci_dev->msi_enabled || pci_dev->msix_enabled;
618}
619#else
620static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
621#endif
622
1da177e4
LT
623/*
624 * Error values that may be returned by PCI functions.
625 */
626#define PCIBIOS_SUCCESSFUL 0x00
627#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
628#define PCIBIOS_BAD_VENDOR_ID 0x83
629#define PCIBIOS_DEVICE_NOT_FOUND 0x86
630#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
631#define PCIBIOS_SET_FAILED 0x88
632#define PCIBIOS_BUFFER_TOO_SMALL 0x89
633
a6961651 634/*
f7625980 635 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
636 */
637static inline int pcibios_err_to_errno(int err)
638{
639 if (err <= PCIBIOS_SUCCESSFUL)
640 return err; /* Assume already errno */
641
642 switch (err) {
643 case PCIBIOS_FUNC_NOT_SUPPORTED:
644 return -ENOENT;
645 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 646 return -ENOTTY;
a6961651
AW
647 case PCIBIOS_DEVICE_NOT_FOUND:
648 return -ENODEV;
649 case PCIBIOS_BAD_REGISTER_NUMBER:
650 return -EFAULT;
651 case PCIBIOS_SET_FAILED:
652 return -EIO;
653 case PCIBIOS_BUFFER_TOO_SMALL:
654 return -ENOSPC;
655 }
656
d97ffe23 657 return -ERANGE;
a6961651
AW
658}
659
1da177e4
LT
660/* Low-level architecture-dependent routines */
661
662struct pci_ops {
057bd2e0
TR
663 int (*add_bus)(struct pci_bus *bus);
664 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 665 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
666 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
667 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
668};
669
b6ce068a
MW
670/*
671 * ACPI needs to be able to access PCI config space before we've done a
672 * PCI bus scan and created pci_bus structures.
673 */
f39d5b72
BH
674int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
675 int reg, int len, u32 *val);
676int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
677 int reg, int len, u32 val);
1da177e4 678
3a9ad0b4
YL
679#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
680typedef u64 pci_bus_addr_t;
681#else
682typedef u32 pci_bus_addr_t;
683#endif
684
1da177e4 685struct pci_bus_region {
3a9ad0b4
YL
686 pci_bus_addr_t start;
687 pci_bus_addr_t end;
1da177e4
LT
688};
689
690struct pci_dynids {
691 spinlock_t lock; /* protects list, index */
692 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
693};
694
f7625980
BH
695
696/*
697 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
698 * a set of callbacks in struct pci_error_handlers, that device driver
699 * will be notified of PCI bus errors, and will be driven to recovery
700 * when an error occurs.
392a1ce7
LV
701 */
702
703typedef unsigned int __bitwise pci_ers_result_t;
704
705enum pci_ers_result {
706 /* no result/none/not supported in device driver */
707 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
708
709 /* Device driver can recover without slot reset */
710 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
711
712 /* Device driver wants slot to be reset. */
713 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
714
715 /* Device has completely failed, is unrecoverable */
716 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
717
718 /* Device driver is fully recovered and operational */
719 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
720
721 /* No AER capabilities registered for the driver */
722 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
723};
724
725/* PCI bus error event callbacks */
05cca6e5 726struct pci_error_handlers {
392a1ce7
LV
727 /* PCI bus error detected on this device */
728 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 729 enum pci_channel_state error);
392a1ce7
LV
730
731 /* MMIO has been re-enabled, but not DMA */
732 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
733
392a1ce7
LV
734 /* PCI slot has been reset */
735 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
736
3ebe7f9f 737 /* PCI function reset prepare or completed */
775755ed
CH
738 void (*reset_prepare)(struct pci_dev *dev);
739 void (*reset_done)(struct pci_dev *dev);
3ebe7f9f 740
392a1ce7
LV
741 /* Device driver may resume normal operations */
742 void (*resume)(struct pci_dev *dev);
743};
744
392a1ce7 745
1da177e4
LT
746struct module;
747struct pci_driver {
748 struct list_head node;
42b21932 749 const char *name;
1da177e4
LT
750 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
751 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
752 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
753 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
754 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
755 int (*resume_early) (struct pci_dev *dev);
1da177e4 756 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 757 void (*shutdown) (struct pci_dev *dev);
1789382a 758 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 759 const struct pci_error_handlers *err_handler;
92d50fc1 760 const struct attribute_group **groups;
1da177e4
LT
761 struct device_driver driver;
762 struct pci_dynids dynids;
763};
764
05cca6e5 765#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4
LT
766
767/**
768 * PCI_DEVICE - macro used to describe a specific pci device
769 * @vend: the 16 bit PCI Vendor ID
770 * @dev: the 16 bit PCI Device ID
771 *
772 * This macro is used to create a struct pci_device_id that matches a
773 * specific device. The subvendor and subdevice fields will be set to
774 * PCI_ANY_ID.
775 */
776#define PCI_DEVICE(vend,dev) \
777 .vendor = (vend), .device = (dev), \
778 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
779
3d567e0e
NNS
780/**
781 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
782 * @vend: the 16 bit PCI Vendor ID
783 * @dev: the 16 bit PCI Device ID
784 * @subvend: the 16 bit PCI Subvendor ID
785 * @subdev: the 16 bit PCI Subdevice ID
786 *
787 * This macro is used to create a struct pci_device_id that matches a
788 * specific device with subsystem information.
789 */
790#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
791 .vendor = (vend), .device = (dev), \
792 .subvendor = (subvend), .subdevice = (subdev)
793
1da177e4
LT
794/**
795 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
796 * @dev_class: the class, subclass, prog-if triple for this device
797 * @dev_class_mask: the class mask for this device
798 *
799 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 800 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
801 * fields will be set to PCI_ANY_ID.
802 */
803#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
804 .class = (dev_class), .class_mask = (dev_class_mask), \
805 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
806 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
807
1597cacb
AC
808/**
809 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
810 * @vend: the vendor name
811 * @dev: the 16 bit PCI Device ID
1597cacb
AC
812 *
813 * This macro is used to create a struct pci_device_id that matches a
814 * specific PCI device. The subvendor, and subdevice fields will be set
815 * to PCI_ANY_ID. The macro allows the next field to follow as the device
816 * private data.
817 */
818
c1309040
MR
819#define PCI_VDEVICE(vend, dev) \
820 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
821 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 822
5bbe029f
BH
823enum {
824 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
825 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
826 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
827 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
828 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
829 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
830 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
831};
832
1da177e4
LT
833/* these external functions are only available when PCI support is enabled */
834#ifdef CONFIG_PCI
835
5bbe029f
BH
836extern unsigned int pci_flags;
837
838static inline void pci_set_flags(int flags) { pci_flags = flags; }
839static inline void pci_add_flags(int flags) { pci_flags |= flags; }
840static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
841static inline int pci_has_flag(int flag) { return pci_flags & flag; }
842
a58674ff 843void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
844
845enum pcie_bus_config_types {
27d868b5
KB
846 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
847 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
848 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
849 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
850 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
851};
852
853extern enum pcie_bus_config_types pcie_bus_config;
854
1da177e4
LT
855extern struct bus_type pci_bus_type;
856
f7625980
BH
857/* Do NOT directly access these two variables, unless you are arch-specific PCI
858 * code, or PCI core code. */
1da177e4 859extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 860/* Some device drivers need know if PCI is initiated */
f39d5b72 861int no_pci_devices(void);
1da177e4 862
3c449ed0 863void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 864void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
865void pcibios_add_bus(struct pci_bus *bus);
866void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 867void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 868int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 869/* Architecture-specific versions may override this (weak) */
05cca6e5 870char *pcibios_setup(char *str);
1da177e4
LT
871
872/* Used only when drivers/pci/setup.c is used */
3b7a17fc 873resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 874 resource_size_t,
e31dd6e4 875 resource_size_t);
1da177e4 876
2d1c8618
BH
877/* Weak but can be overriden by arch */
878void pci_fixup_cardbus(struct pci_bus *);
879
1da177e4
LT
880/* Generic PCI functions used internally */
881
fc279850 882void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 883 struct resource *res);
fc279850 884void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 885 struct pci_bus_region *region);
d1fd4fb6 886void pcibios_scan_specific_bus(int busn);
f39d5b72 887struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 888void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 889struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
890struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
891 struct pci_ops *ops, void *sysdata,
892 struct list_head *resources);
98a35831
YL
893int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
894int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
895void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 896struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
897 struct pci_ops *ops, void *sysdata,
898 struct list_head *resources);
1228c4b6 899int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge);
05cca6e5
GKH
900struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
901 int busnr);
3749c51a 902void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 903struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
904 const char *name,
905 struct hotplug_slot *hotplug);
f46753c5 906void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
907#ifdef CONFIG_SYSFS
908void pci_dev_assign_slot(struct pci_dev *dev);
909#else
910static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
911#endif
1da177e4 912int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 913struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 914void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 915unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 916void pci_bus_add_device(struct pci_dev *dev);
1da177e4 917void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
918struct resource *pci_find_parent_resource(const struct pci_dev *dev,
919 struct resource *res);
c56d4450 920struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
3df425f3 921u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 922int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 923u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
924struct pci_dev *pci_dev_get(struct pci_dev *dev);
925void pci_dev_put(struct pci_dev *dev);
926void pci_remove_bus(struct pci_bus *b);
927void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 928void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
929void pci_stop_root_bus(struct pci_bus *bus);
930void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 931void pci_setup_cardbus(struct pci_bus *bus);
d366d28c 932void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
f39d5b72 933void pci_sort_breadthfirst(void);
fb8a0d9d
WM
934#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
935#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1da177e4
LT
936
937/* Generic PCI functions exported to card drivers */
938
388c8c16
JB
939enum pci_lost_interrupt_reason {
940 PCI_LOST_IRQ_NO_INFORMATION = 0,
941 PCI_LOST_IRQ_DISABLE_MSI,
942 PCI_LOST_IRQ_DISABLE_MSIX,
943 PCI_LOST_IRQ_DISABLE_ACPI,
944};
945enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
946int pci_find_capability(struct pci_dev *dev, int cap);
947int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
948int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 949int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
950int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
951int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 952struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 953
d42552c3
AM
954struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
955 struct pci_dev *from);
05cca6e5 956struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 957 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 958 struct pci_dev *from);
05cca6e5 959struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
960struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
961 unsigned int devfn);
962static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
963 unsigned int devfn)
964{
965 return pci_get_domain_bus_and_slot(0, bus, devfn);
966}
05cca6e5 967struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
968int pci_dev_present(const struct pci_device_id *ids);
969
05cca6e5
GKH
970int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
971 int where, u8 *val);
972int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
973 int where, u16 *val);
974int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
975 int where, u32 *val);
976int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
977 int where, u8 val);
978int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
979 int where, u16 val);
980int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
981 int where, u32 val);
1f94a94f
RH
982
983int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
984 int where, int size, u32 *val);
985int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
986 int where, int size, u32 val);
987int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
988 int where, int size, u32 *val);
989int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
990 int where, int size, u32 val);
991
a72b46c3 992struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 993
d3881e50
KB
994int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val);
995int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val);
996int pci_read_config_dword(const struct pci_dev *dev, int where, u32 *val);
997int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val);
998int pci_write_config_word(const struct pci_dev *dev, int where, u16 val);
999int pci_write_config_dword(const struct pci_dev *dev, int where, u32 val);
1da177e4 1000
8c0d3a02
JL
1001int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
1002int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
1003int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
1004int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
1005int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
1006 u16 clear, u16 set);
1007int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
1008 u32 clear, u32 set);
1009
1010static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
1011 u16 set)
1012{
1013 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
1014}
1015
1016static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
1017 u32 set)
1018{
1019 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
1020}
1021
1022static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
1023 u16 clear)
1024{
1025 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
1026}
1027
1028static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
1029 u32 clear)
1030{
1031 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
1032}
1033
c63587d7
AW
1034/* user-space driven config access */
1035int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
1036int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
1037int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
1038int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
1039int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
1040int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
1041
4a7fb636 1042int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
1043int __must_check pci_enable_device_io(struct pci_dev *dev);
1044int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 1045int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
1046int __must_check pcim_enable_device(struct pci_dev *pdev);
1047void pcim_pin_device(struct pci_dev *pdev);
1048
99b3c58f
PG
1049static inline bool pci_intx_mask_supported(struct pci_dev *pdev)
1050{
1051 /*
1052 * INTx masking is supported if PCI_COMMAND_INTX_DISABLE is
1053 * writable and no quirk has marked the feature broken.
1054 */
1055 return !pdev->broken_intx_masking;
1056}
1057
296ccb08
YS
1058static inline int pci_is_enabled(struct pci_dev *pdev)
1059{
1060 return (atomic_read(&pdev->enable_cnt) > 0);
1061}
1062
9ac7849e
TH
1063static inline int pci_is_managed(struct pci_dev *pdev)
1064{
1065 return pdev->is_managed;
1066}
1067
1da177e4 1068void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1069
1070extern unsigned int pcibios_max_latency;
1da177e4 1071void pci_set_master(struct pci_dev *dev);
6a479079 1072void pci_clear_master(struct pci_dev *dev);
96c55900 1073
f7bdd12d 1074int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1075int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1076#define HAVE_PCI_SET_MWI
4a7fb636 1077int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1078int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1079void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1080void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1081bool pci_check_and_mask_intx(struct pci_dev *dev);
1082bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1083int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1084int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1085int pcix_get_max_mmrbc(struct pci_dev *dev);
1086int pcix_get_mmrbc(struct pci_dev *dev);
1087int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1088int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1089int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1090int pcie_get_mps(struct pci_dev *dev);
1091int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1092int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1093 enum pcie_link_width *width);
a60a2b73 1094void pcie_flr(struct pci_dev *dev);
a96d627a 1095int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1096int pci_reset_function(struct pci_dev *dev);
a477b9cd 1097int pci_reset_function_locked(struct pci_dev *dev);
61cf16d8 1098int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1099int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1100int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1101int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1102int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1103int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1104int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1105void pci_reset_secondary_bus(struct pci_dev *dev);
1106void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1107void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1108void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1109int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1110int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
8bb705e3
CK
1111void pci_release_resource(struct pci_dev *dev, int resno);
1112int __must_check pci_resize_resource(struct pci_dev *dev, int i, int size);
c87deff7 1113int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1114bool pci_device_is_present(struct pci_dev *pdev);
08249651 1115void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4 1116
704e8953
CH
1117int __printf(6, 7) pci_request_irq(struct pci_dev *dev, unsigned int nr,
1118 irq_handler_t handler, irq_handler_t thread_fn, void *dev_id,
1119 const char *fmt, ...);
1120void pci_free_irq(struct pci_dev *dev, unsigned int nr, void *dev_id);
1121
1da177e4 1122/* ROM control related routines */
e416de5e
AC
1123int pci_enable_rom(struct pci_dev *pdev);
1124void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1125void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1126void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1127size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1128void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1129
1130/* Power management related routines */
1131int pci_save_state(struct pci_dev *dev);
1d3c16a8 1132void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1133struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1134int pci_load_saved_state(struct pci_dev *dev,
1135 struct pci_saved_state *state);
ffbdd3f7
AW
1136int pci_load_and_free_saved_state(struct pci_dev *dev,
1137 struct pci_saved_state **state);
fd0f7f73
AW
1138struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1139struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1140 u16 cap);
1141int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1142int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1143 u16 cap, unsigned int size);
0e5dd46b 1144int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1145int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1146pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1147bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1148void pci_pme_active(struct pci_dev *dev, bool enable);
0847684c 1149int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 1150int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1151int pci_prepare_to_sleep(struct pci_dev *dev);
1152int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1153bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1154bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1155void pci_pme_wakeup_bus(struct pci_bus *bus);
9d26d3a8
MW
1156void pci_d3cold_enable(struct pci_dev *dev);
1157void pci_d3cold_disable(struct pci_dev *dev);
a99b646a 1158bool pcie_relaxed_ordering_enabled(struct pci_dev *dev);
1da177e4 1159
425c1b22
AW
1160/* PCI Virtual Channel */
1161int pci_save_vc_state(struct pci_dev *dev);
1162void pci_restore_vc_state(struct pci_dev *dev);
1163void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1164
bb209c82
BH
1165/* For use by arch with custom probe code */
1166void set_pcie_port_type(struct pci_dev *pdev);
1167void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1168
ce5ccdef 1169/* Functions for PCI Hotplug drivers to use */
05cca6e5 1170int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1171unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1172unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1173void pci_lock_rescan_remove(void);
1174void pci_unlock_rescan_remove(void);
ce5ccdef 1175
287d19ce
SH
1176/* Vital product data routines */
1177ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1178ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
cb92148b 1179int pci_set_vpd_size(struct pci_dev *dev, size_t len);
287d19ce 1180
1da177e4 1181/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1182resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1183void pci_bus_assign_resources(const struct pci_bus *bus);
765bf9b7 1184void pci_bus_claim_resources(struct pci_bus *bus);
1da177e4
LT
1185void pci_bus_size_bridges(struct pci_bus *bus);
1186int pci_claim_resource(struct pci_dev *, int);
8505e729 1187int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1188void pci_assign_unassigned_resources(void);
6841ec68 1189void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1190void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1191void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
8bb705e3 1192int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type);
1da177e4 1193void pdev_enable_device(struct pci_dev *);
842de40d 1194int pci_enable_resources(struct pci_dev *, int mask);
47a650f2 1195void pci_assign_irq(struct pci_dev *dev);
afd29f90 1196struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1da177e4 1197#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1198int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1199int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1200void pci_release_regions(struct pci_dev *);
4a7fb636 1201int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1202int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1203void pci_release_region(struct pci_dev *, int);
c87deff7 1204int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1205int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1206void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1207
1208/* drivers/pci/bus.c */
fe830ef6
JL
1209struct pci_bus *pci_bus_get(struct pci_bus *bus);
1210void pci_bus_put(struct pci_bus *bus);
45ca9e97 1211void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1212void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1213 resource_size_t offset);
45ca9e97 1214void pci_free_resource_list(struct list_head *resources);
950334bc
BH
1215void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1216 unsigned int flags);
2fe2abf8
BH
1217struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1218void pci_bus_remove_resources(struct pci_bus *bus);
950334bc
BH
1219int devm_request_pci_bus_resources(struct device *dev,
1220 struct list_head *resources);
2fe2abf8 1221
89a74ecc 1222#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1223 for (i = 0; \
1224 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1225 i++)
89a74ecc 1226
4a7fb636
AM
1227int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1228 struct resource *res, resource_size_t size,
1229 resource_size_t align, resource_size_t min,
664c2848 1230 unsigned long type_mask,
3b7a17fc
DB
1231 resource_size_t (*alignf)(void *,
1232 const struct resource *,
b26b2d49
DB
1233 resource_size_t,
1234 resource_size_t),
4a7fb636 1235 void *alignf_data);
1da177e4 1236
8b921acf 1237
36e6f3d4
GP
1238int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
1239 resource_size_t size);
c5076cfe
TN
1240unsigned long pci_address_to_pio(phys_addr_t addr);
1241phys_addr_t pci_pio_to_address(unsigned long pio);
8b921acf 1242int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
4d3f1384 1243void pci_unmap_iospace(struct resource *res);
490cb6dd
LP
1244void __iomem *devm_pci_remap_cfgspace(struct device *dev,
1245 resource_size_t offset,
1246 resource_size_t size);
1247void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
1248 struct resource *res);
8b921acf 1249
3a9ad0b4 1250static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1251{
1252 struct pci_bus_region region;
1253
1254 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1255 return region.start;
1256}
1257
863b18f4 1258/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1259int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1260 const char *mod_name);
bba81165
AM
1261
1262/*
1263 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1264 */
1265#define pci_register_driver(driver) \
1266 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1267
05cca6e5 1268void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1269
1270/**
1271 * module_pci_driver() - Helper macro for registering a PCI driver
1272 * @__pci_driver: pci_driver struct
1273 *
1274 * Helper macro for PCI drivers which do not do anything special in module
1275 * init/exit. This eliminates a lot of boilerplate. Each module may only
1276 * use this macro once, and calling it replaces module_init() and module_exit()
1277 */
1278#define module_pci_driver(__pci_driver) \
1279 module_driver(__pci_driver, pci_register_driver, \
1280 pci_unregister_driver)
1281
b4eb6cdb
PG
1282/**
1283 * builtin_pci_driver() - Helper macro for registering a PCI driver
1284 * @__pci_driver: pci_driver struct
1285 *
1286 * Helper macro for PCI drivers which do not do anything special in their
1287 * init code. This eliminates a lot of boilerplate. Each driver may only
1288 * use this macro once, and calling it replaces device_initcall(...)
1289 */
1290#define builtin_pci_driver(__pci_driver) \
1291 builtin_driver(__pci_driver, pci_register_driver)
1292
05cca6e5 1293struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1294int pci_add_dynid(struct pci_driver *drv,
1295 unsigned int vendor, unsigned int device,
1296 unsigned int subvendor, unsigned int subdevice,
1297 unsigned int class, unsigned int class_mask,
1298 unsigned long driver_data);
05cca6e5
GKH
1299const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1300 struct pci_dev *dev);
1301int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1302 int pass);
1da177e4 1303
70298c6e 1304void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1305 void *userdata);
ac7dc65a 1306int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1307unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1308void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1309resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1310 unsigned long type);
978d2d68 1311resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1312
3448a19d
DA
1313#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1314#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1315
deb2d2ec 1316int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1317 unsigned int command_bits, u32 flags);
fe537670 1318
4fe0d154
CH
1319#define PCI_IRQ_LEGACY (1 << 0) /* allow legacy interrupts */
1320#define PCI_IRQ_MSI (1 << 1) /* allow MSI interrupts */
1321#define PCI_IRQ_MSIX (1 << 2) /* allow MSI-X interrupts */
1322#define PCI_IRQ_AFFINITY (1 << 3) /* auto-assign affinity */
1323#define PCI_IRQ_ALL_TYPES \
1324 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
aff17164 1325
1da177e4
LT
1326/* kmem_cache style wrapper around pci_alloc_consistent() */
1327
f41b1771 1328#include <linux/pci-dma.h>
1da177e4
LT
1329#include <linux/dmapool.h>
1330
1331#define pci_pool dma_pool
1332#define pci_pool_create(name, pdev, size, align, allocation) \
1333 dma_pool_create(name, &pdev->dev, size, align, allocation)
1334#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1335#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
01a7fd33
SS
1336#define pci_pool_zalloc(pool, flags, handle) \
1337 dma_pool_zalloc(pool, flags, handle)
1da177e4
LT
1338#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1339
1da177e4 1340struct msix_entry {
16dbef4a 1341 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1342 u16 entry; /* driver uses to specify entry, OS writes */
1343};
1344
4c859804
BH
1345#ifdef CONFIG_PCI_MSI
1346int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72 1347void pci_disable_msi(struct pci_dev *dev);
4c859804 1348int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72 1349void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1350void pci_restore_msi_state(struct pci_dev *dev);
1351int pci_msi_enabled(void);
4fe03955 1352int pci_enable_msi(struct pci_dev *dev);
4c859804
BH
1353int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1354 int minvec, int maxvec);
f7fc32cb
AG
1355static inline int pci_enable_msix_exact(struct pci_dev *dev,
1356 struct msix_entry *entries, int nvec)
1357{
1358 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1359 if (rc < 0)
1360 return rc;
1361 return 0;
1362}
402723ad
CH
1363int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1364 unsigned int max_vecs, unsigned int flags,
1365 const struct irq_affinity *affd);
1366
aff17164
CH
1367void pci_free_irq_vectors(struct pci_dev *dev);
1368int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
ee8d41e5 1369const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
27ddb689 1370int pci_irq_get_node(struct pci_dev *pdev, int vec);
aff17164 1371
4c859804 1372#else
2ee546c4 1373static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1374static inline void pci_disable_msi(struct pci_dev *dev) { }
1375static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4 1376static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1377static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1378static inline int pci_msi_enabled(void) { return 0; }
4fe03955 1379static inline int pci_enable_msi(struct pci_dev *dev)
f7fc32cb 1380{ return -ENOSYS; }
302a2523
AG
1381static inline int pci_enable_msix_range(struct pci_dev *dev,
1382 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1383{ return -ENOSYS; }
f7fc32cb
AG
1384static inline int pci_enable_msix_exact(struct pci_dev *dev,
1385 struct msix_entry *entries, int nvec)
1386{ return -ENOSYS; }
402723ad
CH
1387
1388static inline int
1389pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1390 unsigned int max_vecs, unsigned int flags,
1391 const struct irq_affinity *aff_desc)
aff17164 1392{
83b4605b
CH
1393 if ((flags & PCI_IRQ_LEGACY) && min_vecs == 1 && dev->irq)
1394 return 1;
1395 return -ENOSPC;
aff17164 1396}
402723ad 1397
aff17164
CH
1398static inline void pci_free_irq_vectors(struct pci_dev *dev)
1399{
1400}
1401
1402static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1403{
1404 if (WARN_ON_ONCE(nr > 0))
1405 return -EINVAL;
1406 return dev->irq;
1407}
ee8d41e5
TG
1408static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1409 int vec)
1410{
1411 return cpu_possible_mask;
1412}
27ddb689
SL
1413
1414static inline int pci_irq_get_node(struct pci_dev *pdev, int vec)
1415{
1416 return first_online_node;
1417}
1da177e4
LT
1418#endif
1419
402723ad
CH
1420static inline int
1421pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1422 unsigned int max_vecs, unsigned int flags)
1423{
1424 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs, flags,
1425 NULL);
1426}
1427
0d58e6c1
PB
1428/**
1429 * pci_irqd_intx_xlate() - Translate PCI INTx value to an IRQ domain hwirq
1430 * @d: the INTx IRQ domain
1431 * @node: the DT node for the device whose interrupt we're translating
1432 * @intspec: the interrupt specifier data from the DT
1433 * @intsize: the number of entries in @intspec
1434 * @out_hwirq: pointer at which to write the hwirq number
1435 * @out_type: pointer at which to write the interrupt type
1436 *
1437 * Translate a PCI INTx interrupt number from device tree in the range 1-4, as
1438 * stored in the standard PCI_INTERRUPT_PIN register, to a value in the range
1439 * 0-3 suitable for use in a 4 entry IRQ domain. That is, subtract one from the
1440 * INTx value to obtain the hwirq number.
1441 *
1442 * Returns 0 on success, or -EINVAL if the interrupt specifier is out of range.
1443 */
1444static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1445 struct device_node *node,
1446 const u32 *intspec,
1447 unsigned int intsize,
1448 unsigned long *out_hwirq,
1449 unsigned int *out_type)
1450{
1451 const u32 intx = intspec[0];
1452
1453 if (intx < PCI_INTERRUPT_INTA || intx > PCI_INTERRUPT_INTD)
1454 return -EINVAL;
1455
1456 *out_hwirq = intx - PCI_INTERRUPT_INTA;
1457 return 0;
1458}
1459
ab0724ff 1460#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1461extern bool pcie_ports_disabled;
1462extern bool pcie_ports_auto;
ab0724ff
MT
1463#else
1464#define pcie_ports_disabled true
1465#define pcie_ports_auto false
1466#endif
415e12b2 1467
4c859804 1468#ifdef CONFIG_PCIEASPM
f39d5b72 1469bool pcie_aspm_support_enabled(void);
4c859804
BH
1470#else
1471static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1472#endif
1473
415e12b2
RW
1474#ifdef CONFIG_PCIEAER
1475void pci_no_aer(void);
1476bool pci_aer_available(void);
66b80809 1477int pci_aer_init(struct pci_dev *dev);
415e12b2
RW
1478#else
1479static inline void pci_no_aer(void) { }
1480static inline bool pci_aer_available(void) { return false; }
66b80809 1481static inline int pci_aer_init(struct pci_dev *d) { return -ENODEV; }
415e12b2
RW
1482#endif
1483
4c859804 1484#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1485void pcie_set_ecrc_checking(struct pci_dev *dev);
1486void pcie_ecrc_get_policy(char *str);
4c859804 1487#else
2ee546c4
BH
1488static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1489static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1490#endif
1491
edc90fee
BH
1492#ifdef CONFIG_PCI_ATS
1493/* Address Translation Service */
1494void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1495int pci_enable_ats(struct pci_dev *dev, int ps);
1496void pci_disable_ats(struct pci_dev *dev);
1497int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1498#else
ff9bee89
BH
1499static inline void pci_ats_init(struct pci_dev *d) { }
1500static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1501static inline void pci_disable_ats(struct pci_dev *d) { }
1502static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1503#endif
1504
eec097d4
BH
1505#ifdef CONFIG_PCIE_PTM
1506int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1507#else
1508static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1509{ return -EINVAL; }
1510#endif
1511
f39d5b72
BH
1512void pci_cfg_access_lock(struct pci_dev *dev);
1513bool pci_cfg_access_trylock(struct pci_dev *dev);
1514void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1515
4352dfd5
GKH
1516/*
1517 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1518 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1519 * configuration space.
1520 */
32a2eea7
JG
1521#ifdef CONFIG_PCI_DOMAINS
1522extern int pci_domains_supported;
41e5c0f8 1523int pci_get_new_domain_nr(void);
32a2eea7
JG
1524#else
1525enum { pci_domains_supported = 0 };
2ee546c4
BH
1526static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1527static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1528static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1529#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1530
670ba0c8
CM
1531/*
1532 * Generic implementation for PCI domain support. If your
1533 * architecture does not need custom management of PCI
1534 * domains then this implementation will be used
1535 */
1536#ifdef CONFIG_PCI_DOMAINS_GENERIC
1537static inline int pci_domain_nr(struct pci_bus *bus)
1538{
1539 return bus->domain_nr;
1540}
2ab51dde
TN
1541#ifdef CONFIG_ACPI
1542int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
670ba0c8 1543#else
2ab51dde
TN
1544static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1545{ return 0; }
1546#endif
9c7cb891 1547int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
670ba0c8
CM
1548#endif
1549
95a8b6ef
MT
1550/* some architectures require additional setup to direct VGA traffic */
1551typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1552 unsigned int command_bits, u32 flags);
f39d5b72 1553void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1554
be9d2e89
JT
1555static inline int
1556pci_request_io_regions(struct pci_dev *pdev, const char *name)
1557{
1558 return pci_request_selected_regions(pdev,
1559 pci_select_bars(pdev, IORESOURCE_IO), name);
1560}
1561
1562static inline void
1563pci_release_io_regions(struct pci_dev *pdev)
1564{
1565 return pci_release_selected_regions(pdev,
1566 pci_select_bars(pdev, IORESOURCE_IO));
1567}
1568
1569static inline int
1570pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1571{
1572 return pci_request_selected_regions(pdev,
1573 pci_select_bars(pdev, IORESOURCE_MEM), name);
1574}
1575
1576static inline void
1577pci_release_mem_regions(struct pci_dev *pdev)
1578{
1579 return pci_release_selected_regions(pdev,
1580 pci_select_bars(pdev, IORESOURCE_MEM));
1581}
1582
4352dfd5 1583#else /* CONFIG_PCI is not enabled */
1da177e4 1584
5bbe029f
BH
1585static inline void pci_set_flags(int flags) { }
1586static inline void pci_add_flags(int flags) { }
1587static inline void pci_clear_flags(int flags) { }
1588static inline int pci_has_flag(int flag) { return 0; }
1589
1da177e4
LT
1590/*
1591 * If the system does not have PCI, clearly these return errors. Define
1592 * these as simple inline functions to avoid hair in drivers.
1593 */
1594
05cca6e5
GKH
1595#define _PCI_NOP(o, s, t) \
1596 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1597 int where, t val) \
1da177e4 1598 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1599
1600#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1601 _PCI_NOP(o, word, u16 x) \
1602 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1603_PCI_NOP_ALL(read, *)
1604_PCI_NOP_ALL(write,)
1605
d42552c3 1606static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1607 unsigned int device,
1608 struct pci_dev *from)
2ee546c4 1609{ return NULL; }
d42552c3 1610
05cca6e5
GKH
1611static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1612 unsigned int device,
1613 unsigned int ss_vendor,
1614 unsigned int ss_device,
b08508c4 1615 struct pci_dev *from)
2ee546c4 1616{ return NULL; }
1da177e4 1617
05cca6e5
GKH
1618static inline struct pci_dev *pci_get_class(unsigned int class,
1619 struct pci_dev *from)
2ee546c4 1620{ return NULL; }
1da177e4
LT
1621
1622#define pci_dev_present(ids) (0)
ed4aaadb 1623#define no_pci_devices() (1)
1da177e4
LT
1624#define pci_dev_put(dev) do { } while (0)
1625
2ee546c4
BH
1626static inline void pci_set_master(struct pci_dev *dev) { }
1627static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1628static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1629static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1630{ return -EBUSY; }
05cca6e5
GKH
1631static inline int __pci_register_driver(struct pci_driver *drv,
1632 struct module *owner)
2ee546c4 1633{ return 0; }
05cca6e5 1634static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1635{ return 0; }
1636static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1637static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1638{ return 0; }
05cca6e5
GKH
1639static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1640 int cap)
2ee546c4 1641{ return 0; }
05cca6e5 1642static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1643{ return 0; }
05cca6e5 1644
1da177e4 1645/* Power management related routines */
2ee546c4
BH
1646static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1647static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1648static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1649{ return 0; }
3449248c 1650static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1651{ return 0; }
05cca6e5
GKH
1652static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1653 pm_message_t state)
2ee546c4 1654{ return PCI_D0; }
05cca6e5
GKH
1655static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1656 int enable)
2ee546c4 1657{ return 0; }
48a92a81 1658
afd29f90
MW
1659static inline struct resource *pci_find_resource(struct pci_dev *dev,
1660 struct resource *res)
1661{ return NULL; }
05cca6e5 1662static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1663{ return -EIO; }
1664static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1665
c5076cfe
TN
1666static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1667
2ee546c4 1668static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1669static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1670{ return 0; }
2ee546c4 1671static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1672
d80d0217
RD
1673static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1674{ return NULL; }
d80d0217
RD
1675static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1676 unsigned int devfn)
1677{ return NULL; }
d80d0217
RD
1678static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1679 unsigned int devfn)
1680{ return NULL; }
7912af5c
RD
1681static inline struct pci_dev *pci_get_domain_bus_and_slot(int domain,
1682 unsigned int bus, unsigned int devfn)
1683{ return NULL; }
d80d0217 1684
2ee546c4
BH
1685static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1686static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1687static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1688
fb8a0d9d
WM
1689#define dev_is_pci(d) (false)
1690#define dev_is_pf(d) (false)
fe594932
GU
1691static inline bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
1692{ return false; }
1de08652
NC
1693static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1694 struct device_node *node,
1695 const u32 *intspec,
1696 unsigned int intsize,
1697 unsigned long *out_hwirq,
1698 unsigned int *out_type)
1699{ return -EINVAL; }
4352dfd5 1700#endif /* CONFIG_PCI */
1da177e4 1701
4352dfd5
GKH
1702/* Include architecture-dependent settings and functions */
1703
1704#include <asm/pci.h>
1da177e4 1705
f7195824
DW
1706/* These two functions provide almost identical functionality. Depennding
1707 * on the architecture, one will be implemented as a wrapper around the
1708 * other (in drivers/pci/mmap.c).
1709 *
1710 * pci_mmap_resource_range() maps a specific BAR, and vm->vm_pgoff
1711 * is expected to be an offset within that region.
1712 *
1713 * pci_mmap_page_range() is the legacy architecture-specific interface,
1714 * which accepts a "user visible" resource address converted by
1715 * pci_resource_to_user(), as used in the legacy mmap() interface in
1716 * /proc/bus/pci/.
1717 */
1718int pci_mmap_resource_range(struct pci_dev *dev, int bar,
1719 struct vm_area_struct *vma,
1720 enum pci_mmap_state mmap_state, int write_combine);
f66e2258
DW
1721int pci_mmap_page_range(struct pci_dev *pdev, int bar,
1722 struct vm_area_struct *vma,
11df1954
DW
1723 enum pci_mmap_state mmap_state, int write_combine);
1724
ae749c7a
DW
1725#ifndef arch_can_pci_mmap_wc
1726#define arch_can_pci_mmap_wc() 0
1727#endif
2bea36fd 1728
e854d8b2
DW
1729#ifndef arch_can_pci_mmap_io
1730#define arch_can_pci_mmap_io() 0
2bea36fd
DW
1731#define pci_iobar_pfn(pdev, bar, vma) (-EINVAL)
1732#else
1733int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma);
e854d8b2 1734#endif
ae749c7a 1735
92016ba5
JO
1736#ifndef pci_root_bus_fwnode
1737#define pci_root_bus_fwnode(bus) NULL
1738#endif
1739
1da177e4
LT
1740/* these helpers provide future and backwards compatibility
1741 * for accessing popular PCI BAR info */
05cca6e5
GKH
1742#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1743#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1744#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1745#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1746 ((pci_resource_start((dev), (bar)) == 0 && \
1747 pci_resource_end((dev), (bar)) == \
1748 pci_resource_start((dev), (bar))) ? 0 : \
1749 \
1750 (pci_resource_end((dev), (bar)) - \
1751 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1752
1753/* Similar to the helpers above, these manipulate per-pci_dev
1754 * driver-specific data. They are really just a wrapper around
1755 * the generic device structure functions of these calls.
1756 */
05cca6e5 1757static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1758{
1759 return dev_get_drvdata(&pdev->dev);
1760}
1761
05cca6e5 1762static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1763{
1764 dev_set_drvdata(&pdev->dev, data);
1765}
1766
1767/* If you want to know what to call your pci_dev, ask this function.
1768 * Again, it's a wrapper around the generic device.
1769 */
2fc90f61 1770static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1771{
c6c4f070 1772 return dev_name(&pdev->dev);
1da177e4
LT
1773}
1774
2311b1f2
ME
1775
1776/* Some archs don't want to expose struct resource to userland as-is
1777 * in sysfs and /proc
1778 */
8221a013
BH
1779#ifdef HAVE_ARCH_PCI_RESOURCE_TO_USER
1780void pci_resource_to_user(const struct pci_dev *dev, int bar,
1781 const struct resource *rsrc,
1782 resource_size_t *start, resource_size_t *end);
1783#else
2311b1f2 1784static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1785 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1786 resource_size_t *end)
2311b1f2
ME
1787{
1788 *start = rsrc->start;
1789 *end = rsrc->end;
1790}
1791#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1792
1793
1da177e4
LT
1794/*
1795 * The world is not perfect and supplies us with broken PCI devices.
1796 * For at least a part of these bugs we need a work-around, so both
1797 * generic (drivers/pci/quirks.c) and per-architecture code can define
1798 * fixup hooks to be called for particular buggy devices.
1799 */
1800
1801struct pci_fixup {
f4ca5c6a
YL
1802 u16 vendor; /* You can use PCI_ANY_ID here of course */
1803 u16 device; /* You can use PCI_ANY_ID here of course */
1804 u32 class; /* You can use PCI_ANY_ID here too */
1805 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1806 void (*hook)(struct pci_dev *dev);
1807};
1808
1809enum pci_fixup_pass {
1810 pci_fixup_early, /* Before probing BARs */
1811 pci_fixup_header, /* After reading configuration header */
1812 pci_fixup_final, /* Final phase of device fixups */
1813 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1814 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1815 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1816 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1817 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1818};
1819
1820/* Anonymous variables would be nice... */
f4ca5c6a
YL
1821#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1822 class_shift, hook) \
ecf61c78 1823 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1824 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1825 = { vendor, device, class, class_shift, hook };
1826
1827#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1828 class_shift, hook) \
1829 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1830 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1831#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1832 class_shift, hook) \
1833 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1834 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1835#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1836 class_shift, hook) \
1837 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1838 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1839#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1840 class_shift, hook) \
1841 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1842 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1843#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1844 class_shift, hook) \
1845 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1846 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1847 class_shift, hook)
1848#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1849 class_shift, hook) \
1850 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1851 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1852 class, class_shift, hook)
1853#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1854 class_shift, hook) \
1855 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1856 suspend##hook, vendor, device, class, \
f4ca5c6a 1857 class_shift, hook)
7d2a01b8
AN
1858#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1859 class_shift, hook) \
1860 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1861 suspend_late##hook, vendor, device, \
1862 class, class_shift, hook)
f4ca5c6a 1863
1da177e4
LT
1864#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1865 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1866 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1867#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1868 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1869 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1870#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1871 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1872 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1873#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1874 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1875 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1876#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1877 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1878 resume##hook, vendor, device, \
f4ca5c6a 1879 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1880#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1881 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1882 resume_early##hook, vendor, device, \
f4ca5c6a 1883 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1884#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1885 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1886 suspend##hook, vendor, device, \
f4ca5c6a 1887 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1888#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1889 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1890 suspend_late##hook, vendor, device, \
1891 PCI_ANY_ID, 0, hook)
1da177e4 1892
93177a74 1893#ifdef CONFIG_PCI_QUIRKS
1da177e4 1894void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1895int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
c1d61c9b 1896int pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1897#else
1898static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1899 struct pci_dev *dev) { }
ad805758
AW
1900static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1901 u16 acs_flags)
1902{
1903 return -ENOTTY;
1904}
c1d61c9b
AW
1905static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
1906{
1907 return -ENOTTY;
1908}
93177a74 1909#endif
1da177e4 1910
05cca6e5 1911void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1912void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1913void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1914int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1915int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1916 const char *name);
fb7ebfe4 1917void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1918
1da177e4 1919extern int pci_pci_problems;
236561e5 1920#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1921#define PCIPCI_TRITON 2
1922#define PCIPCI_NATOMA 4
1923#define PCIPCI_VIAETBF 8
1924#define PCIPCI_VSFX 16
236561e5
AC
1925#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1926#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1927
4516a618
AN
1928extern unsigned long pci_cardbus_io_size;
1929extern unsigned long pci_cardbus_mem_size;
15856ad5 1930extern u8 pci_dfl_cache_line_size;
ac1aa47b 1931extern u8 pci_cache_line_size;
4516a618 1932
28760489
EB
1933extern unsigned long pci_hotplug_io_size;
1934extern unsigned long pci_hotplug_mem_size;
e16b4660 1935extern unsigned long pci_hotplug_bus_size;
28760489 1936
f7625980 1937/* Architecture-specific versions may override these (weak) */
19792a08 1938void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1939void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1940int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1941 enum pcie_reset_state state);
eca0d467 1942int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1943void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1944void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1945int pcibios_alloc_irq(struct pci_dev *dev);
1946void pcibios_free_irq(struct pci_dev *dev);
575e3348 1947
699c1985
SO
1948#ifdef CONFIG_HIBERNATE_CALLBACKS
1949extern struct dev_pm_ops pcibios_pm_ops;
1950#endif
1951
935c760e 1952#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
f39d5b72
BH
1953void __init pci_mmcfg_early_init(void);
1954void __init pci_mmcfg_late_init(void);
7752d5cf 1955#else
bb63b421 1956static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1957static inline void pci_mmcfg_late_init(void) { }
1958#endif
1959
642c92da 1960int pci_ext_cfg_avail(void);
0ef5f8f6 1961
1684f5dd 1962void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1963void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1964
dd7cc44d 1965#ifdef CONFIG_PCI_IOV
b07579c0
WY
1966int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1967int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1968
f39d5b72
BH
1969int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1970void pci_disable_sriov(struct pci_dev *dev);
753f6124
JS
1971int pci_iov_add_virtfn(struct pci_dev *dev, int id);
1972void pci_iov_remove_virtfn(struct pci_dev *dev, int id);
f39d5b72 1973int pci_num_vf(struct pci_dev *dev);
5a8eb242 1974int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1975int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1976int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1977resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1978#else
b07579c0
WY
1979static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1980{
1981 return -ENOSYS;
1982}
1983static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1984{
1985 return -ENOSYS;
1986}
dd7cc44d 1987static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 1988{ return -ENODEV; }
753f6124 1989static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id)
c194f7ea
WY
1990{
1991 return -ENOSYS;
1992}
1993static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
753f6124 1994 int id) { }
2ee546c4 1995static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1996static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1997static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1998{ return 0; }
bff73156 1999static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 2000{ return 0; }
bff73156 2001static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 2002{ return 0; }
0e6c9122
WY
2003static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
2004{ return 0; }
dd7cc44d
YZ
2005#endif
2006
c825bc94 2007#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
2008void pci_hp_create_module_link(struct pci_slot *pci_slot);
2009void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
2010#endif
2011
d7b7e605
KK
2012/**
2013 * pci_pcie_cap - get the saved PCIe capability offset
2014 * @dev: PCI device
2015 *
2016 * PCIe capability offset is calculated at PCI device initialization
2017 * time and saved in the data structure. This function returns saved
2018 * PCIe capability offset. Using this instead of pci_find_capability()
2019 * reduces unnecessary search in the PCI configuration space. If you
2020 * need to calculate PCIe capability offset from raw device for some
2021 * reasons, please use pci_find_capability() instead.
2022 */
2023static inline int pci_pcie_cap(struct pci_dev *dev)
2024{
2025 return dev->pcie_cap;
2026}
2027
7eb776c4
KK
2028/**
2029 * pci_is_pcie - check if the PCI device is PCI Express capable
2030 * @dev: PCI device
2031 *
a895c28a 2032 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
2033 */
2034static inline bool pci_is_pcie(struct pci_dev *dev)
2035{
a895c28a 2036 return pci_pcie_cap(dev);
7eb776c4
KK
2037}
2038
7c9c003c
MS
2039/**
2040 * pcie_caps_reg - get the PCIe Capabilities Register
2041 * @dev: PCI device
2042 */
2043static inline u16 pcie_caps_reg(const struct pci_dev *dev)
2044{
2045 return dev->pcie_flags_reg;
2046}
2047
786e2288
YW
2048/**
2049 * pci_pcie_type - get the PCIe device/port type
2050 * @dev: PCI device
2051 */
2052static inline int pci_pcie_type(const struct pci_dev *dev)
2053{
1c531d82 2054 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
2055}
2056
e784930b
JT
2057static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
2058{
2059 while (1) {
2060 if (!pci_is_pcie(dev))
2061 break;
2062 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2063 return dev;
2064 if (!dev->bus->self)
2065 break;
2066 dev = dev->bus->self;
2067 }
2068 return NULL;
2069}
2070
5d990b62 2071void pci_request_acs(void);
ad805758
AW
2072bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
2073bool pci_acs_path_enabled(struct pci_dev *start,
2074 struct pci_dev *end, u16 acs_flags);
a2ce7662 2075
7ad506fa 2076#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 2077#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
2078
2079/* Large Resource Data Type Tag Item Names */
2080#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
2081#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
2082#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
2083
2084#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
2085#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
2086#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
2087
2088/* Small Resource Data Type Tag Item Names */
9eb45d5c 2089#define PCI_VPD_STIN_END 0x0f /* End */
7ad506fa 2090
9eb45d5c 2091#define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
7ad506fa
MC
2092
2093#define PCI_VPD_SRDT_TIN_MASK 0x78
2094#define PCI_VPD_SRDT_LEN_MASK 0x07
9eb45d5c 2095#define PCI_VPD_LRDT_TIN_MASK 0x7f
7ad506fa
MC
2096
2097#define PCI_VPD_LRDT_TAG_SIZE 3
2098#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 2099
e1d5bdab
MC
2100#define PCI_VPD_INFO_FLD_HDR_SIZE 3
2101
4067a854
MC
2102#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
2103#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
2104#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 2105#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 2106
a2ce7662
MC
2107/**
2108 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
2109 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2110 *
2111 * Returns the extracted Large Resource Data Type length.
2112 */
2113static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
2114{
2115 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
2116}
2117
9eb45d5c
HR
2118/**
2119 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
2120 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2121 *
2122 * Returns the extracted Large Resource Data Type Tag item.
2123 */
2124static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
2125{
2126 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
2127}
2128
7ad506fa
MC
2129/**
2130 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
0142626d 2131 * @srdt: Pointer to the beginning of the Small Resource Data Type tag
7ad506fa
MC
2132 *
2133 * Returns the extracted Small Resource Data Type length.
2134 */
2135static inline u8 pci_vpd_srdt_size(const u8 *srdt)
2136{
2137 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
2138}
2139
9eb45d5c
HR
2140/**
2141 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
0142626d 2142 * @srdt: Pointer to the beginning of the Small Resource Data Type tag
9eb45d5c
HR
2143 *
2144 * Returns the extracted Small Resource Data Type Tag Item.
2145 */
2146static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
2147{
2148 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
2149}
2150
e1d5bdab
MC
2151/**
2152 * pci_vpd_info_field_size - Extracts the information field length
2153 * @lrdt: Pointer to the beginning of an information field header
2154 *
2155 * Returns the extracted information field length.
2156 */
2157static inline u8 pci_vpd_info_field_size(const u8 *info_field)
2158{
2159 return info_field[2];
2160}
2161
b55ac1b2
MC
2162/**
2163 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2164 * @buf: Pointer to buffered vpd data
2165 * @off: The offset into the buffer at which to begin the search
2166 * @len: The length of the vpd buffer
2167 * @rdt: The Resource Data Type to search for
2168 *
2169 * Returns the index where the Resource Data Type was found or
2170 * -ENOENT otherwise.
2171 */
2172int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2173
4067a854
MC
2174/**
2175 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2176 * @buf: Pointer to buffered vpd data
2177 * @off: The offset into the buffer at which to begin the search
2178 * @len: The length of the buffer area, relative to off, in which to search
2179 * @kw: The keyword to search for
2180 *
2181 * Returns the index where the information field keyword was found or
2182 * -ENOENT otherwise.
2183 */
2184int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2185 unsigned int len, const char *kw);
2186
98d9f30c
BH
2187/* PCI <-> OF binding helpers */
2188#ifdef CONFIG_OF
2189struct device_node;
b165e2b6 2190struct irq_domain;
f39d5b72
BH
2191void pci_set_of_node(struct pci_dev *dev);
2192void pci_release_of_node(struct pci_dev *dev);
2193void pci_set_bus_of_node(struct pci_bus *bus);
2194void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 2195struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
2196
2197/* Arch may override this (weak) */
723ec4d0 2198struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 2199
3df425f3
JC
2200static inline struct device_node *
2201pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
2202{
2203 return pdev ? pdev->dev.of_node : NULL;
2204}
2205
ef3b4f8c
BH
2206static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2207{
2208 return bus ? bus->dev.of_node : NULL;
2209}
2210
98d9f30c
BH
2211#else /* CONFIG_OF */
2212static inline void pci_set_of_node(struct pci_dev *dev) { }
2213static inline void pci_release_of_node(struct pci_dev *dev) { }
2214static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
2215static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
2216static inline struct device_node *
2217pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
2218static inline struct irq_domain *
2219pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
2220#endif /* CONFIG_OF */
2221
471036b2
SS
2222#ifdef CONFIG_ACPI
2223struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2224
2225void
2226pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2227#else
2228static inline struct irq_domain *
2229pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
2230#endif
2231
eb740b5f
GS
2232#ifdef CONFIG_EEH
2233static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2234{
2235 return pdev->dev.archdata.edev;
2236}
2237#endif
2238
f0af9593 2239void pci_add_dma_alias(struct pci_dev *dev, u8 devfn);
338c3149 2240bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
c25dc828
AW
2241int pci_for_each_dma_alias(struct pci_dev *pdev,
2242 int (*fn)(struct pci_dev *pdev,
2243 u16 alias, void *data), void *data);
2244
ce052984
EZ
2245/* helper functions for operation of device flag */
2246static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2247{
2248 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2249}
2250static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2251{
2252 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2253}
2254static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2255{
2256 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2257}
19bdb6e4
AW
2258
2259/**
2260 * pci_ari_enabled - query ARI forwarding status
2261 * @bus: the PCI bus
2262 *
2263 * Returns true if ARI forwarding is enabled.
2264 */
2265static inline bool pci_ari_enabled(struct pci_bus *bus)
2266{
2267 return bus->self && bus->self->ari_enabled;
2268}
bc4b024a 2269
8531e283
LW
2270/**
2271 * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2272 * @pdev: PCI device to check
2273 *
2274 * Walk upwards from @pdev and check for each encountered bridge if it's part
2275 * of a Thunderbolt controller. Reaching the host bridge means @pdev is not
2276 * Thunderbolt-attached. (But rather soldered to the mainboard usually.)
2277 */
2278static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2279{
2280 struct pci_dev *parent = pdev;
2281
2282 if (pdev->is_thunderbolt)
2283 return true;
2284
2285 while ((parent = pci_upstream_bridge(parent)))
2286 if (parent->is_thunderbolt)
2287 return true;
2288
2289 return false;
2290}
2291
bc4b024a
CH
2292/* provide the legacy pci_dma_* API */
2293#include <linux/pci-dma-compat.h>
2294
1da177e4 2295#endif /* LINUX_PCI_H */