]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
mm: add dma_pool_zalloc() call to DMA API
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
14d76b68 32#include <linux/resource_ext.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35#include <linux/pci_ids.h>
36
85467136
SK
37/*
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
41 *
42 * 7:3 = slot
43 * 2:0 = function
f7625980
BH
44 *
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 46 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 47 * the following kernel-only defines are being added here.
85467136 48 */
63ddc0b8 49#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
73/* This defines the direction arg to the DMA mapping routines. */
74#define PCI_DMA_BIDIRECTIONAL 0
75#define PCI_DMA_TODEVICE 1
76#define PCI_DMA_FROMDEVICE 2
77#define PCI_DMA_NONE 3
78
fde09c6d
YZ
79/*
80 * For PCI devices, the region numbers are assigned this way:
81 */
82enum {
83 /* #0-5: standard PCI resources */
84 PCI_STD_RESOURCES,
85 PCI_STD_RESOURCE_END = 5,
86
87 /* #6: expansion ROM resource */
88 PCI_ROM_RESOURCE,
89
d1b054da
YZ
90 /* device specific resources */
91#ifdef CONFIG_PCI_IOV
92 PCI_IOV_RESOURCES,
93 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
94#endif
95
fde09c6d
YZ
96 /* resources assigned to buses behind the bridge */
97#define PCI_BRIDGE_RESOURCE_NUM 4
98
99 PCI_BRIDGE_RESOURCES,
100 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
101 PCI_BRIDGE_RESOURCE_NUM - 1,
102
103 /* total resources associated with a PCI device */
104 PCI_NUM_RESOURCES,
105
106 /* preserve this for compatibility */
cda57bf9 107 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 108};
1da177e4
LT
109
110typedef int __bitwise pci_power_t;
111
4352dfd5
GKH
112#define PCI_D0 ((pci_power_t __force) 0)
113#define PCI_D1 ((pci_power_t __force) 1)
114#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
115#define PCI_D3hot ((pci_power_t __force) 3)
116#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 117#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 118#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 119
00240c38
AS
120/* Remember to update this when the list above changes! */
121extern const char *pci_power_names[];
122
123static inline const char *pci_power_name(pci_power_t state)
124{
125 return pci_power_names[1 + (int) state];
126}
127
448bd857
HY
128#define PCI_PM_D2_DELAY 200
129#define PCI_PM_D3_WAIT 10
130#define PCI_PM_D3COLD_WAIT 100
131#define PCI_PM_BUS_WAIT 50
aa8c6c93 132
392a1ce7
LV
133/** The pci_channel state describes connectivity between the CPU and
134 * the pci device. If some PCI bus between here and the pci device
135 * has crashed or locked up, this info is reflected here.
136 */
137typedef unsigned int __bitwise pci_channel_state_t;
138
139enum pci_channel_state {
140 /* I/O channel is in normal state */
141 pci_channel_io_normal = (__force pci_channel_state_t) 1,
142
143 /* I/O to channel is blocked */
144 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
145
146 /* PCI card is dead */
147 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
148};
149
f7bdd12d
BK
150typedef unsigned int __bitwise pcie_reset_state_t;
151
152enum pcie_reset_state {
153 /* Reset is NOT asserted (Use to deassert reset) */
154 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
155
f7625980 156 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
157 pcie_warm_reset = (__force pcie_reset_state_t) 2,
158
f7625980 159 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
160 pcie_hot_reset = (__force pcie_reset_state_t) 3
161};
162
ba698ad4
DM
163typedef unsigned short __bitwise pci_dev_flags_t;
164enum pci_dev_flags {
165 /* INTX_DISABLE in PCI_COMMAND register disables MSI
166 * generation too.
167 */
6b121592 168 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 169 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 170 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 171 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 172 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 173 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 174 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
175 /* Flag to indicate the device uses dma_alias_devfn */
176 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
c8fe16e3
AW
177 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
178 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
179 /* Do not use bus resets for device */
180 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
181 /* Do not use PM reset even if device advertises NoSoftRst- */
182 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
183 /* Get VPD from function 0 VPD */
184 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ba698ad4
DM
185};
186
e1d3a908
SA
187enum pci_irq_reroute_variant {
188 INTEL_IRQ_REROUTE_VARIANT = 1,
189 MAX_IRQ_REROUTE_VARIANTS = 3
190};
191
6e325a62
MT
192typedef unsigned short __bitwise pci_bus_flags_t;
193enum pci_bus_flags {
d556ad4b
PO
194 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
195 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
196};
197
59da381e
JK
198/* These values come from the PCI Express Spec */
199enum pcie_link_width {
200 PCIE_LNK_WIDTH_RESRV = 0x00,
201 PCIE_LNK_X1 = 0x01,
202 PCIE_LNK_X2 = 0x02,
203 PCIE_LNK_X4 = 0x04,
204 PCIE_LNK_X8 = 0x08,
205 PCIE_LNK_X12 = 0x0C,
206 PCIE_LNK_X16 = 0x10,
207 PCIE_LNK_X32 = 0x20,
208 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
209};
210
536c8cb4
MW
211/* Based on the PCI Hotplug Spec, but some values are made up by us */
212enum pci_bus_speed {
213 PCI_SPEED_33MHz = 0x00,
214 PCI_SPEED_66MHz = 0x01,
215 PCI_SPEED_66MHz_PCIX = 0x02,
216 PCI_SPEED_100MHz_PCIX = 0x03,
217 PCI_SPEED_133MHz_PCIX = 0x04,
218 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
219 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
220 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
221 PCI_SPEED_66MHz_PCIX_266 = 0x09,
222 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
223 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
224 AGP_UNKNOWN = 0x0c,
225 AGP_1X = 0x0d,
226 AGP_2X = 0x0e,
227 AGP_4X = 0x0f,
228 AGP_8X = 0x10,
536c8cb4
MW
229 PCI_SPEED_66MHz_PCIX_533 = 0x11,
230 PCI_SPEED_100MHz_PCIX_533 = 0x12,
231 PCI_SPEED_133MHz_PCIX_533 = 0x13,
232 PCIE_SPEED_2_5GT = 0x14,
233 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 234 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
235 PCI_SPEED_UNKNOWN = 0xff,
236};
237
24a4742f 238struct pci_cap_saved_data {
fd0f7f73
AW
239 u16 cap_nr;
240 bool cap_extended;
24a4742f 241 unsigned int size;
41017f0c
SL
242 u32 data[0];
243};
244
24a4742f
AW
245struct pci_cap_saved_state {
246 struct hlist_node next;
247 struct pci_cap_saved_data cap;
248};
249
7d715a6c 250struct pcie_link_state;
ee69439c 251struct pci_vpd;
d1b054da 252struct pci_sriov;
302b4215 253struct pci_ats;
ee69439c 254
1da177e4
LT
255/*
256 * The pci_dev structure is used to describe PCI devices.
257 */
258struct pci_dev {
1da177e4
LT
259 struct list_head bus_list; /* node in per-bus list */
260 struct pci_bus *bus; /* bus this device is on */
261 struct pci_bus *subordinate; /* bus this device bridges to */
262
263 void *sysdata; /* hook for sys-specific extension */
264 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 265 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
266
267 unsigned int devfn; /* encoded device & function index */
268 unsigned short vendor;
269 unsigned short device;
270 unsigned short subsystem_vendor;
271 unsigned short subsystem_device;
272 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 273 u8 revision; /* PCI revision, low byte of class word */
1da177e4 274 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 275 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
276 u8 msi_cap; /* MSI capability offset */
277 u8 msix_cap; /* MSI-X capability offset */
f7625980 278 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 279 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
280 u8 pin; /* which interrupt pin this device uses */
281 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 282 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
283
284 struct pci_driver *driver; /* which driver has allocated this device */
285 u64 dma_mask; /* Mask of the bits of bus address this
286 device implements. Normally this is
287 0xffffffff. You only need to change
288 this if your device has broken DMA
289 or supports 64-bit transfers. */
290
4d57cdfa
FT
291 struct device_dma_parameters dma_parms;
292
1da177e4
LT
293 pci_power_t current_state; /* Current operating state. In ACPI-speak,
294 this is D0-D3, D0 being fully functional,
295 and D3 being off. */
703860ed 296 u8 pm_cap; /* PM capability offset */
337001b6
RW
297 unsigned int pme_support:5; /* Bitmask of states from which PME#
298 can be generated */
c7f48656 299 unsigned int pme_interrupt:1;
379021d5 300 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
301 unsigned int d1_support:1; /* Low power state D1 is supported */
302 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
303 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
304 unsigned int no_d3cold:1; /* D3cold is forbidden */
305 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
306 unsigned int mmio_always_on:1; /* disallow turning off io/mem
307 decoding during bar sizing */
e80bb09d 308 unsigned int wakeup_prepared:1;
448bd857
HY
309 unsigned int runtime_d3cold:1; /* whether go through runtime
310 D3cold, not set for devices
311 powered on/off by the
312 corresponding bridge */
b440bde7 313 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
1ae861e6 314 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 315 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 316
7d715a6c 317#ifdef CONFIG_PCIEASPM
f7625980 318 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
319#endif
320
392a1ce7 321 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
322 struct device dev; /* Generic device interface */
323
1da177e4
LT
324 int cfg_size; /* Size of configuration space */
325
326 /*
327 * Instead of touching interrupt line and base address registers
328 * directly, use the values stored here. They might be different!
329 */
330 unsigned int irq;
331 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
332
58d9a38f 333 bool match_driver; /* Skip attaching driver */
1da177e4 334 /* These fields are used by common fixups */
f7625980 335 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
336 unsigned int multifunction:1;/* Part of multi-function device */
337 /* keep track of device state */
8a1bc901 338 unsigned int is_added:1;
1da177e4 339 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 340 unsigned int no_msi:1; /* device may not use msi */
f144d149 341 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 342 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 343 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 344 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 345 unsigned int msi_enabled:1;
99dc804d 346 unsigned int msix_enabled:1;
58c3a727 347 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 348 unsigned int ats_enabled:1; /* Address Translation Service */
9ac7849e 349 unsigned int is_managed:1;
260d703a 350 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 351 unsigned int state_saved:1;
d1b054da 352 unsigned int is_physfn:1;
dd7cc44d 353 unsigned int is_virtfn:1;
711d5779 354 unsigned int reset_fn:1;
28760489 355 unsigned int is_hotplug_bridge:1;
affb72c3
HY
356 unsigned int __aer_firmware_first_valid:1;
357 unsigned int __aer_firmware_first:1;
fbebb9fd 358 unsigned int broken_intx_masking:1;
2b28ae19 359 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 360 unsigned int irq_managed:1;
d0751b98 361 unsigned int has_secondary_link:1;
ba698ad4 362 pci_dev_flags_t dev_flags;
bae94d02 363 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 364
1da177e4 365 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 366 struct hlist_head saved_cap_space;
1da177e4
LT
367 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
368 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
369 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 370 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 371#ifdef CONFIG_PCI_MSI
1c51b50c 372 const struct attribute_group **msi_irq_groups;
ded86d8d 373#endif
94e61088 374 struct pci_vpd *vpd;
466b3ddf 375#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
376 union {
377 struct pci_sriov *sriov; /* SR-IOV capability related */
378 struct pci_dev *physfn; /* the PF this VF is associated with */
379 };
67930995
BH
380 u16 ats_cap; /* ATS Capability offset */
381 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 382 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
d1b054da 383#endif
dbd3fc33 384 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 385 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 386 char *driver_override; /* Driver name to force a match */
1da177e4
LT
387};
388
dda56549
Y
389static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
390{
391#ifdef CONFIG_PCI_IOV
392 if (dev->is_virtfn)
393 dev = dev->physfn;
394#endif
dda56549
Y
395 return dev;
396}
397
3c6e6ae7 398struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 399
1da177e4
LT
400#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
401#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
402
a7369f1f
LV
403static inline int pci_channel_offline(struct pci_dev *pdev)
404{
405 return (pdev->error_state != pci_channel_io_normal);
406}
407
5a21d70d 408struct pci_host_bridge {
7b543663 409 struct device dev;
5a21d70d 410 struct pci_bus *bus; /* root bus */
14d76b68 411 struct list_head windows; /* resource_entry */
4fa2649a
YL
412 void (*release_fn)(struct pci_host_bridge *);
413 void *release_data;
e33caa82 414 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
5a21d70d 415};
41017f0c 416
7b543663 417#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
418void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
419 void (*release_fn)(struct pci_host_bridge *),
420 void *release_data);
7b543663 421
6c0cc950
RW
422int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
423
2fe2abf8
BH
424/*
425 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
426 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
427 * buses below host bridges or subtractive decode bridges) go in the list.
428 * Use pci_bus_for_each_resource() to iterate through all the resources.
429 */
430
431/*
432 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
433 * and there's no way to program the bridge with the details of the window.
434 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
435 * decode bit set, because they are explicit and can be programmed with _SRS.
436 */
437#define PCI_SUBTRACTIVE_DECODE 0x1
438
439struct pci_bus_resource {
440 struct list_head list;
441 struct resource *res;
442 unsigned int flags;
443};
4352dfd5
GKH
444
445#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
446
447struct pci_bus {
448 struct list_head node; /* node in list of buses */
449 struct pci_bus *parent; /* parent bus this bridge is on */
450 struct list_head children; /* list of child buses */
451 struct list_head devices; /* list of devices on this bus */
452 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
453 struct list_head slots; /* list of slots on this bus;
454 protected by pci_slot_mutex */
2fe2abf8
BH
455 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
456 struct list_head resources; /* address space routed to this bus */
92f02430 457 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
458
459 struct pci_ops *ops; /* configuration access functions */
c2791b80 460 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
461 void *sysdata; /* hook for sys-specific extension */
462 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
463
464 unsigned char number; /* bus number */
465 unsigned char primary; /* number of primary bridge */
3749c51a
MW
466 unsigned char max_bus_speed; /* enum pci_bus_speed */
467 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
468#ifdef CONFIG_PCI_DOMAINS_GENERIC
469 int domain_nr;
470#endif
1da177e4
LT
471
472 char name[48];
473
474 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 475 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 476 struct device *bridge;
fd7d1ced 477 struct device dev;
1da177e4
LT
478 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
479 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 480 unsigned int is_added:1;
1da177e4
LT
481};
482
fd7d1ced 483#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 484
79af72d7 485/*
f7625980 486 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 487 * false otherwise
77a0dfcd
BH
488 *
489 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
490 * This is incorrect because "virtual" buses added for SR-IOV (via
491 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
492 */
493static inline bool pci_is_root_bus(struct pci_bus *pbus)
494{
495 return !(pbus->parent);
496}
497
1c86438c
YW
498/**
499 * pci_is_bridge - check if the PCI device is a bridge
500 * @dev: PCI device
501 *
502 * Return true if the PCI device is bridge whether it has subordinate
503 * or not.
504 */
505static inline bool pci_is_bridge(struct pci_dev *dev)
506{
507 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
508 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
509}
510
c6bde215
BH
511static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
512{
513 dev = pci_physfn(dev);
514 if (pci_is_root_bus(dev->bus))
515 return NULL;
516
517 return dev->bus->self;
518}
519
6675a601
MK
520struct device *pci_get_host_bridge_device(struct pci_dev *dev);
521void pci_put_host_bridge_device(struct device *dev);
522
16cf0ebc
RW
523#ifdef CONFIG_PCI_MSI
524static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
525{
526 return pci_dev->msi_enabled || pci_dev->msix_enabled;
527}
528#else
529static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
530#endif
531
1da177e4
LT
532/*
533 * Error values that may be returned by PCI functions.
534 */
535#define PCIBIOS_SUCCESSFUL 0x00
536#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
537#define PCIBIOS_BAD_VENDOR_ID 0x83
538#define PCIBIOS_DEVICE_NOT_FOUND 0x86
539#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
540#define PCIBIOS_SET_FAILED 0x88
541#define PCIBIOS_BUFFER_TOO_SMALL 0x89
542
a6961651 543/*
f7625980 544 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
545 */
546static inline int pcibios_err_to_errno(int err)
547{
548 if (err <= PCIBIOS_SUCCESSFUL)
549 return err; /* Assume already errno */
550
551 switch (err) {
552 case PCIBIOS_FUNC_NOT_SUPPORTED:
553 return -ENOENT;
554 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 555 return -ENOTTY;
a6961651
AW
556 case PCIBIOS_DEVICE_NOT_FOUND:
557 return -ENODEV;
558 case PCIBIOS_BAD_REGISTER_NUMBER:
559 return -EFAULT;
560 case PCIBIOS_SET_FAILED:
561 return -EIO;
562 case PCIBIOS_BUFFER_TOO_SMALL:
563 return -ENOSPC;
564 }
565
d97ffe23 566 return -ERANGE;
a6961651
AW
567}
568
1da177e4
LT
569/* Low-level architecture-dependent routines */
570
571struct pci_ops {
1f94a94f 572 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
573 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
574 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
575};
576
b6ce068a
MW
577/*
578 * ACPI needs to be able to access PCI config space before we've done a
579 * PCI bus scan and created pci_bus structures.
580 */
f39d5b72
BH
581int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
582 int reg, int len, u32 *val);
583int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
584 int reg, int len, u32 val);
1da177e4 585
3a9ad0b4
YL
586#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
587typedef u64 pci_bus_addr_t;
588#else
589typedef u32 pci_bus_addr_t;
590#endif
591
1da177e4 592struct pci_bus_region {
3a9ad0b4
YL
593 pci_bus_addr_t start;
594 pci_bus_addr_t end;
1da177e4
LT
595};
596
597struct pci_dynids {
598 spinlock_t lock; /* protects list, index */
599 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
600};
601
f7625980
BH
602
603/*
604 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
605 * a set of callbacks in struct pci_error_handlers, that device driver
606 * will be notified of PCI bus errors, and will be driven to recovery
607 * when an error occurs.
392a1ce7
LV
608 */
609
610typedef unsigned int __bitwise pci_ers_result_t;
611
612enum pci_ers_result {
613 /* no result/none/not supported in device driver */
614 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
615
616 /* Device driver can recover without slot reset */
617 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
618
619 /* Device driver wants slot to be reset. */
620 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
621
622 /* Device has completely failed, is unrecoverable */
623 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
624
625 /* Device driver is fully recovered and operational */
626 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
627
628 /* No AER capabilities registered for the driver */
629 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
630};
631
632/* PCI bus error event callbacks */
05cca6e5 633struct pci_error_handlers {
392a1ce7
LV
634 /* PCI bus error detected on this device */
635 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 636 enum pci_channel_state error);
392a1ce7
LV
637
638 /* MMIO has been re-enabled, but not DMA */
639 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
640
641 /* PCI Express link has been reset */
642 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
643
644 /* PCI slot has been reset */
645 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
646
3ebe7f9f
KB
647 /* PCI function reset prepare or completed */
648 void (*reset_notify)(struct pci_dev *dev, bool prepare);
649
392a1ce7
LV
650 /* Device driver may resume normal operations */
651 void (*resume)(struct pci_dev *dev);
652};
653
392a1ce7 654
1da177e4
LT
655struct module;
656struct pci_driver {
657 struct list_head node;
42b21932 658 const char *name;
1da177e4
LT
659 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
660 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
661 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
662 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
663 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
664 int (*resume_early) (struct pci_dev *dev);
1da177e4 665 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 666 void (*shutdown) (struct pci_dev *dev);
1789382a 667 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 668 const struct pci_error_handlers *err_handler;
1da177e4
LT
669 struct device_driver driver;
670 struct pci_dynids dynids;
671};
672
05cca6e5 673#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 674
90a1ba0c 675/**
9f9351bb 676 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
677 * @_table: device table name
678 *
92e112fd 679 * This macro is deprecated and should not be used in new code.
90a1ba0c 680 */
9f9351bb 681#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 682 const struct pci_device_id _table[]
90a1ba0c 683
1da177e4
LT
684/**
685 * PCI_DEVICE - macro used to describe a specific pci device
686 * @vend: the 16 bit PCI Vendor ID
687 * @dev: the 16 bit PCI Device ID
688 *
689 * This macro is used to create a struct pci_device_id that matches a
690 * specific device. The subvendor and subdevice fields will be set to
691 * PCI_ANY_ID.
692 */
693#define PCI_DEVICE(vend,dev) \
694 .vendor = (vend), .device = (dev), \
695 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
696
3d567e0e
NNS
697/**
698 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
699 * @vend: the 16 bit PCI Vendor ID
700 * @dev: the 16 bit PCI Device ID
701 * @subvend: the 16 bit PCI Subvendor ID
702 * @subdev: the 16 bit PCI Subdevice ID
703 *
704 * This macro is used to create a struct pci_device_id that matches a
705 * specific device with subsystem information.
706 */
707#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
708 .vendor = (vend), .device = (dev), \
709 .subvendor = (subvend), .subdevice = (subdev)
710
1da177e4
LT
711/**
712 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
713 * @dev_class: the class, subclass, prog-if triple for this device
714 * @dev_class_mask: the class mask for this device
715 *
716 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 717 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
718 * fields will be set to PCI_ANY_ID.
719 */
720#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
721 .class = (dev_class), .class_mask = (dev_class_mask), \
722 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
723 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
724
1597cacb
AC
725/**
726 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
727 * @vend: the vendor name
728 * @dev: the 16 bit PCI Device ID
1597cacb
AC
729 *
730 * This macro is used to create a struct pci_device_id that matches a
731 * specific PCI device. The subvendor, and subdevice fields will be set
732 * to PCI_ANY_ID. The macro allows the next field to follow as the device
733 * private data.
734 */
735
c1309040
MR
736#define PCI_VDEVICE(vend, dev) \
737 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
738 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 739
1da177e4
LT
740/* these external functions are only available when PCI support is enabled */
741#ifdef CONFIG_PCI
742
a58674ff 743void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
744
745enum pcie_bus_config_types {
27d868b5
KB
746 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
747 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
748 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
749 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
750 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
751};
752
753extern enum pcie_bus_config_types pcie_bus_config;
754
1da177e4
LT
755extern struct bus_type pci_bus_type;
756
f7625980
BH
757/* Do NOT directly access these two variables, unless you are arch-specific PCI
758 * code, or PCI core code. */
1da177e4 759extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 760/* Some device drivers need know if PCI is initiated */
f39d5b72 761int no_pci_devices(void);
1da177e4 762
3c449ed0 763void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
764void pcibios_add_bus(struct pci_bus *bus);
765void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 766void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 767int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 768/* Architecture-specific versions may override this (weak) */
05cca6e5 769char *pcibios_setup(char *str);
1da177e4
LT
770
771/* Used only when drivers/pci/setup.c is used */
3b7a17fc 772resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 773 resource_size_t,
e31dd6e4 774 resource_size_t);
1da177e4
LT
775void pcibios_update_irq(struct pci_dev *, int irq);
776
2d1c8618
BH
777/* Weak but can be overriden by arch */
778void pci_fixup_cardbus(struct pci_bus *);
779
1da177e4
LT
780/* Generic PCI functions used internally */
781
fc279850 782void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 783 struct resource *res);
fc279850 784void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 785 struct pci_bus_region *region);
d1fd4fb6 786void pcibios_scan_specific_bus(int busn);
f39d5b72 787struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 788void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 789struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
790struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
791 struct pci_ops *ops, void *sysdata,
792 struct list_head *resources);
98a35831
YL
793int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
794int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
795void pci_bus_release_busn_res(struct pci_bus *b);
d2a7926d
LP
796struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
797 struct pci_ops *ops, void *sysdata,
798 struct list_head *resources,
799 struct msi_controller *msi);
15856ad5 800struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
801 struct pci_ops *ops, void *sysdata,
802 struct list_head *resources);
05cca6e5
GKH
803struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
804 int busnr);
3749c51a 805void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 806struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
807 const char *name,
808 struct hotplug_slot *hotplug);
f46753c5 809void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
810#ifdef CONFIG_SYSFS
811void pci_dev_assign_slot(struct pci_dev *dev);
812#else
813static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
814#endif
1da177e4 815int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 816struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 817void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 818unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 819void pci_bus_add_device(struct pci_dev *dev);
1da177e4 820void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
821struct resource *pci_find_parent_resource(const struct pci_dev *dev,
822 struct resource *res);
3df425f3 823u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 824int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 825u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
826struct pci_dev *pci_dev_get(struct pci_dev *dev);
827void pci_dev_put(struct pci_dev *dev);
828void pci_remove_bus(struct pci_bus *b);
829void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 830void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
831void pci_stop_root_bus(struct pci_bus *bus);
832void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 833void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 834void pci_sort_breadthfirst(void);
fb8a0d9d
WM
835#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
836#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
837#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
838
839/* Generic PCI functions exported to card drivers */
840
388c8c16
JB
841enum pci_lost_interrupt_reason {
842 PCI_LOST_IRQ_NO_INFORMATION = 0,
843 PCI_LOST_IRQ_DISABLE_MSI,
844 PCI_LOST_IRQ_DISABLE_MSIX,
845 PCI_LOST_IRQ_DISABLE_ACPI,
846};
847enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
848int pci_find_capability(struct pci_dev *dev, int cap);
849int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
850int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 851int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
852int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
853int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 854struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 855
d42552c3
AM
856struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
857 struct pci_dev *from);
05cca6e5 858struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 859 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 860 struct pci_dev *from);
05cca6e5 861struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
862struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
863 unsigned int devfn);
864static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
865 unsigned int devfn)
866{
867 return pci_get_domain_bus_and_slot(0, bus, devfn);
868}
05cca6e5 869struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
870int pci_dev_present(const struct pci_device_id *ids);
871
05cca6e5
GKH
872int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
873 int where, u8 *val);
874int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
875 int where, u16 *val);
876int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
877 int where, u32 *val);
878int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
879 int where, u8 val);
880int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
881 int where, u16 val);
882int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
883 int where, u32 val);
1f94a94f
RH
884
885int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
886 int where, int size, u32 *val);
887int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
888 int where, int size, u32 val);
889int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
890 int where, int size, u32 *val);
891int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
892 int where, int size, u32 val);
893
a72b46c3 894struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 895
bf362f75 896static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 897{
05cca6e5 898 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 899}
bf362f75 900static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 901{
05cca6e5 902 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 903}
bf362f75 904static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 905 u32 *val)
1da177e4 906{
05cca6e5 907 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 908}
bf362f75 909static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 910{
05cca6e5 911 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 912}
bf362f75 913static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 914{
05cca6e5 915 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 916}
bf362f75 917static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 918 u32 val)
1da177e4 919{
05cca6e5 920 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
921}
922
8c0d3a02
JL
923int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
924int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
925int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
926int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
927int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
928 u16 clear, u16 set);
929int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
930 u32 clear, u32 set);
931
932static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
933 u16 set)
934{
935 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
936}
937
938static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
939 u32 set)
940{
941 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
942}
943
944static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
945 u16 clear)
946{
947 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
948}
949
950static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
951 u32 clear)
952{
953 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
954}
955
c63587d7
AW
956/* user-space driven config access */
957int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
958int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
959int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
960int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
961int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
962int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
963
4a7fb636 964int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
965int __must_check pci_enable_device_io(struct pci_dev *dev);
966int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 967int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
968int __must_check pcim_enable_device(struct pci_dev *pdev);
969void pcim_pin_device(struct pci_dev *pdev);
970
296ccb08
YS
971static inline int pci_is_enabled(struct pci_dev *pdev)
972{
973 return (atomic_read(&pdev->enable_cnt) > 0);
974}
975
9ac7849e
TH
976static inline int pci_is_managed(struct pci_dev *pdev)
977{
978 return pdev->is_managed;
979}
980
811a4e6f
JL
981static inline void pci_set_managed_irq(struct pci_dev *pdev, unsigned int irq)
982{
983 pdev->irq = irq;
984 pdev->irq_managed = 1;
985}
986
987static inline void pci_reset_managed_irq(struct pci_dev *pdev)
988{
989 pdev->irq = 0;
990 pdev->irq_managed = 0;
991}
992
993static inline bool pci_has_managed_irq(struct pci_dev *pdev)
994{
995 return pdev->irq_managed && pdev->irq > 0;
996}
997
1da177e4 998void pci_disable_device(struct pci_dev *dev);
96c55900
MS
999
1000extern unsigned int pcibios_max_latency;
1da177e4 1001void pci_set_master(struct pci_dev *dev);
6a479079 1002void pci_clear_master(struct pci_dev *dev);
96c55900 1003
f7bdd12d 1004int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1005int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1006#define HAVE_PCI_SET_MWI
4a7fb636 1007int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1008int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1009void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1010void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1011bool pci_intx_mask_supported(struct pci_dev *dev);
1012bool pci_check_and_mask_intx(struct pci_dev *dev);
1013bool pci_check_and_unmask_intx(struct pci_dev *dev);
4d57cdfa 1014int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 1015int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 1016int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1017int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1018int pcix_get_max_mmrbc(struct pci_dev *dev);
1019int pcix_get_mmrbc(struct pci_dev *dev);
1020int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1021int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1022int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1023int pcie_get_mps(struct pci_dev *dev);
1024int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1025int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1026 enum pcie_link_width *width);
8c1c699f 1027int __pci_reset_function(struct pci_dev *dev);
a96d627a 1028int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1029int pci_reset_function(struct pci_dev *dev);
61cf16d8 1030int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1031int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1032int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1033int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1034int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1035int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1036int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1037void pci_reset_secondary_bus(struct pci_dev *dev);
1038void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1039void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1040void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1041int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1042int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1043int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1044bool pci_device_is_present(struct pci_dev *pdev);
08249651 1045void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4
LT
1046
1047/* ROM control related routines */
e416de5e
AC
1048int pci_enable_rom(struct pci_dev *pdev);
1049void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1050void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1051void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1052size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1053void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1054
1055/* Power management related routines */
1056int pci_save_state(struct pci_dev *dev);
1d3c16a8 1057void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1058struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1059int pci_load_saved_state(struct pci_dev *dev,
1060 struct pci_saved_state *state);
ffbdd3f7
AW
1061int pci_load_and_free_saved_state(struct pci_dev *dev,
1062 struct pci_saved_state **state);
fd0f7f73
AW
1063struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1064struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1065 u16 cap);
1066int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1067int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1068 u16 cap, unsigned int size);
0e5dd46b 1069int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1070int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1071pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1072bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1073void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1074int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1075 bool runtime, bool enable);
0235c4fc 1076int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1077int pci_prepare_to_sleep(struct pci_dev *dev);
1078int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1079bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1080bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1081void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1082
6cbf8214
RW
1083static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1084 bool enable)
1085{
1086 return __pci_enable_wake(dev, state, false, enable);
1087}
1da177e4 1088
425c1b22
AW
1089/* PCI Virtual Channel */
1090int pci_save_vc_state(struct pci_dev *dev);
1091void pci_restore_vc_state(struct pci_dev *dev);
1092void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1093
bb209c82
BH
1094/* For use by arch with custom probe code */
1095void set_pcie_port_type(struct pci_dev *pdev);
1096void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1097
ce5ccdef 1098/* Functions for PCI Hotplug drivers to use */
05cca6e5 1099int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1100unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1101unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1102void pci_lock_rescan_remove(void);
1103void pci_unlock_rescan_remove(void);
ce5ccdef 1104
287d19ce
SH
1105/* Vital product data routines */
1106ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1107ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1108
1da177e4 1109/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1110resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1111void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1112void pci_bus_size_bridges(struct pci_bus *bus);
1113int pci_claim_resource(struct pci_dev *, int);
8505e729 1114int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1115void pci_assign_unassigned_resources(void);
6841ec68 1116void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1117void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1118void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1119void pdev_enable_device(struct pci_dev *);
842de40d 1120int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1121void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1122 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1123#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1124int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1125int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1126void pci_release_regions(struct pci_dev *);
4a7fb636 1127int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1128int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1129void pci_release_region(struct pci_dev *, int);
c87deff7 1130int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1131int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1132void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1133
1134/* drivers/pci/bus.c */
fe830ef6
JL
1135struct pci_bus *pci_bus_get(struct pci_bus *bus);
1136void pci_bus_put(struct pci_bus *bus);
45ca9e97 1137void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1138void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1139 resource_size_t offset);
45ca9e97 1140void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1141void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1142struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1143void pci_bus_remove_resources(struct pci_bus *bus);
1144
89a74ecc 1145#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1146 for (i = 0; \
1147 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1148 i++)
89a74ecc 1149
4a7fb636
AM
1150int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1151 struct resource *res, resource_size_t size,
1152 resource_size_t align, resource_size_t min,
664c2848 1153 unsigned long type_mask,
3b7a17fc
DB
1154 resource_size_t (*alignf)(void *,
1155 const struct resource *,
b26b2d49
DB
1156 resource_size_t,
1157 resource_size_t),
4a7fb636 1158 void *alignf_data);
1da177e4 1159
8b921acf
LD
1160
1161int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1162
3a9ad0b4 1163static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1164{
1165 struct pci_bus_region region;
1166
1167 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1168 return region.start;
1169}
1170
863b18f4 1171/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1172int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1173 const char *mod_name);
bba81165
AM
1174
1175/*
1176 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1177 */
1178#define pci_register_driver(driver) \
1179 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1180
05cca6e5 1181void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1182
1183/**
1184 * module_pci_driver() - Helper macro for registering a PCI driver
1185 * @__pci_driver: pci_driver struct
1186 *
1187 * Helper macro for PCI drivers which do not do anything special in module
1188 * init/exit. This eliminates a lot of boilerplate. Each module may only
1189 * use this macro once, and calling it replaces module_init() and module_exit()
1190 */
1191#define module_pci_driver(__pci_driver) \
1192 module_driver(__pci_driver, pci_register_driver, \
1193 pci_unregister_driver)
1194
05cca6e5 1195struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1196int pci_add_dynid(struct pci_driver *drv,
1197 unsigned int vendor, unsigned int device,
1198 unsigned int subvendor, unsigned int subdevice,
1199 unsigned int class, unsigned int class_mask,
1200 unsigned long driver_data);
05cca6e5
GKH
1201const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1202 struct pci_dev *dev);
1203int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1204 int pass);
1da177e4 1205
70298c6e 1206void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1207 void *userdata);
ac7dc65a 1208int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1209unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1210void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1211resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1212 unsigned long type);
978d2d68 1213resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1214
3448a19d
DA
1215#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1216#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1217
deb2d2ec 1218int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1219 unsigned int command_bits, u32 flags);
1da177e4
LT
1220/* kmem_cache style wrapper around pci_alloc_consistent() */
1221
f41b1771 1222#include <linux/pci-dma.h>
1da177e4
LT
1223#include <linux/dmapool.h>
1224
1225#define pci_pool dma_pool
1226#define pci_pool_create(name, pdev, size, align, allocation) \
1227 dma_pool_create(name, &pdev->dev, size, align, allocation)
1228#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1229#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1230#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1231
1da177e4 1232struct msix_entry {
16dbef4a 1233 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1234 u16 entry; /* driver uses to specify entry, OS writes */
1235};
1236
22b6839b 1237void pci_msi_setup_pci_dev(struct pci_dev *dev);
0366f8f7 1238
4c859804
BH
1239#ifdef CONFIG_PCI_MSI
1240int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1241void pci_msi_shutdown(struct pci_dev *dev);
1242void pci_disable_msi(struct pci_dev *dev);
4c859804 1243int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1244int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1245void pci_msix_shutdown(struct pci_dev *dev);
1246void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1247void pci_restore_msi_state(struct pci_dev *dev);
1248int pci_msi_enabled(void);
4c859804 1249int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1250static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1251{
1252 int rc = pci_enable_msi_range(dev, nvec, nvec);
1253 if (rc < 0)
1254 return rc;
1255 return 0;
1256}
4c859804
BH
1257int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1258 int minvec, int maxvec);
f7fc32cb
AG
1259static inline int pci_enable_msix_exact(struct pci_dev *dev,
1260 struct msix_entry *entries, int nvec)
1261{
1262 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1263 if (rc < 0)
1264 return rc;
1265 return 0;
1266}
4c859804 1267#else
2ee546c4 1268static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1269static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1270static inline void pci_disable_msi(struct pci_dev *dev) { }
1271static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1272static inline int pci_enable_msix(struct pci_dev *dev,
1273 struct msix_entry *entries, int nvec)
2ee546c4
BH
1274{ return -ENOSYS; }
1275static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1276static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1277static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1278static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1279static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1280 int maxvec)
2ee546c4 1281{ return -ENOSYS; }
f7fc32cb
AG
1282static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1283{ return -ENOSYS; }
302a2523
AG
1284static inline int pci_enable_msix_range(struct pci_dev *dev,
1285 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1286{ return -ENOSYS; }
f7fc32cb
AG
1287static inline int pci_enable_msix_exact(struct pci_dev *dev,
1288 struct msix_entry *entries, int nvec)
1289{ return -ENOSYS; }
1da177e4
LT
1290#endif
1291
ab0724ff 1292#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1293extern bool pcie_ports_disabled;
1294extern bool pcie_ports_auto;
ab0724ff
MT
1295#else
1296#define pcie_ports_disabled true
1297#define pcie_ports_auto false
1298#endif
415e12b2 1299
4c859804 1300#ifdef CONFIG_PCIEASPM
f39d5b72 1301bool pcie_aspm_support_enabled(void);
4c859804
BH
1302#else
1303static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1304#endif
1305
415e12b2
RW
1306#ifdef CONFIG_PCIEAER
1307void pci_no_aer(void);
1308bool pci_aer_available(void);
1309#else
1310static inline void pci_no_aer(void) { }
1311static inline bool pci_aer_available(void) { return false; }
1312#endif
1313
4c859804 1314#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1315void pcie_set_ecrc_checking(struct pci_dev *dev);
1316void pcie_ecrc_get_policy(char *str);
4c859804 1317#else
2ee546c4
BH
1318static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1319static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1320#endif
1321
034cd97e 1322#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1323
8b955b0d 1324#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1325/* The functions a driver should call */
1326int ht_create_irq(struct pci_dev *dev, int idx);
1327void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1328#endif /* CONFIG_HT_IRQ */
1329
edc90fee
BH
1330#ifdef CONFIG_PCI_ATS
1331/* Address Translation Service */
1332void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1333int pci_enable_ats(struct pci_dev *dev, int ps);
1334void pci_disable_ats(struct pci_dev *dev);
1335int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1336#else
ff9bee89
BH
1337static inline void pci_ats_init(struct pci_dev *d) { }
1338static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1339static inline void pci_disable_ats(struct pci_dev *d) { }
1340static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1341#endif
1342
f39d5b72
BH
1343void pci_cfg_access_lock(struct pci_dev *dev);
1344bool pci_cfg_access_trylock(struct pci_dev *dev);
1345void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1346
4352dfd5
GKH
1347/*
1348 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1349 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1350 * configuration space.
1351 */
32a2eea7
JG
1352#ifdef CONFIG_PCI_DOMAINS
1353extern int pci_domains_supported;
41e5c0f8 1354int pci_get_new_domain_nr(void);
32a2eea7
JG
1355#else
1356enum { pci_domains_supported = 0 };
2ee546c4
BH
1357static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1358static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1359static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1360#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1361
670ba0c8
CM
1362/*
1363 * Generic implementation for PCI domain support. If your
1364 * architecture does not need custom management of PCI
1365 * domains then this implementation will be used
1366 */
1367#ifdef CONFIG_PCI_DOMAINS_GENERIC
1368static inline int pci_domain_nr(struct pci_bus *bus)
1369{
1370 return bus->domain_nr;
1371}
1372void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1373#else
1374static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1375 struct device *parent)
1376{
1377}
1378#endif
1379
95a8b6ef
MT
1380/* some architectures require additional setup to direct VGA traffic */
1381typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1382 unsigned int command_bits, u32 flags);
f39d5b72 1383void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1384
4352dfd5 1385#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1386
1387/*
1388 * If the system does not have PCI, clearly these return errors. Define
1389 * these as simple inline functions to avoid hair in drivers.
1390 */
1391
05cca6e5
GKH
1392#define _PCI_NOP(o, s, t) \
1393 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1394 int where, t val) \
1da177e4 1395 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1396
1397#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1398 _PCI_NOP(o, word, u16 x) \
1399 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1400_PCI_NOP_ALL(read, *)
1401_PCI_NOP_ALL(write,)
1402
d42552c3 1403static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1404 unsigned int device,
1405 struct pci_dev *from)
2ee546c4 1406{ return NULL; }
d42552c3 1407
05cca6e5
GKH
1408static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1409 unsigned int device,
1410 unsigned int ss_vendor,
1411 unsigned int ss_device,
b08508c4 1412 struct pci_dev *from)
2ee546c4 1413{ return NULL; }
1da177e4 1414
05cca6e5
GKH
1415static inline struct pci_dev *pci_get_class(unsigned int class,
1416 struct pci_dev *from)
2ee546c4 1417{ return NULL; }
1da177e4
LT
1418
1419#define pci_dev_present(ids) (0)
ed4aaadb 1420#define no_pci_devices() (1)
1da177e4
LT
1421#define pci_dev_put(dev) do { } while (0)
1422
2ee546c4
BH
1423static inline void pci_set_master(struct pci_dev *dev) { }
1424static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1425static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1426static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1427{ return -EIO; }
80be0385 1428static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1429{ return -EIO; }
4d57cdfa
FT
1430static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1431 unsigned int size)
2ee546c4 1432{ return -EIO; }
59fc67de
FT
1433static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1434 unsigned long mask)
2ee546c4 1435{ return -EIO; }
05cca6e5 1436static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1437{ return -EBUSY; }
05cca6e5
GKH
1438static inline int __pci_register_driver(struct pci_driver *drv,
1439 struct module *owner)
2ee546c4 1440{ return 0; }
05cca6e5 1441static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1442{ return 0; }
1443static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1444static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1445{ return 0; }
05cca6e5
GKH
1446static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1447 int cap)
2ee546c4 1448{ return 0; }
05cca6e5 1449static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1450{ return 0; }
05cca6e5 1451
1da177e4 1452/* Power management related routines */
2ee546c4
BH
1453static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1454static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1455static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1456{ return 0; }
3449248c 1457static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1458{ return 0; }
05cca6e5
GKH
1459static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1460 pm_message_t state)
2ee546c4 1461{ return PCI_D0; }
05cca6e5
GKH
1462static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1463 int enable)
2ee546c4 1464{ return 0; }
48a92a81 1465
05cca6e5 1466static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1467{ return -EIO; }
1468static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1469
2ee546c4 1470static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1471static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1472{ return 0; }
2ee546c4 1473static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1474
d80d0217
RD
1475static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1476{ return NULL; }
d80d0217
RD
1477static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1478 unsigned int devfn)
1479{ return NULL; }
d80d0217
RD
1480static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1481 unsigned int devfn)
1482{ return NULL; }
1483
2ee546c4
BH
1484static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1485static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1486static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1487
fb8a0d9d
WM
1488#define dev_is_pci(d) (false)
1489#define dev_is_pf(d) (false)
1490#define dev_num_vf(d) (0)
4352dfd5 1491#endif /* CONFIG_PCI */
1da177e4 1492
4352dfd5
GKH
1493/* Include architecture-dependent settings and functions */
1494
1495#include <asm/pci.h>
1da177e4
LT
1496
1497/* these helpers provide future and backwards compatibility
1498 * for accessing popular PCI BAR info */
05cca6e5
GKH
1499#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1500#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1501#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1502#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1503 ((pci_resource_start((dev), (bar)) == 0 && \
1504 pci_resource_end((dev), (bar)) == \
1505 pci_resource_start((dev), (bar))) ? 0 : \
1506 \
1507 (pci_resource_end((dev), (bar)) - \
1508 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1509
1510/* Similar to the helpers above, these manipulate per-pci_dev
1511 * driver-specific data. They are really just a wrapper around
1512 * the generic device structure functions of these calls.
1513 */
05cca6e5 1514static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1515{
1516 return dev_get_drvdata(&pdev->dev);
1517}
1518
05cca6e5 1519static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1520{
1521 dev_set_drvdata(&pdev->dev, data);
1522}
1523
1524/* If you want to know what to call your pci_dev, ask this function.
1525 * Again, it's a wrapper around the generic device.
1526 */
2fc90f61 1527static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1528{
c6c4f070 1529 return dev_name(&pdev->dev);
1da177e4
LT
1530}
1531
2311b1f2
ME
1532
1533/* Some archs don't want to expose struct resource to userland as-is
1534 * in sysfs and /proc
1535 */
1536#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1537static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1538 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1539 resource_size_t *end)
2311b1f2
ME
1540{
1541 *start = rsrc->start;
1542 *end = rsrc->end;
1543}
1544#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1545
1546
1da177e4
LT
1547/*
1548 * The world is not perfect and supplies us with broken PCI devices.
1549 * For at least a part of these bugs we need a work-around, so both
1550 * generic (drivers/pci/quirks.c) and per-architecture code can define
1551 * fixup hooks to be called for particular buggy devices.
1552 */
1553
1554struct pci_fixup {
f4ca5c6a
YL
1555 u16 vendor; /* You can use PCI_ANY_ID here of course */
1556 u16 device; /* You can use PCI_ANY_ID here of course */
1557 u32 class; /* You can use PCI_ANY_ID here too */
1558 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1559 void (*hook)(struct pci_dev *dev);
1560};
1561
1562enum pci_fixup_pass {
1563 pci_fixup_early, /* Before probing BARs */
1564 pci_fixup_header, /* After reading configuration header */
1565 pci_fixup_final, /* Final phase of device fixups */
1566 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1567 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1568 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1569 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1570 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1571};
1572
1573/* Anonymous variables would be nice... */
f4ca5c6a
YL
1574#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1575 class_shift, hook) \
ecf61c78 1576 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1577 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1578 = { vendor, device, class, class_shift, hook };
1579
1580#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1581 class_shift, hook) \
1582 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1583 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1584#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1585 class_shift, hook) \
1586 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1587 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1588#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1589 class_shift, hook) \
1590 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1591 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1592#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1593 class_shift, hook) \
1594 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1595 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1596#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1597 class_shift, hook) \
1598 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1599 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1600 class_shift, hook)
1601#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1602 class_shift, hook) \
1603 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1604 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1605 class, class_shift, hook)
1606#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1607 class_shift, hook) \
1608 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1609 suspend##hook, vendor, device, class, \
f4ca5c6a 1610 class_shift, hook)
7d2a01b8
AN
1611#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1612 class_shift, hook) \
1613 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1614 suspend_late##hook, vendor, device, \
1615 class, class_shift, hook)
f4ca5c6a 1616
1da177e4
LT
1617#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1618 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1619 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1620#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1621 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1622 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1623#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1624 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1625 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1626#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1627 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1628 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1629#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1630 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1631 resume##hook, vendor, device, \
f4ca5c6a 1632 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1633#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1634 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1635 resume_early##hook, vendor, device, \
f4ca5c6a 1636 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1637#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1638 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1639 suspend##hook, vendor, device, \
f4ca5c6a 1640 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1641#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1642 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1643 suspend_late##hook, vendor, device, \
1644 PCI_ANY_ID, 0, hook)
1da177e4 1645
93177a74 1646#ifdef CONFIG_PCI_QUIRKS
1da177e4 1647void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1648int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1649void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1650#else
1651static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1652 struct pci_dev *dev) { }
ad805758
AW
1653static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1654 u16 acs_flags)
1655{
1656 return -ENOTTY;
1657}
2c744244 1658static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1659#endif
1da177e4 1660
05cca6e5 1661void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1662void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1663void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1664int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1665int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1666 const char *name);
fb7ebfe4 1667void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1668
1da177e4 1669extern int pci_pci_problems;
236561e5 1670#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1671#define PCIPCI_TRITON 2
1672#define PCIPCI_NATOMA 4
1673#define PCIPCI_VIAETBF 8
1674#define PCIPCI_VSFX 16
236561e5
AC
1675#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1676#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1677
4516a618
AN
1678extern unsigned long pci_cardbus_io_size;
1679extern unsigned long pci_cardbus_mem_size;
15856ad5 1680extern u8 pci_dfl_cache_line_size;
ac1aa47b 1681extern u8 pci_cache_line_size;
4516a618 1682
28760489
EB
1683extern unsigned long pci_hotplug_io_size;
1684extern unsigned long pci_hotplug_mem_size;
1685
f7625980 1686/* Architecture-specific versions may override these (weak) */
19792a08 1687void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1688void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1689int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1690 enum pcie_reset_state state);
eca0d467 1691int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1692void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1693void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1694int pcibios_alloc_irq(struct pci_dev *dev);
1695void pcibios_free_irq(struct pci_dev *dev);
575e3348 1696
699c1985
SO
1697#ifdef CONFIG_HIBERNATE_CALLBACKS
1698extern struct dev_pm_ops pcibios_pm_ops;
1699#endif
1700
7752d5cf 1701#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1702void __init pci_mmcfg_early_init(void);
1703void __init pci_mmcfg_late_init(void);
7752d5cf 1704#else
bb63b421 1705static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1706static inline void pci_mmcfg_late_init(void) { }
1707#endif
1708
642c92da 1709int pci_ext_cfg_avail(void);
0ef5f8f6 1710
1684f5dd 1711void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1712void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1713
dd7cc44d 1714#ifdef CONFIG_PCI_IOV
b07579c0
WY
1715int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1716int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1717
f39d5b72
BH
1718int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1719void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1720int pci_num_vf(struct pci_dev *dev);
5a8eb242 1721int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1722int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1723int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1724resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1725#else
b07579c0
WY
1726static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1727{
1728 return -ENOSYS;
1729}
1730static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1731{
1732 return -ENOSYS;
1733}
dd7cc44d 1734static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1735{ return -ENODEV; }
1736static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1737static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1738static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1739{ return 0; }
bff73156 1740static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1741{ return 0; }
bff73156 1742static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1743{ return 0; }
0e6c9122
WY
1744static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1745{ return 0; }
dd7cc44d
YZ
1746#endif
1747
c825bc94 1748#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1749void pci_hp_create_module_link(struct pci_slot *pci_slot);
1750void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1751#endif
1752
d7b7e605
KK
1753/**
1754 * pci_pcie_cap - get the saved PCIe capability offset
1755 * @dev: PCI device
1756 *
1757 * PCIe capability offset is calculated at PCI device initialization
1758 * time and saved in the data structure. This function returns saved
1759 * PCIe capability offset. Using this instead of pci_find_capability()
1760 * reduces unnecessary search in the PCI configuration space. If you
1761 * need to calculate PCIe capability offset from raw device for some
1762 * reasons, please use pci_find_capability() instead.
1763 */
1764static inline int pci_pcie_cap(struct pci_dev *dev)
1765{
1766 return dev->pcie_cap;
1767}
1768
7eb776c4
KK
1769/**
1770 * pci_is_pcie - check if the PCI device is PCI Express capable
1771 * @dev: PCI device
1772 *
a895c28a 1773 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1774 */
1775static inline bool pci_is_pcie(struct pci_dev *dev)
1776{
a895c28a 1777 return pci_pcie_cap(dev);
7eb776c4
KK
1778}
1779
7c9c003c
MS
1780/**
1781 * pcie_caps_reg - get the PCIe Capabilities Register
1782 * @dev: PCI device
1783 */
1784static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1785{
1786 return dev->pcie_flags_reg;
1787}
1788
786e2288
YW
1789/**
1790 * pci_pcie_type - get the PCIe device/port type
1791 * @dev: PCI device
1792 */
1793static inline int pci_pcie_type(const struct pci_dev *dev)
1794{
1c531d82 1795 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1796}
1797
5d990b62 1798void pci_request_acs(void);
ad805758
AW
1799bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1800bool pci_acs_path_enabled(struct pci_dev *start,
1801 struct pci_dev *end, u16 acs_flags);
a2ce7662 1802
7ad506fa 1803#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1804#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1805
1806/* Large Resource Data Type Tag Item Names */
1807#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1808#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1809#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1810
1811#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1812#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1813#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1814
1815/* Small Resource Data Type Tag Item Names */
1816#define PCI_VPD_STIN_END 0x78 /* End */
1817
1818#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1819
1820#define PCI_VPD_SRDT_TIN_MASK 0x78
1821#define PCI_VPD_SRDT_LEN_MASK 0x07
1822
1823#define PCI_VPD_LRDT_TAG_SIZE 3
1824#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1825
e1d5bdab
MC
1826#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1827
4067a854
MC
1828#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1829#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1830#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1831#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1832
a2ce7662
MC
1833/**
1834 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1835 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1836 *
1837 * Returns the extracted Large Resource Data Type length.
1838 */
1839static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1840{
1841 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1842}
1843
7ad506fa
MC
1844/**
1845 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1846 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1847 *
1848 * Returns the extracted Small Resource Data Type length.
1849 */
1850static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1851{
1852 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1853}
1854
e1d5bdab
MC
1855/**
1856 * pci_vpd_info_field_size - Extracts the information field length
1857 * @lrdt: Pointer to the beginning of an information field header
1858 *
1859 * Returns the extracted information field length.
1860 */
1861static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1862{
1863 return info_field[2];
1864}
1865
b55ac1b2
MC
1866/**
1867 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1868 * @buf: Pointer to buffered vpd data
1869 * @off: The offset into the buffer at which to begin the search
1870 * @len: The length of the vpd buffer
1871 * @rdt: The Resource Data Type to search for
1872 *
1873 * Returns the index where the Resource Data Type was found or
1874 * -ENOENT otherwise.
1875 */
1876int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1877
4067a854
MC
1878/**
1879 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1880 * @buf: Pointer to buffered vpd data
1881 * @off: The offset into the buffer at which to begin the search
1882 * @len: The length of the buffer area, relative to off, in which to search
1883 * @kw: The keyword to search for
1884 *
1885 * Returns the index where the information field keyword was found or
1886 * -ENOENT otherwise.
1887 */
1888int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1889 unsigned int len, const char *kw);
1890
98d9f30c
BH
1891/* PCI <-> OF binding helpers */
1892#ifdef CONFIG_OF
1893struct device_node;
b165e2b6 1894struct irq_domain;
f39d5b72
BH
1895void pci_set_of_node(struct pci_dev *dev);
1896void pci_release_of_node(struct pci_dev *dev);
1897void pci_set_bus_of_node(struct pci_bus *bus);
1898void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 1899struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
1900
1901/* Arch may override this (weak) */
723ec4d0 1902struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1903
3df425f3
JC
1904static inline struct device_node *
1905pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1906{
1907 return pdev ? pdev->dev.of_node : NULL;
1908}
1909
ef3b4f8c
BH
1910static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1911{
1912 return bus ? bus->dev.of_node : NULL;
1913}
1914
98d9f30c
BH
1915#else /* CONFIG_OF */
1916static inline void pci_set_of_node(struct pci_dev *dev) { }
1917static inline void pci_release_of_node(struct pci_dev *dev) { }
1918static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1919static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
1920static inline struct device_node *
1921pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
1922static inline struct irq_domain *
1923pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
1924#endif /* CONFIG_OF */
1925
eb740b5f
GS
1926#ifdef CONFIG_EEH
1927static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1928{
1929 return pdev->dev.archdata.edev;
1930}
1931#endif
1932
c25dc828
AW
1933int pci_for_each_dma_alias(struct pci_dev *pdev,
1934 int (*fn)(struct pci_dev *pdev,
1935 u16 alias, void *data), void *data);
1936
ce052984
EZ
1937/* helper functions for operation of device flag */
1938static inline void pci_set_dev_assigned(struct pci_dev *pdev)
1939{
1940 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
1941}
1942static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
1943{
1944 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
1945}
1946static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
1947{
1948 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
1949}
19bdb6e4
AW
1950
1951/**
1952 * pci_ari_enabled - query ARI forwarding status
1953 * @bus: the PCI bus
1954 *
1955 * Returns true if ARI forwarding is enabled.
1956 */
1957static inline bool pci_ari_enabled(struct pci_bus *bus)
1958{
1959 return bus->self && bus->self->ari_enabled;
1960}
1da177e4 1961#endif /* LINUX_PCI_H */