]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
ARM/PCI: Replace panic with WARN messages on failures
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
14d76b68 32#include <linux/resource_ext.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35#include <linux/pci_ids.h>
36
85467136
SK
37/*
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
41 *
42 * 7:3 = slot
43 * 2:0 = function
f7625980
BH
44 *
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 46 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 47 * the following kernel-only defines are being added here.
85467136 48 */
63ddc0b8 49#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
73/* This defines the direction arg to the DMA mapping routines. */
74#define PCI_DMA_BIDIRECTIONAL 0
75#define PCI_DMA_TODEVICE 1
76#define PCI_DMA_FROMDEVICE 2
77#define PCI_DMA_NONE 3
78
fde09c6d
YZ
79/*
80 * For PCI devices, the region numbers are assigned this way:
81 */
82enum {
83 /* #0-5: standard PCI resources */
84 PCI_STD_RESOURCES,
85 PCI_STD_RESOURCE_END = 5,
86
87 /* #6: expansion ROM resource */
88 PCI_ROM_RESOURCE,
89
d1b054da
YZ
90 /* device specific resources */
91#ifdef CONFIG_PCI_IOV
92 PCI_IOV_RESOURCES,
93 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
94#endif
95
fde09c6d
YZ
96 /* resources assigned to buses behind the bridge */
97#define PCI_BRIDGE_RESOURCE_NUM 4
98
99 PCI_BRIDGE_RESOURCES,
100 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
101 PCI_BRIDGE_RESOURCE_NUM - 1,
102
103 /* total resources associated with a PCI device */
104 PCI_NUM_RESOURCES,
105
106 /* preserve this for compatibility */
cda57bf9 107 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 108};
1da177e4
LT
109
110typedef int __bitwise pci_power_t;
111
4352dfd5
GKH
112#define PCI_D0 ((pci_power_t __force) 0)
113#define PCI_D1 ((pci_power_t __force) 1)
114#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
115#define PCI_D3hot ((pci_power_t __force) 3)
116#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 117#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 118#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 119
00240c38
AS
120/* Remember to update this when the list above changes! */
121extern const char *pci_power_names[];
122
123static inline const char *pci_power_name(pci_power_t state)
124{
125 return pci_power_names[1 + (int) state];
126}
127
448bd857
HY
128#define PCI_PM_D2_DELAY 200
129#define PCI_PM_D3_WAIT 10
130#define PCI_PM_D3COLD_WAIT 100
131#define PCI_PM_BUS_WAIT 50
aa8c6c93 132
392a1ce7
LV
133/** The pci_channel state describes connectivity between the CPU and
134 * the pci device. If some PCI bus between here and the pci device
135 * has crashed or locked up, this info is reflected here.
136 */
137typedef unsigned int __bitwise pci_channel_state_t;
138
139enum pci_channel_state {
140 /* I/O channel is in normal state */
141 pci_channel_io_normal = (__force pci_channel_state_t) 1,
142
143 /* I/O to channel is blocked */
144 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
145
146 /* PCI card is dead */
147 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
148};
149
f7bdd12d
BK
150typedef unsigned int __bitwise pcie_reset_state_t;
151
152enum pcie_reset_state {
153 /* Reset is NOT asserted (Use to deassert reset) */
154 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
155
f7625980 156 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
157 pcie_warm_reset = (__force pcie_reset_state_t) 2,
158
f7625980 159 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
160 pcie_hot_reset = (__force pcie_reset_state_t) 3
161};
162
ba698ad4
DM
163typedef unsigned short __bitwise pci_dev_flags_t;
164enum pci_dev_flags {
165 /* INTX_DISABLE in PCI_COMMAND register disables MSI
166 * generation too.
167 */
6b121592 168 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 169 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 170 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 171 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 172 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 173 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 174 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
175 /* Flag to indicate the device uses dma_alias_devfn */
176 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
c8fe16e3
AW
177 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
178 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
179 /* Do not use bus resets for device */
180 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
181 /* Do not use PM reset even if device advertises NoSoftRst- */
182 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
ba698ad4
DM
183};
184
e1d3a908
SA
185enum pci_irq_reroute_variant {
186 INTEL_IRQ_REROUTE_VARIANT = 1,
187 MAX_IRQ_REROUTE_VARIANTS = 3
188};
189
6e325a62
MT
190typedef unsigned short __bitwise pci_bus_flags_t;
191enum pci_bus_flags {
d556ad4b
PO
192 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
193 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
194};
195
59da381e
JK
196/* These values come from the PCI Express Spec */
197enum pcie_link_width {
198 PCIE_LNK_WIDTH_RESRV = 0x00,
199 PCIE_LNK_X1 = 0x01,
200 PCIE_LNK_X2 = 0x02,
201 PCIE_LNK_X4 = 0x04,
202 PCIE_LNK_X8 = 0x08,
203 PCIE_LNK_X12 = 0x0C,
204 PCIE_LNK_X16 = 0x10,
205 PCIE_LNK_X32 = 0x20,
206 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
207};
208
536c8cb4
MW
209/* Based on the PCI Hotplug Spec, but some values are made up by us */
210enum pci_bus_speed {
211 PCI_SPEED_33MHz = 0x00,
212 PCI_SPEED_66MHz = 0x01,
213 PCI_SPEED_66MHz_PCIX = 0x02,
214 PCI_SPEED_100MHz_PCIX = 0x03,
215 PCI_SPEED_133MHz_PCIX = 0x04,
216 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
217 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
218 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
219 PCI_SPEED_66MHz_PCIX_266 = 0x09,
220 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
221 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
222 AGP_UNKNOWN = 0x0c,
223 AGP_1X = 0x0d,
224 AGP_2X = 0x0e,
225 AGP_4X = 0x0f,
226 AGP_8X = 0x10,
536c8cb4
MW
227 PCI_SPEED_66MHz_PCIX_533 = 0x11,
228 PCI_SPEED_100MHz_PCIX_533 = 0x12,
229 PCI_SPEED_133MHz_PCIX_533 = 0x13,
230 PCIE_SPEED_2_5GT = 0x14,
231 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 232 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
233 PCI_SPEED_UNKNOWN = 0xff,
234};
235
24a4742f 236struct pci_cap_saved_data {
fd0f7f73
AW
237 u16 cap_nr;
238 bool cap_extended;
24a4742f 239 unsigned int size;
41017f0c
SL
240 u32 data[0];
241};
242
24a4742f
AW
243struct pci_cap_saved_state {
244 struct hlist_node next;
245 struct pci_cap_saved_data cap;
246};
247
7d715a6c 248struct pcie_link_state;
ee69439c 249struct pci_vpd;
d1b054da 250struct pci_sriov;
302b4215 251struct pci_ats;
ee69439c 252
1da177e4
LT
253/*
254 * The pci_dev structure is used to describe PCI devices.
255 */
256struct pci_dev {
1da177e4
LT
257 struct list_head bus_list; /* node in per-bus list */
258 struct pci_bus *bus; /* bus this device is on */
259 struct pci_bus *subordinate; /* bus this device bridges to */
260
261 void *sysdata; /* hook for sys-specific extension */
262 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 263 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
264
265 unsigned int devfn; /* encoded device & function index */
266 unsigned short vendor;
267 unsigned short device;
268 unsigned short subsystem_vendor;
269 unsigned short subsystem_device;
270 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 271 u8 revision; /* PCI revision, low byte of class word */
1da177e4 272 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 273 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
274 u8 msi_cap; /* MSI capability offset */
275 u8 msix_cap; /* MSI-X capability offset */
f7625980 276 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 277 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
278 u8 pin; /* which interrupt pin this device uses */
279 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 280 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
281
282 struct pci_driver *driver; /* which driver has allocated this device */
283 u64 dma_mask; /* Mask of the bits of bus address this
284 device implements. Normally this is
285 0xffffffff. You only need to change
286 this if your device has broken DMA
287 or supports 64-bit transfers. */
288
4d57cdfa
FT
289 struct device_dma_parameters dma_parms;
290
1da177e4
LT
291 pci_power_t current_state; /* Current operating state. In ACPI-speak,
292 this is D0-D3, D0 being fully functional,
293 and D3 being off. */
703860ed 294 u8 pm_cap; /* PM capability offset */
337001b6
RW
295 unsigned int pme_support:5; /* Bitmask of states from which PME#
296 can be generated */
c7f48656 297 unsigned int pme_interrupt:1;
379021d5 298 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
299 unsigned int d1_support:1; /* Low power state D1 is supported */
300 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
301 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
302 unsigned int no_d3cold:1; /* D3cold is forbidden */
303 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
304 unsigned int mmio_always_on:1; /* disallow turning off io/mem
305 decoding during bar sizing */
e80bb09d 306 unsigned int wakeup_prepared:1;
448bd857
HY
307 unsigned int runtime_d3cold:1; /* whether go through runtime
308 D3cold, not set for devices
309 powered on/off by the
310 corresponding bridge */
b440bde7 311 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
1ae861e6 312 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 313 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 314
7d715a6c 315#ifdef CONFIG_PCIEASPM
f7625980 316 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
317#endif
318
392a1ce7 319 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
320 struct device dev; /* Generic device interface */
321
1da177e4
LT
322 int cfg_size; /* Size of configuration space */
323
324 /*
325 * Instead of touching interrupt line and base address registers
326 * directly, use the values stored here. They might be different!
327 */
328 unsigned int irq;
329 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
330
58d9a38f 331 bool match_driver; /* Skip attaching driver */
1da177e4 332 /* These fields are used by common fixups */
f7625980 333 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
334 unsigned int multifunction:1;/* Part of multi-function device */
335 /* keep track of device state */
8a1bc901 336 unsigned int is_added:1;
1da177e4 337 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 338 unsigned int no_msi:1; /* device may not use msi */
f144d149 339 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 340 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 341 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 342 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 343 unsigned int msi_enabled:1;
99dc804d 344 unsigned int msix_enabled:1;
58c3a727 345 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 346 unsigned int is_managed:1;
260d703a 347 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 348 unsigned int state_saved:1;
d1b054da 349 unsigned int is_physfn:1;
dd7cc44d 350 unsigned int is_virtfn:1;
711d5779 351 unsigned int reset_fn:1;
28760489 352 unsigned int is_hotplug_bridge:1;
affb72c3
HY
353 unsigned int __aer_firmware_first_valid:1;
354 unsigned int __aer_firmware_first:1;
fbebb9fd 355 unsigned int broken_intx_masking:1;
2b28ae19 356 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 357 unsigned int irq_managed:1;
d0751b98 358 unsigned int has_secondary_link:1;
ba698ad4 359 pci_dev_flags_t dev_flags;
bae94d02 360 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 361
1da177e4 362 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 363 struct hlist_head saved_cap_space;
1da177e4
LT
364 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
365 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
366 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 367 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 368#ifdef CONFIG_PCI_MSI
4aa9bc95 369 struct list_head msi_list;
1c51b50c 370 const struct attribute_group **msi_irq_groups;
ded86d8d 371#endif
94e61088 372 struct pci_vpd *vpd;
466b3ddf 373#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
374 union {
375 struct pci_sriov *sriov; /* SR-IOV capability related */
376 struct pci_dev *physfn; /* the PF this VF is associated with */
377 };
302b4215 378 struct pci_ats *ats; /* Address Translation Service */
d1b054da 379#endif
dbd3fc33 380 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 381 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 382 char *driver_override; /* Driver name to force a match */
1da177e4
LT
383};
384
dda56549
Y
385static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
386{
387#ifdef CONFIG_PCI_IOV
388 if (dev->is_virtfn)
389 dev = dev->physfn;
390#endif
dda56549
Y
391 return dev;
392}
393
3c6e6ae7 394struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 395
1da177e4
LT
396#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
397#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
398
a7369f1f
LV
399static inline int pci_channel_offline(struct pci_dev *pdev)
400{
401 return (pdev->error_state != pci_channel_io_normal);
402}
403
5a21d70d 404struct pci_host_bridge {
7b543663 405 struct device dev;
5a21d70d 406 struct pci_bus *bus; /* root bus */
14d76b68 407 struct list_head windows; /* resource_entry */
4fa2649a
YL
408 void (*release_fn)(struct pci_host_bridge *);
409 void *release_data;
e33caa82 410 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
5a21d70d 411};
41017f0c 412
7b543663 413#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
414void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
415 void (*release_fn)(struct pci_host_bridge *),
416 void *release_data);
7b543663 417
6c0cc950
RW
418int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
419
2fe2abf8
BH
420/*
421 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
422 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
423 * buses below host bridges or subtractive decode bridges) go in the list.
424 * Use pci_bus_for_each_resource() to iterate through all the resources.
425 */
426
427/*
428 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
429 * and there's no way to program the bridge with the details of the window.
430 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
431 * decode bit set, because they are explicit and can be programmed with _SRS.
432 */
433#define PCI_SUBTRACTIVE_DECODE 0x1
434
435struct pci_bus_resource {
436 struct list_head list;
437 struct resource *res;
438 unsigned int flags;
439};
4352dfd5
GKH
440
441#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
442
443struct pci_bus {
444 struct list_head node; /* node in list of buses */
445 struct pci_bus *parent; /* parent bus this bridge is on */
446 struct list_head children; /* list of child buses */
447 struct list_head devices; /* list of devices on this bus */
448 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 449 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
450 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
451 struct list_head resources; /* address space routed to this bus */
92f02430 452 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
453
454 struct pci_ops *ops; /* configuration access functions */
c2791b80 455 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
456 void *sysdata; /* hook for sys-specific extension */
457 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
458
459 unsigned char number; /* bus number */
460 unsigned char primary; /* number of primary bridge */
3749c51a
MW
461 unsigned char max_bus_speed; /* enum pci_bus_speed */
462 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
463#ifdef CONFIG_PCI_DOMAINS_GENERIC
464 int domain_nr;
465#endif
1da177e4
LT
466
467 char name[48];
468
469 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 470 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 471 struct device *bridge;
fd7d1ced 472 struct device dev;
1da177e4
LT
473 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
474 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 475 unsigned int is_added:1;
1da177e4
LT
476};
477
fd7d1ced 478#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 479
79af72d7 480/*
f7625980 481 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 482 * false otherwise
77a0dfcd
BH
483 *
484 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
485 * This is incorrect because "virtual" buses added for SR-IOV (via
486 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
487 */
488static inline bool pci_is_root_bus(struct pci_bus *pbus)
489{
490 return !(pbus->parent);
491}
492
1c86438c
YW
493/**
494 * pci_is_bridge - check if the PCI device is a bridge
495 * @dev: PCI device
496 *
497 * Return true if the PCI device is bridge whether it has subordinate
498 * or not.
499 */
500static inline bool pci_is_bridge(struct pci_dev *dev)
501{
502 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
503 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
504}
505
c6bde215
BH
506static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
507{
508 dev = pci_physfn(dev);
509 if (pci_is_root_bus(dev->bus))
510 return NULL;
511
512 return dev->bus->self;
513}
514
6675a601
MK
515struct device *pci_get_host_bridge_device(struct pci_dev *dev);
516void pci_put_host_bridge_device(struct device *dev);
517
16cf0ebc
RW
518#ifdef CONFIG_PCI_MSI
519static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
520{
521 return pci_dev->msi_enabled || pci_dev->msix_enabled;
522}
523#else
524static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
525#endif
526
1da177e4
LT
527/*
528 * Error values that may be returned by PCI functions.
529 */
530#define PCIBIOS_SUCCESSFUL 0x00
531#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
532#define PCIBIOS_BAD_VENDOR_ID 0x83
533#define PCIBIOS_DEVICE_NOT_FOUND 0x86
534#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
535#define PCIBIOS_SET_FAILED 0x88
536#define PCIBIOS_BUFFER_TOO_SMALL 0x89
537
a6961651 538/*
f7625980 539 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
540 */
541static inline int pcibios_err_to_errno(int err)
542{
543 if (err <= PCIBIOS_SUCCESSFUL)
544 return err; /* Assume already errno */
545
546 switch (err) {
547 case PCIBIOS_FUNC_NOT_SUPPORTED:
548 return -ENOENT;
549 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 550 return -ENOTTY;
a6961651
AW
551 case PCIBIOS_DEVICE_NOT_FOUND:
552 return -ENODEV;
553 case PCIBIOS_BAD_REGISTER_NUMBER:
554 return -EFAULT;
555 case PCIBIOS_SET_FAILED:
556 return -EIO;
557 case PCIBIOS_BUFFER_TOO_SMALL:
558 return -ENOSPC;
559 }
560
d97ffe23 561 return -ERANGE;
a6961651
AW
562}
563
1da177e4
LT
564/* Low-level architecture-dependent routines */
565
566struct pci_ops {
1f94a94f 567 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
568 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
569 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
570};
571
b6ce068a
MW
572/*
573 * ACPI needs to be able to access PCI config space before we've done a
574 * PCI bus scan and created pci_bus structures.
575 */
f39d5b72
BH
576int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
577 int reg, int len, u32 *val);
578int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
579 int reg, int len, u32 val);
1da177e4 580
3a9ad0b4
YL
581#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
582typedef u64 pci_bus_addr_t;
583#else
584typedef u32 pci_bus_addr_t;
585#endif
586
1da177e4 587struct pci_bus_region {
3a9ad0b4
YL
588 pci_bus_addr_t start;
589 pci_bus_addr_t end;
1da177e4
LT
590};
591
592struct pci_dynids {
593 spinlock_t lock; /* protects list, index */
594 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
595};
596
f7625980
BH
597
598/*
599 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
600 * a set of callbacks in struct pci_error_handlers, that device driver
601 * will be notified of PCI bus errors, and will be driven to recovery
602 * when an error occurs.
392a1ce7
LV
603 */
604
605typedef unsigned int __bitwise pci_ers_result_t;
606
607enum pci_ers_result {
608 /* no result/none/not supported in device driver */
609 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
610
611 /* Device driver can recover without slot reset */
612 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
613
614 /* Device driver wants slot to be reset. */
615 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
616
617 /* Device has completely failed, is unrecoverable */
618 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
619
620 /* Device driver is fully recovered and operational */
621 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
622
623 /* No AER capabilities registered for the driver */
624 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
625};
626
627/* PCI bus error event callbacks */
05cca6e5 628struct pci_error_handlers {
392a1ce7
LV
629 /* PCI bus error detected on this device */
630 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 631 enum pci_channel_state error);
392a1ce7
LV
632
633 /* MMIO has been re-enabled, but not DMA */
634 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
635
636 /* PCI Express link has been reset */
637 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
638
639 /* PCI slot has been reset */
640 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
641
3ebe7f9f
KB
642 /* PCI function reset prepare or completed */
643 void (*reset_notify)(struct pci_dev *dev, bool prepare);
644
392a1ce7
LV
645 /* Device driver may resume normal operations */
646 void (*resume)(struct pci_dev *dev);
647};
648
392a1ce7 649
1da177e4
LT
650struct module;
651struct pci_driver {
652 struct list_head node;
42b21932 653 const char *name;
1da177e4
LT
654 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
655 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
656 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
657 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
658 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
659 int (*resume_early) (struct pci_dev *dev);
1da177e4 660 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 661 void (*shutdown) (struct pci_dev *dev);
1789382a 662 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 663 const struct pci_error_handlers *err_handler;
1da177e4
LT
664 struct device_driver driver;
665 struct pci_dynids dynids;
666};
667
05cca6e5 668#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 669
90a1ba0c 670/**
9f9351bb 671 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
672 * @_table: device table name
673 *
92e112fd 674 * This macro is deprecated and should not be used in new code.
90a1ba0c 675 */
9f9351bb 676#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 677 const struct pci_device_id _table[]
90a1ba0c 678
1da177e4
LT
679/**
680 * PCI_DEVICE - macro used to describe a specific pci device
681 * @vend: the 16 bit PCI Vendor ID
682 * @dev: the 16 bit PCI Device ID
683 *
684 * This macro is used to create a struct pci_device_id that matches a
685 * specific device. The subvendor and subdevice fields will be set to
686 * PCI_ANY_ID.
687 */
688#define PCI_DEVICE(vend,dev) \
689 .vendor = (vend), .device = (dev), \
690 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
691
3d567e0e
NNS
692/**
693 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
694 * @vend: the 16 bit PCI Vendor ID
695 * @dev: the 16 bit PCI Device ID
696 * @subvend: the 16 bit PCI Subvendor ID
697 * @subdev: the 16 bit PCI Subdevice ID
698 *
699 * This macro is used to create a struct pci_device_id that matches a
700 * specific device with subsystem information.
701 */
702#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
703 .vendor = (vend), .device = (dev), \
704 .subvendor = (subvend), .subdevice = (subdev)
705
1da177e4
LT
706/**
707 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
708 * @dev_class: the class, subclass, prog-if triple for this device
709 * @dev_class_mask: the class mask for this device
710 *
711 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 712 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
713 * fields will be set to PCI_ANY_ID.
714 */
715#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
716 .class = (dev_class), .class_mask = (dev_class_mask), \
717 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
718 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
719
1597cacb
AC
720/**
721 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
722 * @vend: the vendor name
723 * @dev: the 16 bit PCI Device ID
1597cacb
AC
724 *
725 * This macro is used to create a struct pci_device_id that matches a
726 * specific PCI device. The subvendor, and subdevice fields will be set
727 * to PCI_ANY_ID. The macro allows the next field to follow as the device
728 * private data.
729 */
730
c1309040
MR
731#define PCI_VDEVICE(vend, dev) \
732 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
733 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 734
1da177e4
LT
735/* these external functions are only available when PCI support is enabled */
736#ifdef CONFIG_PCI
737
a58674ff 738void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
739
740enum pcie_bus_config_types {
5f39e670 741 PCIE_BUS_TUNE_OFF,
b03e7495 742 PCIE_BUS_SAFE,
5f39e670 743 PCIE_BUS_PERFORMANCE,
b03e7495
JM
744 PCIE_BUS_PEER2PEER,
745};
746
747extern enum pcie_bus_config_types pcie_bus_config;
748
1da177e4
LT
749extern struct bus_type pci_bus_type;
750
f7625980
BH
751/* Do NOT directly access these two variables, unless you are arch-specific PCI
752 * code, or PCI core code. */
1da177e4 753extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 754/* Some device drivers need know if PCI is initiated */
f39d5b72 755int no_pci_devices(void);
1da177e4 756
3c449ed0 757void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
758void pcibios_add_bus(struct pci_bus *bus);
759void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 760void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 761int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 762/* Architecture-specific versions may override this (weak) */
05cca6e5 763char *pcibios_setup(char *str);
1da177e4
LT
764
765/* Used only when drivers/pci/setup.c is used */
3b7a17fc 766resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 767 resource_size_t,
e31dd6e4 768 resource_size_t);
1da177e4
LT
769void pcibios_update_irq(struct pci_dev *, int irq);
770
2d1c8618
BH
771/* Weak but can be overriden by arch */
772void pci_fixup_cardbus(struct pci_bus *);
773
1da177e4
LT
774/* Generic PCI functions used internally */
775
fc279850 776void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 777 struct resource *res);
fc279850 778void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 779 struct pci_bus_region *region);
d1fd4fb6 780void pcibios_scan_specific_bus(int busn);
f39d5b72 781struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 782void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 783struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
784struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
785 struct pci_ops *ops, void *sysdata,
786 struct list_head *resources);
98a35831
YL
787int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
788int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
789void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 790struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
791 struct pci_ops *ops, void *sysdata,
792 struct list_head *resources);
05cca6e5
GKH
793struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
794 int busnr);
3749c51a 795void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 796struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
797 const char *name,
798 struct hotplug_slot *hotplug);
f46753c5 799void pci_destroy_slot(struct pci_slot *slot);
1da177e4 800int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 801struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 802void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 803unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 804void pci_bus_add_device(struct pci_dev *dev);
1da177e4 805void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
806struct resource *pci_find_parent_resource(const struct pci_dev *dev,
807 struct resource *res);
3df425f3 808u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 809int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 810u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
811struct pci_dev *pci_dev_get(struct pci_dev *dev);
812void pci_dev_put(struct pci_dev *dev);
813void pci_remove_bus(struct pci_bus *b);
814void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 815void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
816void pci_stop_root_bus(struct pci_bus *bus);
817void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 818void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 819void pci_sort_breadthfirst(void);
fb8a0d9d
WM
820#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
821#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
822#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
823
824/* Generic PCI functions exported to card drivers */
825
388c8c16
JB
826enum pci_lost_interrupt_reason {
827 PCI_LOST_IRQ_NO_INFORMATION = 0,
828 PCI_LOST_IRQ_DISABLE_MSI,
829 PCI_LOST_IRQ_DISABLE_MSIX,
830 PCI_LOST_IRQ_DISABLE_ACPI,
831};
832enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
833int pci_find_capability(struct pci_dev *dev, int cap);
834int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
835int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 836int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
837int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
838int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 839struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 840
d42552c3
AM
841struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
842 struct pci_dev *from);
05cca6e5 843struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 844 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 845 struct pci_dev *from);
05cca6e5 846struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
847struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
848 unsigned int devfn);
849static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
850 unsigned int devfn)
851{
852 return pci_get_domain_bus_and_slot(0, bus, devfn);
853}
05cca6e5 854struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
855int pci_dev_present(const struct pci_device_id *ids);
856
05cca6e5
GKH
857int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
858 int where, u8 *val);
859int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
860 int where, u16 *val);
861int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
862 int where, u32 *val);
863int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
864 int where, u8 val);
865int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
866 int where, u16 val);
867int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
868 int where, u32 val);
1f94a94f
RH
869
870int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
871 int where, int size, u32 *val);
872int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
873 int where, int size, u32 val);
874int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
875 int where, int size, u32 *val);
876int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
877 int where, int size, u32 val);
878
a72b46c3 879struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 880
bf362f75 881static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 882{
05cca6e5 883 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 884}
bf362f75 885static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 886{
05cca6e5 887 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 888}
bf362f75 889static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 890 u32 *val)
1da177e4 891{
05cca6e5 892 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 893}
bf362f75 894static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 895{
05cca6e5 896 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 897}
bf362f75 898static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 899{
05cca6e5 900 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 901}
bf362f75 902static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 903 u32 val)
1da177e4 904{
05cca6e5 905 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
906}
907
8c0d3a02
JL
908int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
909int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
910int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
911int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
912int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
913 u16 clear, u16 set);
914int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
915 u32 clear, u32 set);
916
917static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
918 u16 set)
919{
920 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
921}
922
923static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
924 u32 set)
925{
926 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
927}
928
929static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
930 u16 clear)
931{
932 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
933}
934
935static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
936 u32 clear)
937{
938 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
939}
940
c63587d7
AW
941/* user-space driven config access */
942int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
943int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
944int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
945int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
946int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
947int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
948
4a7fb636 949int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
950int __must_check pci_enable_device_io(struct pci_dev *dev);
951int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 952int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
953int __must_check pcim_enable_device(struct pci_dev *pdev);
954void pcim_pin_device(struct pci_dev *pdev);
955
296ccb08
YS
956static inline int pci_is_enabled(struct pci_dev *pdev)
957{
958 return (atomic_read(&pdev->enable_cnt) > 0);
959}
960
9ac7849e
TH
961static inline int pci_is_managed(struct pci_dev *pdev)
962{
963 return pdev->is_managed;
964}
965
1da177e4 966void pci_disable_device(struct pci_dev *dev);
96c55900
MS
967
968extern unsigned int pcibios_max_latency;
1da177e4 969void pci_set_master(struct pci_dev *dev);
6a479079 970void pci_clear_master(struct pci_dev *dev);
96c55900 971
f7bdd12d 972int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 973int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 974#define HAVE_PCI_SET_MWI
4a7fb636 975int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 976int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 977void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 978void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
979bool pci_intx_mask_supported(struct pci_dev *dev);
980bool pci_check_and_mask_intx(struct pci_dev *dev);
981bool pci_check_and_unmask_intx(struct pci_dev *dev);
4d57cdfa 982int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 983int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 984int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 985int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
986int pcix_get_max_mmrbc(struct pci_dev *dev);
987int pcix_get_mmrbc(struct pci_dev *dev);
988int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 989int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 990int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
991int pcie_get_mps(struct pci_dev *dev);
992int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
993int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
994 enum pcie_link_width *width);
8c1c699f 995int __pci_reset_function(struct pci_dev *dev);
a96d627a 996int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 997int pci_reset_function(struct pci_dev *dev);
61cf16d8 998int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 999int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1000int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1001int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1002int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1003int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1004int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1005void pci_reset_secondary_bus(struct pci_dev *dev);
1006void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1007void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1008void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1009int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1010int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1011int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1012bool pci_device_is_present(struct pci_dev *pdev);
08249651 1013void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4
LT
1014
1015/* ROM control related routines */
e416de5e
AC
1016int pci_enable_rom(struct pci_dev *pdev);
1017void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1018void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1019void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1020size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1021void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1022
1023/* Power management related routines */
1024int pci_save_state(struct pci_dev *dev);
1d3c16a8 1025void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1026struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1027int pci_load_saved_state(struct pci_dev *dev,
1028 struct pci_saved_state *state);
ffbdd3f7
AW
1029int pci_load_and_free_saved_state(struct pci_dev *dev,
1030 struct pci_saved_state **state);
fd0f7f73
AW
1031struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1032struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1033 u16 cap);
1034int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1035int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1036 u16 cap, unsigned int size);
0e5dd46b 1037int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1038int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1039pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1040bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1041void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1042int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1043 bool runtime, bool enable);
0235c4fc 1044int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1045int pci_prepare_to_sleep(struct pci_dev *dev);
1046int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1047bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1048bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1049void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1050
6cbf8214
RW
1051static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1052 bool enable)
1053{
1054 return __pci_enable_wake(dev, state, false, enable);
1055}
1da177e4 1056
425c1b22
AW
1057/* PCI Virtual Channel */
1058int pci_save_vc_state(struct pci_dev *dev);
1059void pci_restore_vc_state(struct pci_dev *dev);
1060void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1061
bb209c82
BH
1062/* For use by arch with custom probe code */
1063void set_pcie_port_type(struct pci_dev *pdev);
1064void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1065
ce5ccdef 1066/* Functions for PCI Hotplug drivers to use */
05cca6e5 1067int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1068unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1069unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1070void pci_lock_rescan_remove(void);
1071void pci_unlock_rescan_remove(void);
ce5ccdef 1072
287d19ce
SH
1073/* Vital product data routines */
1074ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1075ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1076
1da177e4 1077/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1078resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1079void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1080void pci_bus_size_bridges(struct pci_bus *bus);
1081int pci_claim_resource(struct pci_dev *, int);
8505e729 1082int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1083void pci_assign_unassigned_resources(void);
6841ec68 1084void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1085void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1086void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1087void pdev_enable_device(struct pci_dev *);
842de40d 1088int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1089void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1090 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1091#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1092int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1093int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1094void pci_release_regions(struct pci_dev *);
4a7fb636 1095int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1096int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1097void pci_release_region(struct pci_dev *, int);
c87deff7 1098int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1099int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1100void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1101
1102/* drivers/pci/bus.c */
fe830ef6
JL
1103struct pci_bus *pci_bus_get(struct pci_bus *bus);
1104void pci_bus_put(struct pci_bus *bus);
45ca9e97 1105void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1106void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1107 resource_size_t offset);
45ca9e97 1108void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1109void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1110struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1111void pci_bus_remove_resources(struct pci_bus *bus);
1112
89a74ecc 1113#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1114 for (i = 0; \
1115 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1116 i++)
89a74ecc 1117
4a7fb636
AM
1118int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1119 struct resource *res, resource_size_t size,
1120 resource_size_t align, resource_size_t min,
664c2848 1121 unsigned long type_mask,
3b7a17fc
DB
1122 resource_size_t (*alignf)(void *,
1123 const struct resource *,
b26b2d49
DB
1124 resource_size_t,
1125 resource_size_t),
4a7fb636 1126 void *alignf_data);
1da177e4 1127
8b921acf
LD
1128
1129int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1130
3a9ad0b4 1131static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1132{
1133 struct pci_bus_region region;
1134
1135 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1136 return region.start;
1137}
1138
863b18f4 1139/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1140int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1141 const char *mod_name);
bba81165
AM
1142
1143/*
1144 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1145 */
1146#define pci_register_driver(driver) \
1147 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1148
05cca6e5 1149void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1150
1151/**
1152 * module_pci_driver() - Helper macro for registering a PCI driver
1153 * @__pci_driver: pci_driver struct
1154 *
1155 * Helper macro for PCI drivers which do not do anything special in module
1156 * init/exit. This eliminates a lot of boilerplate. Each module may only
1157 * use this macro once, and calling it replaces module_init() and module_exit()
1158 */
1159#define module_pci_driver(__pci_driver) \
1160 module_driver(__pci_driver, pci_register_driver, \
1161 pci_unregister_driver)
1162
05cca6e5 1163struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1164int pci_add_dynid(struct pci_driver *drv,
1165 unsigned int vendor, unsigned int device,
1166 unsigned int subvendor, unsigned int subdevice,
1167 unsigned int class, unsigned int class_mask,
1168 unsigned long driver_data);
05cca6e5
GKH
1169const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1170 struct pci_dev *dev);
1171int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1172 int pass);
1da177e4 1173
70298c6e 1174void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1175 void *userdata);
ac7dc65a 1176int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1177unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1178void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1179resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1180 unsigned long type);
978d2d68 1181resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1182
3448a19d
DA
1183#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1184#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1185
deb2d2ec 1186int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1187 unsigned int command_bits, u32 flags);
1da177e4
LT
1188/* kmem_cache style wrapper around pci_alloc_consistent() */
1189
f41b1771 1190#include <linux/pci-dma.h>
1da177e4
LT
1191#include <linux/dmapool.h>
1192
1193#define pci_pool dma_pool
1194#define pci_pool_create(name, pdev, size, align, allocation) \
1195 dma_pool_create(name, &pdev->dev, size, align, allocation)
1196#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1197#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1198#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1199
1da177e4 1200struct msix_entry {
16dbef4a 1201 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1202 u16 entry; /* driver uses to specify entry, OS writes */
1203};
1204
0366f8f7 1205
4c859804
BH
1206#ifdef CONFIG_PCI_MSI
1207int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1208void pci_msi_shutdown(struct pci_dev *dev);
1209void pci_disable_msi(struct pci_dev *dev);
4c859804 1210int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1211int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1212void pci_msix_shutdown(struct pci_dev *dev);
1213void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1214void pci_restore_msi_state(struct pci_dev *dev);
1215int pci_msi_enabled(void);
4c859804 1216int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1217static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1218{
1219 int rc = pci_enable_msi_range(dev, nvec, nvec);
1220 if (rc < 0)
1221 return rc;
1222 return 0;
1223}
4c859804
BH
1224int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1225 int minvec, int maxvec);
f7fc32cb
AG
1226static inline int pci_enable_msix_exact(struct pci_dev *dev,
1227 struct msix_entry *entries, int nvec)
1228{
1229 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1230 if (rc < 0)
1231 return rc;
1232 return 0;
1233}
4c859804 1234#else
2ee546c4 1235static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1236static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1237static inline void pci_disable_msi(struct pci_dev *dev) { }
1238static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1239static inline int pci_enable_msix(struct pci_dev *dev,
1240 struct msix_entry *entries, int nvec)
2ee546c4
BH
1241{ return -ENOSYS; }
1242static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1243static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1244static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1245static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1246static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1247 int maxvec)
2ee546c4 1248{ return -ENOSYS; }
f7fc32cb
AG
1249static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1250{ return -ENOSYS; }
302a2523
AG
1251static inline int pci_enable_msix_range(struct pci_dev *dev,
1252 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1253{ return -ENOSYS; }
f7fc32cb
AG
1254static inline int pci_enable_msix_exact(struct pci_dev *dev,
1255 struct msix_entry *entries, int nvec)
1256{ return -ENOSYS; }
1da177e4
LT
1257#endif
1258
ab0724ff 1259#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1260extern bool pcie_ports_disabled;
1261extern bool pcie_ports_auto;
ab0724ff
MT
1262#else
1263#define pcie_ports_disabled true
1264#define pcie_ports_auto false
1265#endif
415e12b2 1266
4c859804 1267#ifdef CONFIG_PCIEASPM
f39d5b72 1268bool pcie_aspm_support_enabled(void);
4c859804
BH
1269#else
1270static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1271#endif
1272
415e12b2
RW
1273#ifdef CONFIG_PCIEAER
1274void pci_no_aer(void);
1275bool pci_aer_available(void);
1276#else
1277static inline void pci_no_aer(void) { }
1278static inline bool pci_aer_available(void) { return false; }
1279#endif
1280
4c859804 1281#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1282void pcie_set_ecrc_checking(struct pci_dev *dev);
1283void pcie_ecrc_get_policy(char *str);
4c859804 1284#else
2ee546c4
BH
1285static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1286static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1287#endif
1288
034cd97e 1289#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1290
8b955b0d 1291#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1292/* The functions a driver should call */
1293int ht_create_irq(struct pci_dev *dev, int idx);
1294void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1295#endif /* CONFIG_HT_IRQ */
1296
f39d5b72
BH
1297void pci_cfg_access_lock(struct pci_dev *dev);
1298bool pci_cfg_access_trylock(struct pci_dev *dev);
1299void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1300
4352dfd5
GKH
1301/*
1302 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1303 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1304 * configuration space.
1305 */
32a2eea7
JG
1306#ifdef CONFIG_PCI_DOMAINS
1307extern int pci_domains_supported;
41e5c0f8 1308int pci_get_new_domain_nr(void);
32a2eea7
JG
1309#else
1310enum { pci_domains_supported = 0 };
2ee546c4
BH
1311static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1312static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1313static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1314#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1315
670ba0c8
CM
1316/*
1317 * Generic implementation for PCI domain support. If your
1318 * architecture does not need custom management of PCI
1319 * domains then this implementation will be used
1320 */
1321#ifdef CONFIG_PCI_DOMAINS_GENERIC
1322static inline int pci_domain_nr(struct pci_bus *bus)
1323{
1324 return bus->domain_nr;
1325}
1326void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1327#else
1328static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1329 struct device *parent)
1330{
1331}
1332#endif
1333
95a8b6ef
MT
1334/* some architectures require additional setup to direct VGA traffic */
1335typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1336 unsigned int command_bits, u32 flags);
f39d5b72 1337void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1338
4352dfd5 1339#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1340
1341/*
1342 * If the system does not have PCI, clearly these return errors. Define
1343 * these as simple inline functions to avoid hair in drivers.
1344 */
1345
05cca6e5
GKH
1346#define _PCI_NOP(o, s, t) \
1347 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1348 int where, t val) \
1da177e4 1349 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1350
1351#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1352 _PCI_NOP(o, word, u16 x) \
1353 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1354_PCI_NOP_ALL(read, *)
1355_PCI_NOP_ALL(write,)
1356
d42552c3 1357static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1358 unsigned int device,
1359 struct pci_dev *from)
2ee546c4 1360{ return NULL; }
d42552c3 1361
05cca6e5
GKH
1362static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1363 unsigned int device,
1364 unsigned int ss_vendor,
1365 unsigned int ss_device,
b08508c4 1366 struct pci_dev *from)
2ee546c4 1367{ return NULL; }
1da177e4 1368
05cca6e5
GKH
1369static inline struct pci_dev *pci_get_class(unsigned int class,
1370 struct pci_dev *from)
2ee546c4 1371{ return NULL; }
1da177e4
LT
1372
1373#define pci_dev_present(ids) (0)
ed4aaadb 1374#define no_pci_devices() (1)
1da177e4
LT
1375#define pci_dev_put(dev) do { } while (0)
1376
2ee546c4
BH
1377static inline void pci_set_master(struct pci_dev *dev) { }
1378static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1379static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1380static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1381{ return -EIO; }
80be0385 1382static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1383{ return -EIO; }
4d57cdfa
FT
1384static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1385 unsigned int size)
2ee546c4 1386{ return -EIO; }
59fc67de
FT
1387static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1388 unsigned long mask)
2ee546c4 1389{ return -EIO; }
05cca6e5 1390static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1391{ return -EBUSY; }
05cca6e5
GKH
1392static inline int __pci_register_driver(struct pci_driver *drv,
1393 struct module *owner)
2ee546c4 1394{ return 0; }
05cca6e5 1395static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1396{ return 0; }
1397static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1398static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1399{ return 0; }
05cca6e5
GKH
1400static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1401 int cap)
2ee546c4 1402{ return 0; }
05cca6e5 1403static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1404{ return 0; }
05cca6e5 1405
1da177e4 1406/* Power management related routines */
2ee546c4
BH
1407static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1408static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1409static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1410{ return 0; }
3449248c 1411static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1412{ return 0; }
05cca6e5
GKH
1413static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1414 pm_message_t state)
2ee546c4 1415{ return PCI_D0; }
05cca6e5
GKH
1416static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1417 int enable)
2ee546c4 1418{ return 0; }
48a92a81 1419
05cca6e5 1420static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1421{ return -EIO; }
1422static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1423
2ee546c4 1424static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1425static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1426{ return 0; }
2ee546c4 1427static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1428
d80d0217
RD
1429static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1430{ return NULL; }
d80d0217
RD
1431static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1432 unsigned int devfn)
1433{ return NULL; }
d80d0217
RD
1434static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1435 unsigned int devfn)
1436{ return NULL; }
1437
2ee546c4
BH
1438static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1439static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1440static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1441
fb8a0d9d
WM
1442#define dev_is_pci(d) (false)
1443#define dev_is_pf(d) (false)
1444#define dev_num_vf(d) (0)
4352dfd5 1445#endif /* CONFIG_PCI */
1da177e4 1446
4352dfd5
GKH
1447/* Include architecture-dependent settings and functions */
1448
1449#include <asm/pci.h>
1da177e4
LT
1450
1451/* these helpers provide future and backwards compatibility
1452 * for accessing popular PCI BAR info */
05cca6e5
GKH
1453#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1454#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1455#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1456#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1457 ((pci_resource_start((dev), (bar)) == 0 && \
1458 pci_resource_end((dev), (bar)) == \
1459 pci_resource_start((dev), (bar))) ? 0 : \
1460 \
1461 (pci_resource_end((dev), (bar)) - \
1462 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1463
1464/* Similar to the helpers above, these manipulate per-pci_dev
1465 * driver-specific data. They are really just a wrapper around
1466 * the generic device structure functions of these calls.
1467 */
05cca6e5 1468static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1469{
1470 return dev_get_drvdata(&pdev->dev);
1471}
1472
05cca6e5 1473static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1474{
1475 dev_set_drvdata(&pdev->dev, data);
1476}
1477
1478/* If you want to know what to call your pci_dev, ask this function.
1479 * Again, it's a wrapper around the generic device.
1480 */
2fc90f61 1481static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1482{
c6c4f070 1483 return dev_name(&pdev->dev);
1da177e4
LT
1484}
1485
2311b1f2
ME
1486
1487/* Some archs don't want to expose struct resource to userland as-is
1488 * in sysfs and /proc
1489 */
1490#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1491static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1492 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1493 resource_size_t *end)
2311b1f2
ME
1494{
1495 *start = rsrc->start;
1496 *end = rsrc->end;
1497}
1498#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1499
1500
1da177e4
LT
1501/*
1502 * The world is not perfect and supplies us with broken PCI devices.
1503 * For at least a part of these bugs we need a work-around, so both
1504 * generic (drivers/pci/quirks.c) and per-architecture code can define
1505 * fixup hooks to be called for particular buggy devices.
1506 */
1507
1508struct pci_fixup {
f4ca5c6a
YL
1509 u16 vendor; /* You can use PCI_ANY_ID here of course */
1510 u16 device; /* You can use PCI_ANY_ID here of course */
1511 u32 class; /* You can use PCI_ANY_ID here too */
1512 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1513 void (*hook)(struct pci_dev *dev);
1514};
1515
1516enum pci_fixup_pass {
1517 pci_fixup_early, /* Before probing BARs */
1518 pci_fixup_header, /* After reading configuration header */
1519 pci_fixup_final, /* Final phase of device fixups */
1520 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1521 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1522 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1523 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1524 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1525};
1526
1527/* Anonymous variables would be nice... */
f4ca5c6a
YL
1528#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1529 class_shift, hook) \
ecf61c78 1530 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1531 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1532 = { vendor, device, class, class_shift, hook };
1533
1534#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1535 class_shift, hook) \
1536 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1537 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1538#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1539 class_shift, hook) \
1540 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1541 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1542#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1543 class_shift, hook) \
1544 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1545 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1546#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1547 class_shift, hook) \
1548 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1549 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1550#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1551 class_shift, hook) \
1552 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1553 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1554 class_shift, hook)
1555#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1556 class_shift, hook) \
1557 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1558 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1559 class, class_shift, hook)
1560#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1561 class_shift, hook) \
1562 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1563 suspend##hook, vendor, device, class, \
f4ca5c6a 1564 class_shift, hook)
7d2a01b8
AN
1565#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1566 class_shift, hook) \
1567 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1568 suspend_late##hook, vendor, device, \
1569 class, class_shift, hook)
f4ca5c6a 1570
1da177e4
LT
1571#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1572 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1573 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1574#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1575 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1576 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1577#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1578 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1579 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1580#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1581 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1582 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1583#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1584 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1585 resume##hook, vendor, device, \
f4ca5c6a 1586 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1587#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1588 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1589 resume_early##hook, vendor, device, \
f4ca5c6a 1590 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1591#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1592 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1593 suspend##hook, vendor, device, \
f4ca5c6a 1594 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1595#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1596 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1597 suspend_late##hook, vendor, device, \
1598 PCI_ANY_ID, 0, hook)
1da177e4 1599
93177a74 1600#ifdef CONFIG_PCI_QUIRKS
1da177e4 1601void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1602int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1603void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1604#else
1605static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1606 struct pci_dev *dev) { }
ad805758
AW
1607static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1608 u16 acs_flags)
1609{
1610 return -ENOTTY;
1611}
2c744244 1612static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1613#endif
1da177e4 1614
05cca6e5 1615void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1616void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1617void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1618int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1619int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1620 const char *name);
fb7ebfe4 1621void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1622
1da177e4 1623extern int pci_pci_problems;
236561e5 1624#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1625#define PCIPCI_TRITON 2
1626#define PCIPCI_NATOMA 4
1627#define PCIPCI_VIAETBF 8
1628#define PCIPCI_VSFX 16
236561e5
AC
1629#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1630#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1631
4516a618
AN
1632extern unsigned long pci_cardbus_io_size;
1633extern unsigned long pci_cardbus_mem_size;
15856ad5 1634extern u8 pci_dfl_cache_line_size;
ac1aa47b 1635extern u8 pci_cache_line_size;
4516a618 1636
28760489
EB
1637extern unsigned long pci_hotplug_io_size;
1638extern unsigned long pci_hotplug_mem_size;
1639
f7625980 1640/* Architecture-specific versions may override these (weak) */
19792a08 1641void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1642void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1643int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1644 enum pcie_reset_state state);
eca0d467 1645int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1646void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1647void pcibios_penalize_isa_irq(int irq, int active);
575e3348 1648
699c1985
SO
1649#ifdef CONFIG_HIBERNATE_CALLBACKS
1650extern struct dev_pm_ops pcibios_pm_ops;
1651#endif
1652
7752d5cf 1653#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1654void __init pci_mmcfg_early_init(void);
1655void __init pci_mmcfg_late_init(void);
7752d5cf 1656#else
bb63b421 1657static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1658static inline void pci_mmcfg_late_init(void) { }
1659#endif
1660
642c92da 1661int pci_ext_cfg_avail(void);
0ef5f8f6 1662
1684f5dd 1663void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1664
dd7cc44d 1665#ifdef CONFIG_PCI_IOV
b07579c0
WY
1666int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1667int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1668
f39d5b72
BH
1669int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1670void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1671int pci_num_vf(struct pci_dev *dev);
5a8eb242 1672int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1673int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1674int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1675resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1676#else
b07579c0
WY
1677static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1678{
1679 return -ENOSYS;
1680}
1681static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1682{
1683 return -ENOSYS;
1684}
dd7cc44d 1685static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1686{ return -ENODEV; }
1687static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1688static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1689static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1690{ return 0; }
bff73156 1691static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1692{ return 0; }
bff73156 1693static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1694{ return 0; }
0e6c9122
WY
1695static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1696{ return 0; }
dd7cc44d
YZ
1697#endif
1698
c825bc94 1699#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1700void pci_hp_create_module_link(struct pci_slot *pci_slot);
1701void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1702#endif
1703
d7b7e605
KK
1704/**
1705 * pci_pcie_cap - get the saved PCIe capability offset
1706 * @dev: PCI device
1707 *
1708 * PCIe capability offset is calculated at PCI device initialization
1709 * time and saved in the data structure. This function returns saved
1710 * PCIe capability offset. Using this instead of pci_find_capability()
1711 * reduces unnecessary search in the PCI configuration space. If you
1712 * need to calculate PCIe capability offset from raw device for some
1713 * reasons, please use pci_find_capability() instead.
1714 */
1715static inline int pci_pcie_cap(struct pci_dev *dev)
1716{
1717 return dev->pcie_cap;
1718}
1719
7eb776c4
KK
1720/**
1721 * pci_is_pcie - check if the PCI device is PCI Express capable
1722 * @dev: PCI device
1723 *
a895c28a 1724 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1725 */
1726static inline bool pci_is_pcie(struct pci_dev *dev)
1727{
a895c28a 1728 return pci_pcie_cap(dev);
7eb776c4
KK
1729}
1730
7c9c003c
MS
1731/**
1732 * pcie_caps_reg - get the PCIe Capabilities Register
1733 * @dev: PCI device
1734 */
1735static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1736{
1737 return dev->pcie_flags_reg;
1738}
1739
786e2288
YW
1740/**
1741 * pci_pcie_type - get the PCIe device/port type
1742 * @dev: PCI device
1743 */
1744static inline int pci_pcie_type(const struct pci_dev *dev)
1745{
1c531d82 1746 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1747}
1748
5d990b62 1749void pci_request_acs(void);
ad805758
AW
1750bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1751bool pci_acs_path_enabled(struct pci_dev *start,
1752 struct pci_dev *end, u16 acs_flags);
a2ce7662 1753
7ad506fa 1754#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1755#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1756
1757/* Large Resource Data Type Tag Item Names */
1758#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1759#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1760#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1761
1762#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1763#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1764#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1765
1766/* Small Resource Data Type Tag Item Names */
1767#define PCI_VPD_STIN_END 0x78 /* End */
1768
1769#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1770
1771#define PCI_VPD_SRDT_TIN_MASK 0x78
1772#define PCI_VPD_SRDT_LEN_MASK 0x07
1773
1774#define PCI_VPD_LRDT_TAG_SIZE 3
1775#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1776
e1d5bdab
MC
1777#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1778
4067a854
MC
1779#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1780#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1781#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1782#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1783
a2ce7662
MC
1784/**
1785 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1786 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1787 *
1788 * Returns the extracted Large Resource Data Type length.
1789 */
1790static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1791{
1792 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1793}
1794
7ad506fa
MC
1795/**
1796 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1797 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1798 *
1799 * Returns the extracted Small Resource Data Type length.
1800 */
1801static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1802{
1803 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1804}
1805
e1d5bdab
MC
1806/**
1807 * pci_vpd_info_field_size - Extracts the information field length
1808 * @lrdt: Pointer to the beginning of an information field header
1809 *
1810 * Returns the extracted information field length.
1811 */
1812static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1813{
1814 return info_field[2];
1815}
1816
b55ac1b2
MC
1817/**
1818 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1819 * @buf: Pointer to buffered vpd data
1820 * @off: The offset into the buffer at which to begin the search
1821 * @len: The length of the vpd buffer
1822 * @rdt: The Resource Data Type to search for
1823 *
1824 * Returns the index where the Resource Data Type was found or
1825 * -ENOENT otherwise.
1826 */
1827int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1828
4067a854
MC
1829/**
1830 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1831 * @buf: Pointer to buffered vpd data
1832 * @off: The offset into the buffer at which to begin the search
1833 * @len: The length of the buffer area, relative to off, in which to search
1834 * @kw: The keyword to search for
1835 *
1836 * Returns the index where the information field keyword was found or
1837 * -ENOENT otherwise.
1838 */
1839int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1840 unsigned int len, const char *kw);
1841
98d9f30c
BH
1842/* PCI <-> OF binding helpers */
1843#ifdef CONFIG_OF
1844struct device_node;
f39d5b72
BH
1845void pci_set_of_node(struct pci_dev *dev);
1846void pci_release_of_node(struct pci_dev *dev);
1847void pci_set_bus_of_node(struct pci_bus *bus);
1848void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1849
1850/* Arch may override this (weak) */
723ec4d0 1851struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1852
3df425f3
JC
1853static inline struct device_node *
1854pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1855{
1856 return pdev ? pdev->dev.of_node : NULL;
1857}
1858
ef3b4f8c
BH
1859static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1860{
1861 return bus ? bus->dev.of_node : NULL;
1862}
1863
98d9f30c
BH
1864#else /* CONFIG_OF */
1865static inline void pci_set_of_node(struct pci_dev *dev) { }
1866static inline void pci_release_of_node(struct pci_dev *dev) { }
1867static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1868static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
1869static inline struct device_node *
1870pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
98d9f30c
BH
1871#endif /* CONFIG_OF */
1872
eb740b5f
GS
1873#ifdef CONFIG_EEH
1874static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1875{
1876 return pdev->dev.archdata.edev;
1877}
1878#endif
1879
c25dc828
AW
1880int pci_for_each_dma_alias(struct pci_dev *pdev,
1881 int (*fn)(struct pci_dev *pdev,
1882 u16 alias, void *data), void *data);
1883
ce052984
EZ
1884/* helper functions for operation of device flag */
1885static inline void pci_set_dev_assigned(struct pci_dev *pdev)
1886{
1887 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
1888}
1889static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
1890{
1891 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
1892}
1893static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
1894{
1895 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
1896}
19bdb6e4
AW
1897
1898/**
1899 * pci_ari_enabled - query ARI forwarding status
1900 * @bus: the PCI bus
1901 *
1902 * Returns true if ARI forwarding is enabled.
1903 */
1904static inline bool pci_ari_enabled(struct pci_bus *bus)
1905{
1906 return bus->self && bus->self->ari_enabled;
1907}
1da177e4 1908#endif /* LINUX_PCI_H */