]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/pci.h
Merge remote-tracking branches 'asoc/topic/inntel', 'asoc/topic/input', 'asoc/topic...
[mirror_ubuntu-bionic-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
14d76b68 32#include <linux/resource_ext.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35#include <linux/pci_ids.h>
36
85467136
SK
37/*
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
41 *
42 * 7:3 = slot
43 * 2:0 = function
f7625980
BH
44 *
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 46 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 47 * the following kernel-only defines are being added here.
85467136 48 */
63ddc0b8 49#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
fde09c6d
YZ
73/*
74 * For PCI devices, the region numbers are assigned this way:
75 */
76enum {
77 /* #0-5: standard PCI resources */
78 PCI_STD_RESOURCES,
79 PCI_STD_RESOURCE_END = 5,
80
81 /* #6: expansion ROM resource */
82 PCI_ROM_RESOURCE,
83
d1b054da
YZ
84 /* device specific resources */
85#ifdef CONFIG_PCI_IOV
86 PCI_IOV_RESOURCES,
87 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
88#endif
89
fde09c6d
YZ
90 /* resources assigned to buses behind the bridge */
91#define PCI_BRIDGE_RESOURCE_NUM 4
92
93 PCI_BRIDGE_RESOURCES,
94 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
95 PCI_BRIDGE_RESOURCE_NUM - 1,
96
97 /* total resources associated with a PCI device */
98 PCI_NUM_RESOURCES,
99
100 /* preserve this for compatibility */
cda57bf9 101 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 102};
1da177e4 103
224abb67
BH
104/*
105 * pci_power_t values must match the bits in the Capabilities PME_Support
106 * and Control/Status PowerState fields in the Power Management capability.
107 */
1da177e4
LT
108typedef int __bitwise pci_power_t;
109
4352dfd5
GKH
110#define PCI_D0 ((pci_power_t __force) 0)
111#define PCI_D1 ((pci_power_t __force) 1)
112#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
113#define PCI_D3hot ((pci_power_t __force) 3)
114#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 115#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 116#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 117
00240c38
AS
118/* Remember to update this when the list above changes! */
119extern const char *pci_power_names[];
120
121static inline const char *pci_power_name(pci_power_t state)
122{
9661e783 123 return pci_power_names[1 + (__force int) state];
00240c38
AS
124}
125
448bd857
HY
126#define PCI_PM_D2_DELAY 200
127#define PCI_PM_D3_WAIT 10
128#define PCI_PM_D3COLD_WAIT 100
129#define PCI_PM_BUS_WAIT 50
aa8c6c93 130
392a1ce7
LV
131/** The pci_channel state describes connectivity between the CPU and
132 * the pci device. If some PCI bus between here and the pci device
133 * has crashed or locked up, this info is reflected here.
134 */
135typedef unsigned int __bitwise pci_channel_state_t;
136
137enum pci_channel_state {
138 /* I/O channel is in normal state */
139 pci_channel_io_normal = (__force pci_channel_state_t) 1,
140
141 /* I/O to channel is blocked */
142 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
143
144 /* PCI card is dead */
145 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
146};
147
f7bdd12d
BK
148typedef unsigned int __bitwise pcie_reset_state_t;
149
150enum pcie_reset_state {
151 /* Reset is NOT asserted (Use to deassert reset) */
152 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
153
f7625980 154 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
155 pcie_warm_reset = (__force pcie_reset_state_t) 2,
156
f7625980 157 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
158 pcie_hot_reset = (__force pcie_reset_state_t) 3
159};
160
ba698ad4
DM
161typedef unsigned short __bitwise pci_dev_flags_t;
162enum pci_dev_flags {
163 /* INTX_DISABLE in PCI_COMMAND register disables MSI
164 * generation too.
165 */
6b121592 166 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 167 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 168 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 169 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 170 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 171 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 172 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
c8fe16e3
AW
173 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
174 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
175 /* Do not use bus resets for device */
176 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
177 /* Do not use PM reset even if device advertises NoSoftRst- */
178 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
179 /* Get VPD from function 0 VPD */
180 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ba698ad4
DM
181};
182
e1d3a908
SA
183enum pci_irq_reroute_variant {
184 INTEL_IRQ_REROUTE_VARIANT = 1,
185 MAX_IRQ_REROUTE_VARIANTS = 3
186};
187
6e325a62
MT
188typedef unsigned short __bitwise pci_bus_flags_t;
189enum pci_bus_flags {
032c3d86
JD
190 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
191 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
192 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
6e325a62
MT
193};
194
59da381e
JK
195/* These values come from the PCI Express Spec */
196enum pcie_link_width {
197 PCIE_LNK_WIDTH_RESRV = 0x00,
198 PCIE_LNK_X1 = 0x01,
199 PCIE_LNK_X2 = 0x02,
200 PCIE_LNK_X4 = 0x04,
201 PCIE_LNK_X8 = 0x08,
202 PCIE_LNK_X12 = 0x0C,
203 PCIE_LNK_X16 = 0x10,
204 PCIE_LNK_X32 = 0x20,
205 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
206};
207
536c8cb4
MW
208/* Based on the PCI Hotplug Spec, but some values are made up by us */
209enum pci_bus_speed {
210 PCI_SPEED_33MHz = 0x00,
211 PCI_SPEED_66MHz = 0x01,
212 PCI_SPEED_66MHz_PCIX = 0x02,
213 PCI_SPEED_100MHz_PCIX = 0x03,
214 PCI_SPEED_133MHz_PCIX = 0x04,
215 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
216 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
217 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
218 PCI_SPEED_66MHz_PCIX_266 = 0x09,
219 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
220 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
221 AGP_UNKNOWN = 0x0c,
222 AGP_1X = 0x0d,
223 AGP_2X = 0x0e,
224 AGP_4X = 0x0f,
225 AGP_8X = 0x10,
536c8cb4
MW
226 PCI_SPEED_66MHz_PCIX_533 = 0x11,
227 PCI_SPEED_100MHz_PCIX_533 = 0x12,
228 PCI_SPEED_133MHz_PCIX_533 = 0x13,
229 PCIE_SPEED_2_5GT = 0x14,
230 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 231 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
232 PCI_SPEED_UNKNOWN = 0xff,
233};
234
24a4742f 235struct pci_cap_saved_data {
fd0f7f73
AW
236 u16 cap_nr;
237 bool cap_extended;
24a4742f 238 unsigned int size;
41017f0c
SL
239 u32 data[0];
240};
241
24a4742f
AW
242struct pci_cap_saved_state {
243 struct hlist_node next;
244 struct pci_cap_saved_data cap;
245};
246
7d715a6c 247struct pcie_link_state;
ee69439c 248struct pci_vpd;
d1b054da 249struct pci_sriov;
302b4215 250struct pci_ats;
ee69439c 251
1da177e4
LT
252/*
253 * The pci_dev structure is used to describe PCI devices.
254 */
255struct pci_dev {
1da177e4
LT
256 struct list_head bus_list; /* node in per-bus list */
257 struct pci_bus *bus; /* bus this device is on */
258 struct pci_bus *subordinate; /* bus this device bridges to */
259
260 void *sysdata; /* hook for sys-specific extension */
261 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 262 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
263
264 unsigned int devfn; /* encoded device & function index */
265 unsigned short vendor;
266 unsigned short device;
267 unsigned short subsystem_vendor;
268 unsigned short subsystem_device;
269 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 270 u8 revision; /* PCI revision, low byte of class word */
1da177e4 271 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
66b80809
KB
272#ifdef CONFIG_PCIEAER
273 u16 aer_cap; /* AER capability offset */
274#endif
f7625980 275 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
276 u8 msi_cap; /* MSI capability offset */
277 u8 msix_cap; /* MSI-X capability offset */
f7625980 278 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 279 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
280 u8 pin; /* which interrupt pin this device uses */
281 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
338c3149 282 unsigned long *dma_alias_mask;/* mask of enabled devfn aliases */
1da177e4
LT
283
284 struct pci_driver *driver; /* which driver has allocated this device */
285 u64 dma_mask; /* Mask of the bits of bus address this
286 device implements. Normally this is
287 0xffffffff. You only need to change
288 this if your device has broken DMA
289 or supports 64-bit transfers. */
290
4d57cdfa
FT
291 struct device_dma_parameters dma_parms;
292
1da177e4
LT
293 pci_power_t current_state; /* Current operating state. In ACPI-speak,
294 this is D0-D3, D0 being fully functional,
295 and D3 being off. */
703860ed 296 u8 pm_cap; /* PM capability offset */
337001b6
RW
297 unsigned int pme_support:5; /* Bitmask of states from which PME#
298 can be generated */
c7f48656 299 unsigned int pme_interrupt:1;
379021d5 300 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
301 unsigned int d1_support:1; /* Low power state D1 is supported */
302 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
303 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
304 unsigned int no_d3cold:1; /* D3cold is forbidden */
9d26d3a8 305 unsigned int bridge_d3:1; /* Allow D3 for bridge */
448bd857 306 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
307 unsigned int mmio_always_on:1; /* disallow turning off io/mem
308 decoding during bar sizing */
e80bb09d 309 unsigned int wakeup_prepared:1;
448bd857
HY
310 unsigned int runtime_d3cold:1; /* whether go through runtime
311 D3cold, not set for devices
312 powered on/off by the
313 corresponding bridge */
b440bde7 314 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
576243b3
KB
315 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
316 controlled exclusively by
317 user sysfs */
1ae861e6 318 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 319 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 320
7d715a6c 321#ifdef CONFIG_PCIEASPM
f7625980 322 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
323#endif
324
392a1ce7 325 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
326 struct device dev; /* Generic device interface */
327
1da177e4
LT
328 int cfg_size; /* Size of configuration space */
329
330 /*
331 * Instead of touching interrupt line and base address registers
332 * directly, use the values stored here. They might be different!
333 */
334 unsigned int irq;
4ef33685 335 struct cpumask *irq_affinity;
1da177e4
LT
336 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
337
58d9a38f 338 bool match_driver; /* Skip attaching driver */
1da177e4 339 /* These fields are used by common fixups */
f7625980 340 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
341 unsigned int multifunction:1;/* Part of multi-function device */
342 /* keep track of device state */
8a1bc901 343 unsigned int is_added:1;
1da177e4 344 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 345 unsigned int no_msi:1; /* device may not use msi */
f144d149 346 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 347 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 348 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 349 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 350 unsigned int msi_enabled:1;
99dc804d 351 unsigned int msix_enabled:1;
58c3a727 352 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 353 unsigned int ats_enabled:1; /* Address Translation Service */
9ac7849e 354 unsigned int is_managed:1;
260d703a 355 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 356 unsigned int state_saved:1;
d1b054da 357 unsigned int is_physfn:1;
dd7cc44d 358 unsigned int is_virtfn:1;
711d5779 359 unsigned int reset_fn:1;
28760489 360 unsigned int is_hotplug_bridge:1;
affb72c3
HY
361 unsigned int __aer_firmware_first_valid:1;
362 unsigned int __aer_firmware_first:1;
fbebb9fd 363 unsigned int broken_intx_masking:1;
2b28ae19 364 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 365 unsigned int irq_managed:1;
d0751b98 366 unsigned int has_secondary_link:1;
b84106b4 367 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
ba698ad4 368 pci_dev_flags_t dev_flags;
bae94d02 369 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 370
1da177e4 371 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 372 struct hlist_head saved_cap_space;
1da177e4
LT
373 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
374 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
375 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 376 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
9bb04a0c
JY
377
378#ifdef CONFIG_PCIE_PTM
379 unsigned int ptm_root:1;
380 unsigned int ptm_enabled:1;
8b2ec318 381 u8 ptm_granularity;
9bb04a0c 382#endif
ded86d8d 383#ifdef CONFIG_PCI_MSI
1c51b50c 384 const struct attribute_group **msi_irq_groups;
ded86d8d 385#endif
94e61088 386 struct pci_vpd *vpd;
466b3ddf 387#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
388 union {
389 struct pci_sriov *sriov; /* SR-IOV capability related */
390 struct pci_dev *physfn; /* the PF this VF is associated with */
391 };
67930995
BH
392 u16 ats_cap; /* ATS Capability offset */
393 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 394 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
d1b054da 395#endif
dbd3fc33 396 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 397 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 398 char *driver_override; /* Driver name to force a match */
1da177e4
LT
399};
400
dda56549
Y
401static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
402{
403#ifdef CONFIG_PCI_IOV
404 if (dev->is_virtfn)
405 dev = dev->physfn;
406#endif
dda56549
Y
407 return dev;
408}
409
3c6e6ae7 410struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 411
1da177e4
LT
412#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
413#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
414
a7369f1f
LV
415static inline int pci_channel_offline(struct pci_dev *pdev)
416{
417 return (pdev->error_state != pci_channel_io_normal);
418}
419
5a21d70d 420struct pci_host_bridge {
7b543663 421 struct device dev;
5a21d70d 422 struct pci_bus *bus; /* root bus */
14d76b68 423 struct list_head windows; /* resource_entry */
4fa2649a
YL
424 void (*release_fn)(struct pci_host_bridge *);
425 void *release_data;
e33caa82 426 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
7c7a0e94
GP
427 /* Resource alignment requirements */
428 resource_size_t (*align_resource)(struct pci_dev *dev,
429 const struct resource *res,
430 resource_size_t start,
431 resource_size_t size,
432 resource_size_t align);
5a21d70d 433};
41017f0c 434
7b543663 435#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94
GP
436
437struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
438
4fa2649a
YL
439void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
440 void (*release_fn)(struct pci_host_bridge *),
441 void *release_data);
7b543663 442
6c0cc950
RW
443int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
444
2fe2abf8
BH
445/*
446 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
447 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
448 * buses below host bridges or subtractive decode bridges) go in the list.
449 * Use pci_bus_for_each_resource() to iterate through all the resources.
450 */
451
452/*
453 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
454 * and there's no way to program the bridge with the details of the window.
455 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
456 * decode bit set, because they are explicit and can be programmed with _SRS.
457 */
458#define PCI_SUBTRACTIVE_DECODE 0x1
459
460struct pci_bus_resource {
461 struct list_head list;
462 struct resource *res;
463 unsigned int flags;
464};
4352dfd5
GKH
465
466#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
467
468struct pci_bus {
469 struct list_head node; /* node in list of buses */
470 struct pci_bus *parent; /* parent bus this bridge is on */
471 struct list_head children; /* list of child buses */
472 struct list_head devices; /* list of devices on this bus */
473 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
474 struct list_head slots; /* list of slots on this bus;
475 protected by pci_slot_mutex */
2fe2abf8
BH
476 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
477 struct list_head resources; /* address space routed to this bus */
92f02430 478 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
479
480 struct pci_ops *ops; /* configuration access functions */
c2791b80 481 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
482 void *sysdata; /* hook for sys-specific extension */
483 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
484
485 unsigned char number; /* bus number */
486 unsigned char primary; /* number of primary bridge */
3749c51a
MW
487 unsigned char max_bus_speed; /* enum pci_bus_speed */
488 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
489#ifdef CONFIG_PCI_DOMAINS_GENERIC
490 int domain_nr;
491#endif
1da177e4
LT
492
493 char name[48];
494
495 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 496 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 497 struct device *bridge;
fd7d1ced 498 struct device dev;
1da177e4
LT
499 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
500 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 501 unsigned int is_added:1;
1da177e4
LT
502};
503
fd7d1ced 504#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 505
79af72d7 506/*
f7625980 507 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 508 * false otherwise
77a0dfcd
BH
509 *
510 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
511 * This is incorrect because "virtual" buses added for SR-IOV (via
512 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
513 */
514static inline bool pci_is_root_bus(struct pci_bus *pbus)
515{
516 return !(pbus->parent);
517}
518
1c86438c
YW
519/**
520 * pci_is_bridge - check if the PCI device is a bridge
521 * @dev: PCI device
522 *
523 * Return true if the PCI device is bridge whether it has subordinate
524 * or not.
525 */
526static inline bool pci_is_bridge(struct pci_dev *dev)
527{
528 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
529 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
530}
531
c6bde215
BH
532static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
533{
534 dev = pci_physfn(dev);
535 if (pci_is_root_bus(dev->bus))
536 return NULL;
537
538 return dev->bus->self;
539}
540
6675a601
MK
541struct device *pci_get_host_bridge_device(struct pci_dev *dev);
542void pci_put_host_bridge_device(struct device *dev);
543
16cf0ebc
RW
544#ifdef CONFIG_PCI_MSI
545static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
546{
547 return pci_dev->msi_enabled || pci_dev->msix_enabled;
548}
549#else
550static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
551#endif
552
1da177e4
LT
553/*
554 * Error values that may be returned by PCI functions.
555 */
556#define PCIBIOS_SUCCESSFUL 0x00
557#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
558#define PCIBIOS_BAD_VENDOR_ID 0x83
559#define PCIBIOS_DEVICE_NOT_FOUND 0x86
560#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
561#define PCIBIOS_SET_FAILED 0x88
562#define PCIBIOS_BUFFER_TOO_SMALL 0x89
563
a6961651 564/*
f7625980 565 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
566 */
567static inline int pcibios_err_to_errno(int err)
568{
569 if (err <= PCIBIOS_SUCCESSFUL)
570 return err; /* Assume already errno */
571
572 switch (err) {
573 case PCIBIOS_FUNC_NOT_SUPPORTED:
574 return -ENOENT;
575 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 576 return -ENOTTY;
a6961651
AW
577 case PCIBIOS_DEVICE_NOT_FOUND:
578 return -ENODEV;
579 case PCIBIOS_BAD_REGISTER_NUMBER:
580 return -EFAULT;
581 case PCIBIOS_SET_FAILED:
582 return -EIO;
583 case PCIBIOS_BUFFER_TOO_SMALL:
584 return -ENOSPC;
585 }
586
d97ffe23 587 return -ERANGE;
a6961651
AW
588}
589
1da177e4
LT
590/* Low-level architecture-dependent routines */
591
592struct pci_ops {
057bd2e0
TR
593 int (*add_bus)(struct pci_bus *bus);
594 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 595 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
596 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
597 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
598};
599
b6ce068a
MW
600/*
601 * ACPI needs to be able to access PCI config space before we've done a
602 * PCI bus scan and created pci_bus structures.
603 */
f39d5b72
BH
604int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
605 int reg, int len, u32 *val);
606int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
607 int reg, int len, u32 val);
1da177e4 608
3a9ad0b4
YL
609#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
610typedef u64 pci_bus_addr_t;
611#else
612typedef u32 pci_bus_addr_t;
613#endif
614
1da177e4 615struct pci_bus_region {
3a9ad0b4
YL
616 pci_bus_addr_t start;
617 pci_bus_addr_t end;
1da177e4
LT
618};
619
620struct pci_dynids {
621 spinlock_t lock; /* protects list, index */
622 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
623};
624
f7625980
BH
625
626/*
627 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
628 * a set of callbacks in struct pci_error_handlers, that device driver
629 * will be notified of PCI bus errors, and will be driven to recovery
630 * when an error occurs.
392a1ce7
LV
631 */
632
633typedef unsigned int __bitwise pci_ers_result_t;
634
635enum pci_ers_result {
636 /* no result/none/not supported in device driver */
637 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
638
639 /* Device driver can recover without slot reset */
640 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
641
642 /* Device driver wants slot to be reset. */
643 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
644
645 /* Device has completely failed, is unrecoverable */
646 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
647
648 /* Device driver is fully recovered and operational */
649 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
650
651 /* No AER capabilities registered for the driver */
652 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
653};
654
655/* PCI bus error event callbacks */
05cca6e5 656struct pci_error_handlers {
392a1ce7
LV
657 /* PCI bus error detected on this device */
658 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 659 enum pci_channel_state error);
392a1ce7
LV
660
661 /* MMIO has been re-enabled, but not DMA */
662 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
663
664 /* PCI Express link has been reset */
665 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
666
667 /* PCI slot has been reset */
668 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
669
3ebe7f9f
KB
670 /* PCI function reset prepare or completed */
671 void (*reset_notify)(struct pci_dev *dev, bool prepare);
672
392a1ce7
LV
673 /* Device driver may resume normal operations */
674 void (*resume)(struct pci_dev *dev);
675};
676
392a1ce7 677
1da177e4
LT
678struct module;
679struct pci_driver {
680 struct list_head node;
42b21932 681 const char *name;
1da177e4
LT
682 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
683 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
684 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
685 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
686 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
687 int (*resume_early) (struct pci_dev *dev);
1da177e4 688 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 689 void (*shutdown) (struct pci_dev *dev);
1789382a 690 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 691 const struct pci_error_handlers *err_handler;
1da177e4
LT
692 struct device_driver driver;
693 struct pci_dynids dynids;
694};
695
05cca6e5 696#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4
LT
697
698/**
699 * PCI_DEVICE - macro used to describe a specific pci device
700 * @vend: the 16 bit PCI Vendor ID
701 * @dev: the 16 bit PCI Device ID
702 *
703 * This macro is used to create a struct pci_device_id that matches a
704 * specific device. The subvendor and subdevice fields will be set to
705 * PCI_ANY_ID.
706 */
707#define PCI_DEVICE(vend,dev) \
708 .vendor = (vend), .device = (dev), \
709 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
710
3d567e0e
NNS
711/**
712 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
713 * @vend: the 16 bit PCI Vendor ID
714 * @dev: the 16 bit PCI Device ID
715 * @subvend: the 16 bit PCI Subvendor ID
716 * @subdev: the 16 bit PCI Subdevice ID
717 *
718 * This macro is used to create a struct pci_device_id that matches a
719 * specific device with subsystem information.
720 */
721#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
722 .vendor = (vend), .device = (dev), \
723 .subvendor = (subvend), .subdevice = (subdev)
724
1da177e4
LT
725/**
726 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
727 * @dev_class: the class, subclass, prog-if triple for this device
728 * @dev_class_mask: the class mask for this device
729 *
730 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 731 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
732 * fields will be set to PCI_ANY_ID.
733 */
734#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
735 .class = (dev_class), .class_mask = (dev_class_mask), \
736 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
737 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
738
1597cacb
AC
739/**
740 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
741 * @vend: the vendor name
742 * @dev: the 16 bit PCI Device ID
1597cacb
AC
743 *
744 * This macro is used to create a struct pci_device_id that matches a
745 * specific PCI device. The subvendor, and subdevice fields will be set
746 * to PCI_ANY_ID. The macro allows the next field to follow as the device
747 * private data.
748 */
749
c1309040
MR
750#define PCI_VDEVICE(vend, dev) \
751 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
752 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 753
5bbe029f
BH
754enum {
755 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
756 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
757 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
758 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
759 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
760 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
761 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
762};
763
1da177e4
LT
764/* these external functions are only available when PCI support is enabled */
765#ifdef CONFIG_PCI
766
5bbe029f
BH
767extern unsigned int pci_flags;
768
769static inline void pci_set_flags(int flags) { pci_flags = flags; }
770static inline void pci_add_flags(int flags) { pci_flags |= flags; }
771static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
772static inline int pci_has_flag(int flag) { return pci_flags & flag; }
773
a58674ff 774void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
775
776enum pcie_bus_config_types {
27d868b5
KB
777 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
778 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
779 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
780 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
781 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
782};
783
784extern enum pcie_bus_config_types pcie_bus_config;
785
1da177e4
LT
786extern struct bus_type pci_bus_type;
787
f7625980
BH
788/* Do NOT directly access these two variables, unless you are arch-specific PCI
789 * code, or PCI core code. */
1da177e4 790extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 791/* Some device drivers need know if PCI is initiated */
f39d5b72 792int no_pci_devices(void);
1da177e4 793
3c449ed0 794void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 795void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
796void pcibios_add_bus(struct pci_bus *bus);
797void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 798void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 799int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 800/* Architecture-specific versions may override this (weak) */
05cca6e5 801char *pcibios_setup(char *str);
1da177e4
LT
802
803/* Used only when drivers/pci/setup.c is used */
3b7a17fc 804resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 805 resource_size_t,
e31dd6e4 806 resource_size_t);
1da177e4
LT
807void pcibios_update_irq(struct pci_dev *, int irq);
808
2d1c8618
BH
809/* Weak but can be overriden by arch */
810void pci_fixup_cardbus(struct pci_bus *);
811
1da177e4
LT
812/* Generic PCI functions used internally */
813
fc279850 814void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 815 struct resource *res);
fc279850 816void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 817 struct pci_bus_region *region);
d1fd4fb6 818void pcibios_scan_specific_bus(int busn);
f39d5b72 819struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 820void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 821struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
822struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
823 struct pci_ops *ops, void *sysdata,
824 struct list_head *resources);
98a35831
YL
825int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
826int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
827void pci_bus_release_busn_res(struct pci_bus *b);
d2a7926d
LP
828struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
829 struct pci_ops *ops, void *sysdata,
830 struct list_head *resources,
831 struct msi_controller *msi);
15856ad5 832struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
833 struct pci_ops *ops, void *sysdata,
834 struct list_head *resources);
05cca6e5
GKH
835struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
836 int busnr);
3749c51a 837void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 838struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
839 const char *name,
840 struct hotplug_slot *hotplug);
f46753c5 841void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
842#ifdef CONFIG_SYSFS
843void pci_dev_assign_slot(struct pci_dev *dev);
844#else
845static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
846#endif
1da177e4 847int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 848struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 849void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 850unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 851void pci_bus_add_device(struct pci_dev *dev);
1da177e4 852void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
853struct resource *pci_find_parent_resource(const struct pci_dev *dev,
854 struct resource *res);
c56d4450 855struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
3df425f3 856u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 857int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 858u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
859struct pci_dev *pci_dev_get(struct pci_dev *dev);
860void pci_dev_put(struct pci_dev *dev);
861void pci_remove_bus(struct pci_bus *b);
862void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 863void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
864void pci_stop_root_bus(struct pci_bus *bus);
865void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 866void pci_setup_cardbus(struct pci_bus *bus);
d366d28c 867void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
f39d5b72 868void pci_sort_breadthfirst(void);
fb8a0d9d
WM
869#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
870#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
871#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
872
873/* Generic PCI functions exported to card drivers */
874
388c8c16
JB
875enum pci_lost_interrupt_reason {
876 PCI_LOST_IRQ_NO_INFORMATION = 0,
877 PCI_LOST_IRQ_DISABLE_MSI,
878 PCI_LOST_IRQ_DISABLE_MSIX,
879 PCI_LOST_IRQ_DISABLE_ACPI,
880};
881enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
882int pci_find_capability(struct pci_dev *dev, int cap);
883int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
884int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 885int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
886int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
887int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 888struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 889
d42552c3
AM
890struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
891 struct pci_dev *from);
05cca6e5 892struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 893 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 894 struct pci_dev *from);
05cca6e5 895struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
896struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
897 unsigned int devfn);
898static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
899 unsigned int devfn)
900{
901 return pci_get_domain_bus_and_slot(0, bus, devfn);
902}
05cca6e5 903struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
904int pci_dev_present(const struct pci_device_id *ids);
905
05cca6e5
GKH
906int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
907 int where, u8 *val);
908int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
909 int where, u16 *val);
910int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
911 int where, u32 *val);
912int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
913 int where, u8 val);
914int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
915 int where, u16 val);
916int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
917 int where, u32 val);
1f94a94f
RH
918
919int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
920 int where, int size, u32 *val);
921int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
922 int where, int size, u32 val);
923int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
924 int where, int size, u32 *val);
925int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
926 int where, int size, u32 val);
927
a72b46c3 928struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 929
bf362f75 930static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 931{
05cca6e5 932 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 933}
bf362f75 934static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 935{
05cca6e5 936 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 937}
bf362f75 938static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 939 u32 *val)
1da177e4 940{
05cca6e5 941 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 942}
bf362f75 943static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 944{
05cca6e5 945 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 946}
bf362f75 947static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 948{
05cca6e5 949 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 950}
bf362f75 951static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 952 u32 val)
1da177e4 953{
05cca6e5 954 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
955}
956
8c0d3a02
JL
957int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
958int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
959int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
960int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
961int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
962 u16 clear, u16 set);
963int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
964 u32 clear, u32 set);
965
966static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
967 u16 set)
968{
969 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
970}
971
972static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
973 u32 set)
974{
975 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
976}
977
978static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
979 u16 clear)
980{
981 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
982}
983
984static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
985 u32 clear)
986{
987 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
988}
989
c63587d7
AW
990/* user-space driven config access */
991int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
992int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
993int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
994int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
995int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
996int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
997
4a7fb636 998int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
999int __must_check pci_enable_device_io(struct pci_dev *dev);
1000int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 1001int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
1002int __must_check pcim_enable_device(struct pci_dev *pdev);
1003void pcim_pin_device(struct pci_dev *pdev);
1004
296ccb08
YS
1005static inline int pci_is_enabled(struct pci_dev *pdev)
1006{
1007 return (atomic_read(&pdev->enable_cnt) > 0);
1008}
1009
9ac7849e
TH
1010static inline int pci_is_managed(struct pci_dev *pdev)
1011{
1012 return pdev->is_managed;
1013}
1014
1da177e4 1015void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1016
1017extern unsigned int pcibios_max_latency;
1da177e4 1018void pci_set_master(struct pci_dev *dev);
6a479079 1019void pci_clear_master(struct pci_dev *dev);
96c55900 1020
f7bdd12d 1021int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1022int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1023#define HAVE_PCI_SET_MWI
4a7fb636 1024int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1025int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1026void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1027void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1028bool pci_intx_mask_supported(struct pci_dev *dev);
1029bool pci_check_and_mask_intx(struct pci_dev *dev);
1030bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1031int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1032int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1033int pcix_get_max_mmrbc(struct pci_dev *dev);
1034int pcix_get_mmrbc(struct pci_dev *dev);
1035int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1036int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1037int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1038int pcie_get_mps(struct pci_dev *dev);
1039int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1040int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1041 enum pcie_link_width *width);
8c1c699f 1042int __pci_reset_function(struct pci_dev *dev);
a96d627a 1043int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1044int pci_reset_function(struct pci_dev *dev);
61cf16d8 1045int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1046int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1047int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1048int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1049int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1050int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1051int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1052void pci_reset_secondary_bus(struct pci_dev *dev);
1053void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1054void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1055void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1056int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1057int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1058int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1059bool pci_device_is_present(struct pci_dev *pdev);
08249651 1060void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4
LT
1061
1062/* ROM control related routines */
e416de5e
AC
1063int pci_enable_rom(struct pci_dev *pdev);
1064void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1065void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1066void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1067size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1068void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1069
1070/* Power management related routines */
1071int pci_save_state(struct pci_dev *dev);
1d3c16a8 1072void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1073struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1074int pci_load_saved_state(struct pci_dev *dev,
1075 struct pci_saved_state *state);
ffbdd3f7
AW
1076int pci_load_and_free_saved_state(struct pci_dev *dev,
1077 struct pci_saved_state **state);
fd0f7f73
AW
1078struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1079struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1080 u16 cap);
1081int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1082int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1083 u16 cap, unsigned int size);
0e5dd46b 1084int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1085int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1086pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1087bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1088void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1089int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1090 bool runtime, bool enable);
0235c4fc 1091int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1092int pci_prepare_to_sleep(struct pci_dev *dev);
1093int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1094bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1095bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1096void pci_pme_wakeup_bus(struct pci_bus *bus);
9d26d3a8
MW
1097void pci_d3cold_enable(struct pci_dev *dev);
1098void pci_d3cold_disable(struct pci_dev *dev);
1da177e4 1099
6cbf8214
RW
1100static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1101 bool enable)
1102{
1103 return __pci_enable_wake(dev, state, false, enable);
1104}
1da177e4 1105
425c1b22
AW
1106/* PCI Virtual Channel */
1107int pci_save_vc_state(struct pci_dev *dev);
1108void pci_restore_vc_state(struct pci_dev *dev);
1109void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1110
bb209c82
BH
1111/* For use by arch with custom probe code */
1112void set_pcie_port_type(struct pci_dev *pdev);
1113void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1114
ce5ccdef 1115/* Functions for PCI Hotplug drivers to use */
05cca6e5 1116int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1117unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1118unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1119void pci_lock_rescan_remove(void);
1120void pci_unlock_rescan_remove(void);
ce5ccdef 1121
287d19ce
SH
1122/* Vital product data routines */
1123ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1124ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
cb92148b 1125int pci_set_vpd_size(struct pci_dev *dev, size_t len);
287d19ce 1126
1da177e4 1127/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1128resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1129void pci_bus_assign_resources(const struct pci_bus *bus);
765bf9b7 1130void pci_bus_claim_resources(struct pci_bus *bus);
1da177e4
LT
1131void pci_bus_size_bridges(struct pci_bus *bus);
1132int pci_claim_resource(struct pci_dev *, int);
8505e729 1133int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1134void pci_assign_unassigned_resources(void);
6841ec68 1135void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1136void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1137void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1138void pdev_enable_device(struct pci_dev *);
842de40d 1139int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1140void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1141 int (*)(const struct pci_dev *, u8, u8));
afd29f90 1142struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1da177e4 1143#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1144int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1145int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1146void pci_release_regions(struct pci_dev *);
4a7fb636 1147int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1148int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1149void pci_release_region(struct pci_dev *, int);
c87deff7 1150int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1151int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1152void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1153
1154/* drivers/pci/bus.c */
fe830ef6
JL
1155struct pci_bus *pci_bus_get(struct pci_bus *bus);
1156void pci_bus_put(struct pci_bus *bus);
45ca9e97 1157void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1158void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1159 resource_size_t offset);
45ca9e97 1160void pci_free_resource_list(struct list_head *resources);
950334bc
BH
1161void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1162 unsigned int flags);
2fe2abf8
BH
1163struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1164void pci_bus_remove_resources(struct pci_bus *bus);
950334bc
BH
1165int devm_request_pci_bus_resources(struct device *dev,
1166 struct list_head *resources);
2fe2abf8 1167
89a74ecc 1168#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1169 for (i = 0; \
1170 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1171 i++)
89a74ecc 1172
4a7fb636
AM
1173int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1174 struct resource *res, resource_size_t size,
1175 resource_size_t align, resource_size_t min,
664c2848 1176 unsigned long type_mask,
3b7a17fc
DB
1177 resource_size_t (*alignf)(void *,
1178 const struct resource *,
b26b2d49
DB
1179 resource_size_t,
1180 resource_size_t),
4a7fb636 1181 void *alignf_data);
1da177e4 1182
8b921acf 1183
c5076cfe
TN
1184int pci_register_io_range(phys_addr_t addr, resource_size_t size);
1185unsigned long pci_address_to_pio(phys_addr_t addr);
1186phys_addr_t pci_pio_to_address(unsigned long pio);
8b921acf 1187int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
4d3f1384 1188void pci_unmap_iospace(struct resource *res);
8b921acf 1189
3a9ad0b4 1190static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1191{
1192 struct pci_bus_region region;
1193
1194 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1195 return region.start;
1196}
1197
863b18f4 1198/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1199int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1200 const char *mod_name);
bba81165
AM
1201
1202/*
1203 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1204 */
1205#define pci_register_driver(driver) \
1206 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1207
05cca6e5 1208void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1209
1210/**
1211 * module_pci_driver() - Helper macro for registering a PCI driver
1212 * @__pci_driver: pci_driver struct
1213 *
1214 * Helper macro for PCI drivers which do not do anything special in module
1215 * init/exit. This eliminates a lot of boilerplate. Each module may only
1216 * use this macro once, and calling it replaces module_init() and module_exit()
1217 */
1218#define module_pci_driver(__pci_driver) \
1219 module_driver(__pci_driver, pci_register_driver, \
1220 pci_unregister_driver)
1221
b4eb6cdb
PG
1222/**
1223 * builtin_pci_driver() - Helper macro for registering a PCI driver
1224 * @__pci_driver: pci_driver struct
1225 *
1226 * Helper macro for PCI drivers which do not do anything special in their
1227 * init code. This eliminates a lot of boilerplate. Each driver may only
1228 * use this macro once, and calling it replaces device_initcall(...)
1229 */
1230#define builtin_pci_driver(__pci_driver) \
1231 builtin_driver(__pci_driver, pci_register_driver)
1232
05cca6e5 1233struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1234int pci_add_dynid(struct pci_driver *drv,
1235 unsigned int vendor, unsigned int device,
1236 unsigned int subvendor, unsigned int subdevice,
1237 unsigned int class, unsigned int class_mask,
1238 unsigned long driver_data);
05cca6e5
GKH
1239const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1240 struct pci_dev *dev);
1241int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1242 int pass);
1da177e4 1243
70298c6e 1244void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1245 void *userdata);
ac7dc65a 1246int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1247unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1248void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1249resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1250 unsigned long type);
978d2d68 1251resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1252
3448a19d
DA
1253#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1254#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1255
deb2d2ec 1256int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1257 unsigned int command_bits, u32 flags);
fe537670 1258
4fe0d154
CH
1259#define PCI_IRQ_LEGACY (1 << 0) /* allow legacy interrupts */
1260#define PCI_IRQ_MSI (1 << 1) /* allow MSI interrupts */
1261#define PCI_IRQ_MSIX (1 << 2) /* allow MSI-X interrupts */
1262#define PCI_IRQ_AFFINITY (1 << 3) /* auto-assign affinity */
1263#define PCI_IRQ_ALL_TYPES \
1264 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
aff17164 1265
1da177e4
LT
1266/* kmem_cache style wrapper around pci_alloc_consistent() */
1267
f41b1771 1268#include <linux/pci-dma.h>
1da177e4
LT
1269#include <linux/dmapool.h>
1270
1271#define pci_pool dma_pool
1272#define pci_pool_create(name, pdev, size, align, allocation) \
1273 dma_pool_create(name, &pdev->dev, size, align, allocation)
1274#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1275#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
01a7fd33
SS
1276#define pci_pool_zalloc(pool, flags, handle) \
1277 dma_pool_zalloc(pool, flags, handle)
1da177e4
LT
1278#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1279
1da177e4 1280struct msix_entry {
16dbef4a 1281 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1282 u16 entry; /* driver uses to specify entry, OS writes */
1283};
1284
4c859804
BH
1285#ifdef CONFIG_PCI_MSI
1286int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1287void pci_msi_shutdown(struct pci_dev *dev);
1288void pci_disable_msi(struct pci_dev *dev);
4c859804 1289int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1290int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1291void pci_msix_shutdown(struct pci_dev *dev);
1292void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1293void pci_restore_msi_state(struct pci_dev *dev);
1294int pci_msi_enabled(void);
4c859804 1295int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1296static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1297{
1298 int rc = pci_enable_msi_range(dev, nvec, nvec);
1299 if (rc < 0)
1300 return rc;
1301 return 0;
1302}
4c859804
BH
1303int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1304 int minvec, int maxvec);
f7fc32cb
AG
1305static inline int pci_enable_msix_exact(struct pci_dev *dev,
1306 struct msix_entry *entries, int nvec)
1307{
1308 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1309 if (rc < 0)
1310 return rc;
1311 return 0;
1312}
aff17164
CH
1313int pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1314 unsigned int max_vecs, unsigned int flags);
1315void pci_free_irq_vectors(struct pci_dev *dev);
1316int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
ee8d41e5 1317const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
aff17164 1318
4c859804 1319#else
2ee546c4 1320static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1321static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1322static inline void pci_disable_msi(struct pci_dev *dev) { }
1323static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1324static inline int pci_enable_msix(struct pci_dev *dev,
1325 struct msix_entry *entries, int nvec)
2ee546c4
BH
1326{ return -ENOSYS; }
1327static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1328static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1329static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1330static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1331static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1332 int maxvec)
2ee546c4 1333{ return -ENOSYS; }
f7fc32cb
AG
1334static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1335{ return -ENOSYS; }
302a2523
AG
1336static inline int pci_enable_msix_range(struct pci_dev *dev,
1337 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1338{ return -ENOSYS; }
f7fc32cb
AG
1339static inline int pci_enable_msix_exact(struct pci_dev *dev,
1340 struct msix_entry *entries, int nvec)
1341{ return -ENOSYS; }
aff17164
CH
1342static inline int pci_alloc_irq_vectors(struct pci_dev *dev,
1343 unsigned int min_vecs, unsigned int max_vecs,
1344 unsigned int flags)
1345{
1346 if (min_vecs > 1)
1347 return -EINVAL;
1348 return 1;
1349}
1350static inline void pci_free_irq_vectors(struct pci_dev *dev)
1351{
1352}
1353
1354static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1355{
1356 if (WARN_ON_ONCE(nr > 0))
1357 return -EINVAL;
1358 return dev->irq;
1359}
ee8d41e5
TG
1360static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1361 int vec)
1362{
1363 return cpu_possible_mask;
1364}
1da177e4
LT
1365#endif
1366
ab0724ff 1367#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1368extern bool pcie_ports_disabled;
1369extern bool pcie_ports_auto;
ab0724ff
MT
1370#else
1371#define pcie_ports_disabled true
1372#define pcie_ports_auto false
1373#endif
415e12b2 1374
4c859804 1375#ifdef CONFIG_PCIEASPM
f39d5b72 1376bool pcie_aspm_support_enabled(void);
4c859804
BH
1377#else
1378static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1379#endif
1380
415e12b2
RW
1381#ifdef CONFIG_PCIEAER
1382void pci_no_aer(void);
1383bool pci_aer_available(void);
66b80809 1384int pci_aer_init(struct pci_dev *dev);
415e12b2
RW
1385#else
1386static inline void pci_no_aer(void) { }
1387static inline bool pci_aer_available(void) { return false; }
66b80809 1388static inline int pci_aer_init(struct pci_dev *d) { return -ENODEV; }
415e12b2
RW
1389#endif
1390
4c859804 1391#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1392void pcie_set_ecrc_checking(struct pci_dev *dev);
1393void pcie_ecrc_get_policy(char *str);
4c859804 1394#else
2ee546c4
BH
1395static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1396static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1397#endif
1398
034cd97e 1399#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1400
8b955b0d 1401#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1402/* The functions a driver should call */
1403int ht_create_irq(struct pci_dev *dev, int idx);
1404void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1405#endif /* CONFIG_HT_IRQ */
1406
edc90fee
BH
1407#ifdef CONFIG_PCI_ATS
1408/* Address Translation Service */
1409void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1410int pci_enable_ats(struct pci_dev *dev, int ps);
1411void pci_disable_ats(struct pci_dev *dev);
1412int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1413#else
ff9bee89
BH
1414static inline void pci_ats_init(struct pci_dev *d) { }
1415static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1416static inline void pci_disable_ats(struct pci_dev *d) { }
1417static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1418#endif
1419
eec097d4
BH
1420#ifdef CONFIG_PCIE_PTM
1421int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1422#else
1423static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1424{ return -EINVAL; }
1425#endif
1426
f39d5b72
BH
1427void pci_cfg_access_lock(struct pci_dev *dev);
1428bool pci_cfg_access_trylock(struct pci_dev *dev);
1429void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1430
4352dfd5
GKH
1431/*
1432 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1433 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1434 * configuration space.
1435 */
32a2eea7
JG
1436#ifdef CONFIG_PCI_DOMAINS
1437extern int pci_domains_supported;
41e5c0f8 1438int pci_get_new_domain_nr(void);
32a2eea7
JG
1439#else
1440enum { pci_domains_supported = 0 };
2ee546c4
BH
1441static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1442static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1443static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1444#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1445
670ba0c8
CM
1446/*
1447 * Generic implementation for PCI domain support. If your
1448 * architecture does not need custom management of PCI
1449 * domains then this implementation will be used
1450 */
1451#ifdef CONFIG_PCI_DOMAINS_GENERIC
1452static inline int pci_domain_nr(struct pci_bus *bus)
1453{
1454 return bus->domain_nr;
1455}
2ab51dde
TN
1456#ifdef CONFIG_ACPI
1457int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
670ba0c8 1458#else
2ab51dde
TN
1459static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1460{ return 0; }
1461#endif
9c7cb891 1462int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
670ba0c8
CM
1463#endif
1464
95a8b6ef
MT
1465/* some architectures require additional setup to direct VGA traffic */
1466typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1467 unsigned int command_bits, u32 flags);
f39d5b72 1468void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1469
be9d2e89
JT
1470static inline int
1471pci_request_io_regions(struct pci_dev *pdev, const char *name)
1472{
1473 return pci_request_selected_regions(pdev,
1474 pci_select_bars(pdev, IORESOURCE_IO), name);
1475}
1476
1477static inline void
1478pci_release_io_regions(struct pci_dev *pdev)
1479{
1480 return pci_release_selected_regions(pdev,
1481 pci_select_bars(pdev, IORESOURCE_IO));
1482}
1483
1484static inline int
1485pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1486{
1487 return pci_request_selected_regions(pdev,
1488 pci_select_bars(pdev, IORESOURCE_MEM), name);
1489}
1490
1491static inline void
1492pci_release_mem_regions(struct pci_dev *pdev)
1493{
1494 return pci_release_selected_regions(pdev,
1495 pci_select_bars(pdev, IORESOURCE_MEM));
1496}
1497
4352dfd5 1498#else /* CONFIG_PCI is not enabled */
1da177e4 1499
5bbe029f
BH
1500static inline void pci_set_flags(int flags) { }
1501static inline void pci_add_flags(int flags) { }
1502static inline void pci_clear_flags(int flags) { }
1503static inline int pci_has_flag(int flag) { return 0; }
1504
1da177e4
LT
1505/*
1506 * If the system does not have PCI, clearly these return errors. Define
1507 * these as simple inline functions to avoid hair in drivers.
1508 */
1509
05cca6e5
GKH
1510#define _PCI_NOP(o, s, t) \
1511 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1512 int where, t val) \
1da177e4 1513 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1514
1515#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1516 _PCI_NOP(o, word, u16 x) \
1517 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1518_PCI_NOP_ALL(read, *)
1519_PCI_NOP_ALL(write,)
1520
d42552c3 1521static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1522 unsigned int device,
1523 struct pci_dev *from)
2ee546c4 1524{ return NULL; }
d42552c3 1525
05cca6e5
GKH
1526static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1527 unsigned int device,
1528 unsigned int ss_vendor,
1529 unsigned int ss_device,
b08508c4 1530 struct pci_dev *from)
2ee546c4 1531{ return NULL; }
1da177e4 1532
05cca6e5
GKH
1533static inline struct pci_dev *pci_get_class(unsigned int class,
1534 struct pci_dev *from)
2ee546c4 1535{ return NULL; }
1da177e4
LT
1536
1537#define pci_dev_present(ids) (0)
ed4aaadb 1538#define no_pci_devices() (1)
1da177e4
LT
1539#define pci_dev_put(dev) do { } while (0)
1540
2ee546c4
BH
1541static inline void pci_set_master(struct pci_dev *dev) { }
1542static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1543static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1544static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1545{ return -EBUSY; }
05cca6e5
GKH
1546static inline int __pci_register_driver(struct pci_driver *drv,
1547 struct module *owner)
2ee546c4 1548{ return 0; }
05cca6e5 1549static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1550{ return 0; }
1551static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1552static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1553{ return 0; }
05cca6e5
GKH
1554static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1555 int cap)
2ee546c4 1556{ return 0; }
05cca6e5 1557static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1558{ return 0; }
05cca6e5 1559
1da177e4 1560/* Power management related routines */
2ee546c4
BH
1561static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1562static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1563static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1564{ return 0; }
3449248c 1565static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1566{ return 0; }
05cca6e5
GKH
1567static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1568 pm_message_t state)
2ee546c4 1569{ return PCI_D0; }
05cca6e5
GKH
1570static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1571 int enable)
2ee546c4 1572{ return 0; }
48a92a81 1573
afd29f90
MW
1574static inline struct resource *pci_find_resource(struct pci_dev *dev,
1575 struct resource *res)
1576{ return NULL; }
05cca6e5 1577static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1578{ return -EIO; }
1579static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1580
c5076cfe
TN
1581static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1582
2ee546c4 1583static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1584static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1585{ return 0; }
2ee546c4 1586static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1587
d80d0217
RD
1588static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1589{ return NULL; }
d80d0217
RD
1590static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1591 unsigned int devfn)
1592{ return NULL; }
d80d0217
RD
1593static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1594 unsigned int devfn)
1595{ return NULL; }
1596
2ee546c4
BH
1597static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1598static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1599static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1600
fb8a0d9d
WM
1601#define dev_is_pci(d) (false)
1602#define dev_is_pf(d) (false)
1603#define dev_num_vf(d) (0)
4352dfd5 1604#endif /* CONFIG_PCI */
1da177e4 1605
4352dfd5
GKH
1606/* Include architecture-dependent settings and functions */
1607
1608#include <asm/pci.h>
1da177e4 1609
92016ba5
JO
1610#ifndef pci_root_bus_fwnode
1611#define pci_root_bus_fwnode(bus) NULL
1612#endif
1613
1da177e4
LT
1614/* these helpers provide future and backwards compatibility
1615 * for accessing popular PCI BAR info */
05cca6e5
GKH
1616#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1617#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1618#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1619#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1620 ((pci_resource_start((dev), (bar)) == 0 && \
1621 pci_resource_end((dev), (bar)) == \
1622 pci_resource_start((dev), (bar))) ? 0 : \
1623 \
1624 (pci_resource_end((dev), (bar)) - \
1625 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1626
1627/* Similar to the helpers above, these manipulate per-pci_dev
1628 * driver-specific data. They are really just a wrapper around
1629 * the generic device structure functions of these calls.
1630 */
05cca6e5 1631static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1632{
1633 return dev_get_drvdata(&pdev->dev);
1634}
1635
05cca6e5 1636static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1637{
1638 dev_set_drvdata(&pdev->dev, data);
1639}
1640
1641/* If you want to know what to call your pci_dev, ask this function.
1642 * Again, it's a wrapper around the generic device.
1643 */
2fc90f61 1644static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1645{
c6c4f070 1646 return dev_name(&pdev->dev);
1da177e4
LT
1647}
1648
2311b1f2
ME
1649
1650/* Some archs don't want to expose struct resource to userland as-is
1651 * in sysfs and /proc
1652 */
8221a013
BH
1653#ifdef HAVE_ARCH_PCI_RESOURCE_TO_USER
1654void pci_resource_to_user(const struct pci_dev *dev, int bar,
1655 const struct resource *rsrc,
1656 resource_size_t *start, resource_size_t *end);
1657#else
2311b1f2 1658static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1659 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1660 resource_size_t *end)
2311b1f2
ME
1661{
1662 *start = rsrc->start;
1663 *end = rsrc->end;
1664}
1665#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1666
1667
1da177e4
LT
1668/*
1669 * The world is not perfect and supplies us with broken PCI devices.
1670 * For at least a part of these bugs we need a work-around, so both
1671 * generic (drivers/pci/quirks.c) and per-architecture code can define
1672 * fixup hooks to be called for particular buggy devices.
1673 */
1674
1675struct pci_fixup {
f4ca5c6a
YL
1676 u16 vendor; /* You can use PCI_ANY_ID here of course */
1677 u16 device; /* You can use PCI_ANY_ID here of course */
1678 u32 class; /* You can use PCI_ANY_ID here too */
1679 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1680 void (*hook)(struct pci_dev *dev);
1681};
1682
1683enum pci_fixup_pass {
1684 pci_fixup_early, /* Before probing BARs */
1685 pci_fixup_header, /* After reading configuration header */
1686 pci_fixup_final, /* Final phase of device fixups */
1687 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1688 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1689 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1690 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1691 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1692};
1693
1694/* Anonymous variables would be nice... */
f4ca5c6a
YL
1695#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1696 class_shift, hook) \
ecf61c78 1697 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1698 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1699 = { vendor, device, class, class_shift, hook };
1700
1701#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1702 class_shift, hook) \
1703 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1704 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1705#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1706 class_shift, hook) \
1707 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1708 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1709#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1710 class_shift, hook) \
1711 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1712 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1713#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1714 class_shift, hook) \
1715 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1716 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1717#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1718 class_shift, hook) \
1719 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1720 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1721 class_shift, hook)
1722#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1723 class_shift, hook) \
1724 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1725 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1726 class, class_shift, hook)
1727#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1728 class_shift, hook) \
1729 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1730 suspend##hook, vendor, device, class, \
f4ca5c6a 1731 class_shift, hook)
7d2a01b8
AN
1732#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1733 class_shift, hook) \
1734 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1735 suspend_late##hook, vendor, device, \
1736 class, class_shift, hook)
f4ca5c6a 1737
1da177e4
LT
1738#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1739 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1740 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1741#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1742 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1743 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1744#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1745 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1746 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1747#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1748 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1749 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1750#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1751 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1752 resume##hook, vendor, device, \
f4ca5c6a 1753 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1754#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1755 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1756 resume_early##hook, vendor, device, \
f4ca5c6a 1757 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1758#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1759 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1760 suspend##hook, vendor, device, \
f4ca5c6a 1761 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1762#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1763 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1764 suspend_late##hook, vendor, device, \
1765 PCI_ANY_ID, 0, hook)
1da177e4 1766
93177a74 1767#ifdef CONFIG_PCI_QUIRKS
1da177e4 1768void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1769int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
c1d61c9b 1770int pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1771#else
1772static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1773 struct pci_dev *dev) { }
ad805758
AW
1774static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1775 u16 acs_flags)
1776{
1777 return -ENOTTY;
1778}
c1d61c9b
AW
1779static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
1780{
1781 return -ENOTTY;
1782}
93177a74 1783#endif
1da177e4 1784
05cca6e5 1785void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1786void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1787void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1788int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1789int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1790 const char *name);
fb7ebfe4 1791void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1792
1da177e4 1793extern int pci_pci_problems;
236561e5 1794#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1795#define PCIPCI_TRITON 2
1796#define PCIPCI_NATOMA 4
1797#define PCIPCI_VIAETBF 8
1798#define PCIPCI_VSFX 16
236561e5
AC
1799#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1800#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1801
4516a618
AN
1802extern unsigned long pci_cardbus_io_size;
1803extern unsigned long pci_cardbus_mem_size;
15856ad5 1804extern u8 pci_dfl_cache_line_size;
ac1aa47b 1805extern u8 pci_cache_line_size;
4516a618 1806
28760489
EB
1807extern unsigned long pci_hotplug_io_size;
1808extern unsigned long pci_hotplug_mem_size;
e16b4660 1809extern unsigned long pci_hotplug_bus_size;
28760489 1810
f7625980 1811/* Architecture-specific versions may override these (weak) */
19792a08 1812void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1813void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1814int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1815 enum pcie_reset_state state);
eca0d467 1816int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1817void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1818void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1819int pcibios_alloc_irq(struct pci_dev *dev);
1820void pcibios_free_irq(struct pci_dev *dev);
575e3348 1821
699c1985
SO
1822#ifdef CONFIG_HIBERNATE_CALLBACKS
1823extern struct dev_pm_ops pcibios_pm_ops;
1824#endif
1825
935c760e 1826#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
f39d5b72
BH
1827void __init pci_mmcfg_early_init(void);
1828void __init pci_mmcfg_late_init(void);
7752d5cf 1829#else
bb63b421 1830static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1831static inline void pci_mmcfg_late_init(void) { }
1832#endif
1833
642c92da 1834int pci_ext_cfg_avail(void);
0ef5f8f6 1835
1684f5dd 1836void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1837void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1838
dd7cc44d 1839#ifdef CONFIG_PCI_IOV
b07579c0
WY
1840int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1841int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1842
f39d5b72
BH
1843int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1844void pci_disable_sriov(struct pci_dev *dev);
c194f7ea
WY
1845int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset);
1846void pci_iov_remove_virtfn(struct pci_dev *dev, int id, int reset);
f39d5b72 1847int pci_num_vf(struct pci_dev *dev);
5a8eb242 1848int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1849int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1850int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1851resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1852#else
b07579c0
WY
1853static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1854{
1855 return -ENOSYS;
1856}
1857static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1858{
1859 return -ENOSYS;
1860}
dd7cc44d 1861static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 1862{ return -ENODEV; }
c194f7ea
WY
1863static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset)
1864{
1865 return -ENOSYS;
1866}
1867static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
1868 int id, int reset) { }
2ee546c4 1869static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1870static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1871static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1872{ return 0; }
bff73156 1873static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1874{ return 0; }
bff73156 1875static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1876{ return 0; }
0e6c9122
WY
1877static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1878{ return 0; }
dd7cc44d
YZ
1879#endif
1880
c825bc94 1881#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1882void pci_hp_create_module_link(struct pci_slot *pci_slot);
1883void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1884#endif
1885
d7b7e605
KK
1886/**
1887 * pci_pcie_cap - get the saved PCIe capability offset
1888 * @dev: PCI device
1889 *
1890 * PCIe capability offset is calculated at PCI device initialization
1891 * time and saved in the data structure. This function returns saved
1892 * PCIe capability offset. Using this instead of pci_find_capability()
1893 * reduces unnecessary search in the PCI configuration space. If you
1894 * need to calculate PCIe capability offset from raw device for some
1895 * reasons, please use pci_find_capability() instead.
1896 */
1897static inline int pci_pcie_cap(struct pci_dev *dev)
1898{
1899 return dev->pcie_cap;
1900}
1901
7eb776c4
KK
1902/**
1903 * pci_is_pcie - check if the PCI device is PCI Express capable
1904 * @dev: PCI device
1905 *
a895c28a 1906 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1907 */
1908static inline bool pci_is_pcie(struct pci_dev *dev)
1909{
a895c28a 1910 return pci_pcie_cap(dev);
7eb776c4
KK
1911}
1912
7c9c003c
MS
1913/**
1914 * pcie_caps_reg - get the PCIe Capabilities Register
1915 * @dev: PCI device
1916 */
1917static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1918{
1919 return dev->pcie_flags_reg;
1920}
1921
786e2288
YW
1922/**
1923 * pci_pcie_type - get the PCIe device/port type
1924 * @dev: PCI device
1925 */
1926static inline int pci_pcie_type(const struct pci_dev *dev)
1927{
1c531d82 1928 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1929}
1930
e784930b
JT
1931static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
1932{
1933 while (1) {
1934 if (!pci_is_pcie(dev))
1935 break;
1936 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
1937 return dev;
1938 if (!dev->bus->self)
1939 break;
1940 dev = dev->bus->self;
1941 }
1942 return NULL;
1943}
1944
5d990b62 1945void pci_request_acs(void);
ad805758
AW
1946bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1947bool pci_acs_path_enabled(struct pci_dev *start,
1948 struct pci_dev *end, u16 acs_flags);
a2ce7662 1949
7ad506fa 1950#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1951#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1952
1953/* Large Resource Data Type Tag Item Names */
1954#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1955#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1956#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1957
1958#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1959#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1960#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1961
1962/* Small Resource Data Type Tag Item Names */
9eb45d5c 1963#define PCI_VPD_STIN_END 0x0f /* End */
7ad506fa 1964
9eb45d5c 1965#define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
7ad506fa
MC
1966
1967#define PCI_VPD_SRDT_TIN_MASK 0x78
1968#define PCI_VPD_SRDT_LEN_MASK 0x07
9eb45d5c 1969#define PCI_VPD_LRDT_TIN_MASK 0x7f
7ad506fa
MC
1970
1971#define PCI_VPD_LRDT_TAG_SIZE 3
1972#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1973
e1d5bdab
MC
1974#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1975
4067a854
MC
1976#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1977#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1978#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1979#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1980
a2ce7662
MC
1981/**
1982 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1983 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1984 *
1985 * Returns the extracted Large Resource Data Type length.
1986 */
1987static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1988{
1989 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1990}
1991
9eb45d5c
HR
1992/**
1993 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
1994 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1995 *
1996 * Returns the extracted Large Resource Data Type Tag item.
1997 */
1998static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
1999{
2000 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
2001}
2002
7ad506fa
MC
2003/**
2004 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
2005 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2006 *
2007 * Returns the extracted Small Resource Data Type length.
2008 */
2009static inline u8 pci_vpd_srdt_size(const u8 *srdt)
2010{
2011 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
2012}
2013
9eb45d5c
HR
2014/**
2015 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
2016 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2017 *
2018 * Returns the extracted Small Resource Data Type Tag Item.
2019 */
2020static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
2021{
2022 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
2023}
2024
e1d5bdab
MC
2025/**
2026 * pci_vpd_info_field_size - Extracts the information field length
2027 * @lrdt: Pointer to the beginning of an information field header
2028 *
2029 * Returns the extracted information field length.
2030 */
2031static inline u8 pci_vpd_info_field_size(const u8 *info_field)
2032{
2033 return info_field[2];
2034}
2035
b55ac1b2
MC
2036/**
2037 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2038 * @buf: Pointer to buffered vpd data
2039 * @off: The offset into the buffer at which to begin the search
2040 * @len: The length of the vpd buffer
2041 * @rdt: The Resource Data Type to search for
2042 *
2043 * Returns the index where the Resource Data Type was found or
2044 * -ENOENT otherwise.
2045 */
2046int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2047
4067a854
MC
2048/**
2049 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2050 * @buf: Pointer to buffered vpd data
2051 * @off: The offset into the buffer at which to begin the search
2052 * @len: The length of the buffer area, relative to off, in which to search
2053 * @kw: The keyword to search for
2054 *
2055 * Returns the index where the information field keyword was found or
2056 * -ENOENT otherwise.
2057 */
2058int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2059 unsigned int len, const char *kw);
2060
98d9f30c
BH
2061/* PCI <-> OF binding helpers */
2062#ifdef CONFIG_OF
2063struct device_node;
b165e2b6 2064struct irq_domain;
f39d5b72
BH
2065void pci_set_of_node(struct pci_dev *dev);
2066void pci_release_of_node(struct pci_dev *dev);
2067void pci_set_bus_of_node(struct pci_bus *bus);
2068void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 2069struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
2070
2071/* Arch may override this (weak) */
723ec4d0 2072struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 2073
3df425f3
JC
2074static inline struct device_node *
2075pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
2076{
2077 return pdev ? pdev->dev.of_node : NULL;
2078}
2079
ef3b4f8c
BH
2080static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2081{
2082 return bus ? bus->dev.of_node : NULL;
2083}
2084
98d9f30c
BH
2085#else /* CONFIG_OF */
2086static inline void pci_set_of_node(struct pci_dev *dev) { }
2087static inline void pci_release_of_node(struct pci_dev *dev) { }
2088static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
2089static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
2090static inline struct device_node *
2091pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
2092static inline struct irq_domain *
2093pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
2094#endif /* CONFIG_OF */
2095
471036b2
SS
2096#ifdef CONFIG_ACPI
2097struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2098
2099void
2100pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2101#else
2102static inline struct irq_domain *
2103pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
2104#endif
2105
eb740b5f
GS
2106#ifdef CONFIG_EEH
2107static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2108{
2109 return pdev->dev.archdata.edev;
2110}
2111#endif
2112
f0af9593 2113void pci_add_dma_alias(struct pci_dev *dev, u8 devfn);
338c3149 2114bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
c25dc828
AW
2115int pci_for_each_dma_alias(struct pci_dev *pdev,
2116 int (*fn)(struct pci_dev *pdev,
2117 u16 alias, void *data), void *data);
2118
ce052984
EZ
2119/* helper functions for operation of device flag */
2120static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2121{
2122 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2123}
2124static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2125{
2126 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2127}
2128static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2129{
2130 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2131}
19bdb6e4
AW
2132
2133/**
2134 * pci_ari_enabled - query ARI forwarding status
2135 * @bus: the PCI bus
2136 *
2137 * Returns true if ARI forwarding is enabled.
2138 */
2139static inline bool pci_ari_enabled(struct pci_bus *bus)
2140{
2141 return bus->self && bus->self->ari_enabled;
2142}
bc4b024a
CH
2143
2144/* provide the legacy pci_dma_* API */
2145#include <linux/pci-dma-compat.h>
2146
1da177e4 2147#endif /* LINUX_PCI_H */