]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
PCI: Add function 1 DMA alias quirk for Marvell devices
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
607ca46e 32#include <uapi/linux/pci.h>
1da177e4 33
7e7a43c3
AB
34#include <linux/pci_ids.h>
35
85467136
SK
36/*
37 * The PCI interface treats multi-function devices as independent
38 * devices. The slot/function address of each device is encoded
39 * in a single byte as follows:
40 *
41 * 7:3 = slot
42 * 2:0 = function
f7625980
BH
43 *
44 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 45 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 46 * the following kernel-only defines are being added here.
85467136
SK
47 */
48#define PCI_DEVID(bus, devfn) ((((u16)bus) << 8) | devfn)
49/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
50#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
51
f46753c5
AC
52/* pci_slot represents a physical slot */
53struct pci_slot {
54 struct pci_bus *bus; /* The bus this slot is on */
55 struct list_head list; /* node in list of slots on this bus */
56 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
57 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
58 struct kobject kobj;
59};
60
0ad772ec
AC
61static inline const char *pci_slot_name(const struct pci_slot *slot)
62{
63 return kobject_name(&slot->kobj);
64}
65
1da177e4
LT
66/* File state for mmap()s on /proc/bus/pci/X/Y */
67enum pci_mmap_state {
68 pci_mmap_io,
69 pci_mmap_mem
70};
71
72/* This defines the direction arg to the DMA mapping routines. */
73#define PCI_DMA_BIDIRECTIONAL 0
74#define PCI_DMA_TODEVICE 1
75#define PCI_DMA_FROMDEVICE 2
76#define PCI_DMA_NONE 3
77
fde09c6d
YZ
78/*
79 * For PCI devices, the region numbers are assigned this way:
80 */
81enum {
82 /* #0-5: standard PCI resources */
83 PCI_STD_RESOURCES,
84 PCI_STD_RESOURCE_END = 5,
85
86 /* #6: expansion ROM resource */
87 PCI_ROM_RESOURCE,
88
d1b054da
YZ
89 /* device specific resources */
90#ifdef CONFIG_PCI_IOV
91 PCI_IOV_RESOURCES,
92 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
93#endif
94
fde09c6d
YZ
95 /* resources assigned to buses behind the bridge */
96#define PCI_BRIDGE_RESOURCE_NUM 4
97
98 PCI_BRIDGE_RESOURCES,
99 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
100 PCI_BRIDGE_RESOURCE_NUM - 1,
101
102 /* total resources associated with a PCI device */
103 PCI_NUM_RESOURCES,
104
105 /* preserve this for compatibility */
cda57bf9 106 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 107};
1da177e4
LT
108
109typedef int __bitwise pci_power_t;
110
4352dfd5
GKH
111#define PCI_D0 ((pci_power_t __force) 0)
112#define PCI_D1 ((pci_power_t __force) 1)
113#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
114#define PCI_D3hot ((pci_power_t __force) 3)
115#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 116#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 117#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 118
00240c38
AS
119/* Remember to update this when the list above changes! */
120extern const char *pci_power_names[];
121
122static inline const char *pci_power_name(pci_power_t state)
123{
124 return pci_power_names[1 + (int) state];
125}
126
448bd857
HY
127#define PCI_PM_D2_DELAY 200
128#define PCI_PM_D3_WAIT 10
129#define PCI_PM_D3COLD_WAIT 100
130#define PCI_PM_BUS_WAIT 50
aa8c6c93 131
392a1ce7
LV
132/** The pci_channel state describes connectivity between the CPU and
133 * the pci device. If some PCI bus between here and the pci device
134 * has crashed or locked up, this info is reflected here.
135 */
136typedef unsigned int __bitwise pci_channel_state_t;
137
138enum pci_channel_state {
139 /* I/O channel is in normal state */
140 pci_channel_io_normal = (__force pci_channel_state_t) 1,
141
142 /* I/O to channel is blocked */
143 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
144
145 /* PCI card is dead */
146 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
147};
148
f7bdd12d
BK
149typedef unsigned int __bitwise pcie_reset_state_t;
150
151enum pcie_reset_state {
152 /* Reset is NOT asserted (Use to deassert reset) */
153 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
154
f7625980 155 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
156 pcie_warm_reset = (__force pcie_reset_state_t) 2,
157
f7625980 158 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
159 pcie_hot_reset = (__force pcie_reset_state_t) 3
160};
161
ba698ad4
DM
162typedef unsigned short __bitwise pci_dev_flags_t;
163enum pci_dev_flags {
164 /* INTX_DISABLE in PCI_COMMAND register disables MSI
165 * generation too.
166 */
6b121592 167 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 168 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 169 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 170 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 171 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 172 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 173 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
174 /* Flag to indicate the device uses dma_alias_devfn */
175 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
ba698ad4
DM
176};
177
e1d3a908
SA
178enum pci_irq_reroute_variant {
179 INTEL_IRQ_REROUTE_VARIANT = 1,
180 MAX_IRQ_REROUTE_VARIANTS = 3
181};
182
6e325a62
MT
183typedef unsigned short __bitwise pci_bus_flags_t;
184enum pci_bus_flags {
d556ad4b
PO
185 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
186 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
187};
188
59da381e
JK
189/* These values come from the PCI Express Spec */
190enum pcie_link_width {
191 PCIE_LNK_WIDTH_RESRV = 0x00,
192 PCIE_LNK_X1 = 0x01,
193 PCIE_LNK_X2 = 0x02,
194 PCIE_LNK_X4 = 0x04,
195 PCIE_LNK_X8 = 0x08,
196 PCIE_LNK_X12 = 0x0C,
197 PCIE_LNK_X16 = 0x10,
198 PCIE_LNK_X32 = 0x20,
199 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
200};
201
536c8cb4
MW
202/* Based on the PCI Hotplug Spec, but some values are made up by us */
203enum pci_bus_speed {
204 PCI_SPEED_33MHz = 0x00,
205 PCI_SPEED_66MHz = 0x01,
206 PCI_SPEED_66MHz_PCIX = 0x02,
207 PCI_SPEED_100MHz_PCIX = 0x03,
208 PCI_SPEED_133MHz_PCIX = 0x04,
209 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
210 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
211 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
212 PCI_SPEED_66MHz_PCIX_266 = 0x09,
213 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
214 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
215 AGP_UNKNOWN = 0x0c,
216 AGP_1X = 0x0d,
217 AGP_2X = 0x0e,
218 AGP_4X = 0x0f,
219 AGP_8X = 0x10,
536c8cb4
MW
220 PCI_SPEED_66MHz_PCIX_533 = 0x11,
221 PCI_SPEED_100MHz_PCIX_533 = 0x12,
222 PCI_SPEED_133MHz_PCIX_533 = 0x13,
223 PCIE_SPEED_2_5GT = 0x14,
224 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 225 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
226 PCI_SPEED_UNKNOWN = 0xff,
227};
228
24a4742f 229struct pci_cap_saved_data {
fd0f7f73
AW
230 u16 cap_nr;
231 bool cap_extended;
24a4742f 232 unsigned int size;
41017f0c
SL
233 u32 data[0];
234};
235
24a4742f
AW
236struct pci_cap_saved_state {
237 struct hlist_node next;
238 struct pci_cap_saved_data cap;
239};
240
7d715a6c 241struct pcie_link_state;
ee69439c 242struct pci_vpd;
d1b054da 243struct pci_sriov;
302b4215 244struct pci_ats;
ee69439c 245
1da177e4
LT
246/*
247 * The pci_dev structure is used to describe PCI devices.
248 */
249struct pci_dev {
1da177e4
LT
250 struct list_head bus_list; /* node in per-bus list */
251 struct pci_bus *bus; /* bus this device is on */
252 struct pci_bus *subordinate; /* bus this device bridges to */
253
254 void *sysdata; /* hook for sys-specific extension */
255 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 256 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
257
258 unsigned int devfn; /* encoded device & function index */
259 unsigned short vendor;
260 unsigned short device;
261 unsigned short subsystem_vendor;
262 unsigned short subsystem_device;
263 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 264 u8 revision; /* PCI revision, low byte of class word */
1da177e4 265 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 266 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
267 u8 msi_cap; /* MSI capability offset */
268 u8 msix_cap; /* MSI-X capability offset */
f7625980 269 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 270 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
271 u8 pin; /* which interrupt pin this device uses */
272 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 273 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
274
275 struct pci_driver *driver; /* which driver has allocated this device */
276 u64 dma_mask; /* Mask of the bits of bus address this
277 device implements. Normally this is
278 0xffffffff. You only need to change
279 this if your device has broken DMA
280 or supports 64-bit transfers. */
281
4d57cdfa
FT
282 struct device_dma_parameters dma_parms;
283
1da177e4
LT
284 pci_power_t current_state; /* Current operating state. In ACPI-speak,
285 this is D0-D3, D0 being fully functional,
286 and D3 being off. */
703860ed 287 u8 pm_cap; /* PM capability offset */
337001b6
RW
288 unsigned int pme_support:5; /* Bitmask of states from which PME#
289 can be generated */
c7f48656 290 unsigned int pme_interrupt:1;
379021d5 291 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
292 unsigned int d1_support:1; /* Low power state D1 is supported */
293 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
294 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
295 unsigned int no_d3cold:1; /* D3cold is forbidden */
296 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
297 unsigned int mmio_always_on:1; /* disallow turning off io/mem
298 decoding during bar sizing */
e80bb09d 299 unsigned int wakeup_prepared:1;
448bd857
HY
300 unsigned int runtime_d3cold:1; /* whether go through runtime
301 D3cold, not set for devices
302 powered on/off by the
303 corresponding bridge */
1ae861e6 304 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 305 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 306
7d715a6c 307#ifdef CONFIG_PCIEASPM
f7625980 308 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
309#endif
310
392a1ce7 311 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
312 struct device dev; /* Generic device interface */
313
1da177e4
LT
314 int cfg_size; /* Size of configuration space */
315
316 /*
317 * Instead of touching interrupt line and base address registers
318 * directly, use the values stored here. They might be different!
319 */
320 unsigned int irq;
321 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
322
58d9a38f 323 bool match_driver; /* Skip attaching driver */
1da177e4 324 /* These fields are used by common fixups */
f7625980 325 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
326 unsigned int multifunction:1;/* Part of multi-function device */
327 /* keep track of device state */
8a1bc901 328 unsigned int is_added:1;
1da177e4 329 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 330 unsigned int no_msi:1; /* device may not use msi */
fb51ccbf 331 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 332 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 333 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 334 unsigned int msi_enabled:1;
99dc804d 335 unsigned int msix_enabled:1;
58c3a727 336 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 337 unsigned int is_managed:1;
260d703a 338 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 339 unsigned int state_saved:1;
d1b054da 340 unsigned int is_physfn:1;
dd7cc44d 341 unsigned int is_virtfn:1;
711d5779 342 unsigned int reset_fn:1;
28760489 343 unsigned int is_hotplug_bridge:1;
affb72c3
HY
344 unsigned int __aer_firmware_first_valid:1;
345 unsigned int __aer_firmware_first:1;
fbebb9fd 346 unsigned int broken_intx_masking:1;
2b28ae19 347 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
ba698ad4 348 pci_dev_flags_t dev_flags;
bae94d02 349 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 350
1da177e4 351 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 352 struct hlist_head saved_cap_space;
1da177e4
LT
353 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
354 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
355 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 356 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 357#ifdef CONFIG_PCI_MSI
4aa9bc95 358 struct list_head msi_list;
1c51b50c 359 const struct attribute_group **msi_irq_groups;
ded86d8d 360#endif
94e61088 361 struct pci_vpd *vpd;
466b3ddf 362#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
363 union {
364 struct pci_sriov *sriov; /* SR-IOV capability related */
365 struct pci_dev *physfn; /* the PF this VF is associated with */
366 };
302b4215 367 struct pci_ats *ats; /* Address Translation Service */
d1b054da 368#endif
dbd3fc33 369 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 370 size_t romlen; /* Length of ROM if it's not from the BAR */
1da177e4
LT
371};
372
dda56549
Y
373static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
374{
375#ifdef CONFIG_PCI_IOV
376 if (dev->is_virtfn)
377 dev = dev->physfn;
378#endif
dda56549
Y
379 return dev;
380}
381
3c6e6ae7 382struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 383
1da177e4
LT
384#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
385#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
386
a7369f1f
LV
387static inline int pci_channel_offline(struct pci_dev *pdev)
388{
389 return (pdev->error_state != pci_channel_io_normal);
390}
391
0efd5aab
BH
392struct pci_host_bridge_window {
393 struct list_head list;
394 struct resource *res; /* host bridge aperture (CPU address) */
395 resource_size_t offset; /* bus address + offset = CPU address */
396};
41017f0c 397
5a21d70d 398struct pci_host_bridge {
7b543663 399 struct device dev;
5a21d70d 400 struct pci_bus *bus; /* root bus */
0efd5aab 401 struct list_head windows; /* pci_host_bridge_windows */
4fa2649a
YL
402 void (*release_fn)(struct pci_host_bridge *);
403 void *release_data;
5a21d70d 404};
41017f0c 405
7b543663 406#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
407void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
408 void (*release_fn)(struct pci_host_bridge *),
409 void *release_data);
7b543663 410
6c0cc950
RW
411int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
412
2fe2abf8
BH
413/*
414 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
415 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
416 * buses below host bridges or subtractive decode bridges) go in the list.
417 * Use pci_bus_for_each_resource() to iterate through all the resources.
418 */
419
420/*
421 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
422 * and there's no way to program the bridge with the details of the window.
423 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
424 * decode bit set, because they are explicit and can be programmed with _SRS.
425 */
426#define PCI_SUBTRACTIVE_DECODE 0x1
427
428struct pci_bus_resource {
429 struct list_head list;
430 struct resource *res;
431 unsigned int flags;
432};
4352dfd5
GKH
433
434#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
435
436struct pci_bus {
437 struct list_head node; /* node in list of buses */
438 struct pci_bus *parent; /* parent bus this bridge is on */
439 struct list_head children; /* list of child buses */
440 struct list_head devices; /* list of devices on this bus */
441 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 442 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
443 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
444 struct list_head resources; /* address space routed to this bus */
92f02430 445 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
446
447 struct pci_ops *ops; /* configuration access functions */
0cbdcfcf 448 struct msi_chip *msi; /* MSI controller */
1da177e4
LT
449 void *sysdata; /* hook for sys-specific extension */
450 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
451
452 unsigned char number; /* bus number */
453 unsigned char primary; /* number of primary bridge */
3749c51a
MW
454 unsigned char max_bus_speed; /* enum pci_bus_speed */
455 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
456
457 char name[48];
458
459 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 460 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 461 struct device *bridge;
fd7d1ced 462 struct device dev;
1da177e4
LT
463 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
464 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 465 unsigned int is_added:1;
1da177e4
LT
466};
467
fd7d1ced 468#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 469
79af72d7 470/*
f7625980 471 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 472 * false otherwise
77a0dfcd
BH
473 *
474 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
475 * This is incorrect because "virtual" buses added for SR-IOV (via
476 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
477 */
478static inline bool pci_is_root_bus(struct pci_bus *pbus)
479{
480 return !(pbus->parent);
481}
482
c6bde215
BH
483static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
484{
485 dev = pci_physfn(dev);
486 if (pci_is_root_bus(dev->bus))
487 return NULL;
488
489 return dev->bus->self;
490}
491
16cf0ebc
RW
492#ifdef CONFIG_PCI_MSI
493static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
494{
495 return pci_dev->msi_enabled || pci_dev->msix_enabled;
496}
497#else
498static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
499#endif
500
1da177e4
LT
501/*
502 * Error values that may be returned by PCI functions.
503 */
504#define PCIBIOS_SUCCESSFUL 0x00
505#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
506#define PCIBIOS_BAD_VENDOR_ID 0x83
507#define PCIBIOS_DEVICE_NOT_FOUND 0x86
508#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
509#define PCIBIOS_SET_FAILED 0x88
510#define PCIBIOS_BUFFER_TOO_SMALL 0x89
511
a6961651 512/*
f7625980 513 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
514 */
515static inline int pcibios_err_to_errno(int err)
516{
517 if (err <= PCIBIOS_SUCCESSFUL)
518 return err; /* Assume already errno */
519
520 switch (err) {
521 case PCIBIOS_FUNC_NOT_SUPPORTED:
522 return -ENOENT;
523 case PCIBIOS_BAD_VENDOR_ID:
524 return -EINVAL;
525 case PCIBIOS_DEVICE_NOT_FOUND:
526 return -ENODEV;
527 case PCIBIOS_BAD_REGISTER_NUMBER:
528 return -EFAULT;
529 case PCIBIOS_SET_FAILED:
530 return -EIO;
531 case PCIBIOS_BUFFER_TOO_SMALL:
532 return -ENOSPC;
533 }
534
535 return -ENOTTY;
536}
537
1da177e4
LT
538/* Low-level architecture-dependent routines */
539
540struct pci_ops {
541 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
542 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
543};
544
b6ce068a
MW
545/*
546 * ACPI needs to be able to access PCI config space before we've done a
547 * PCI bus scan and created pci_bus structures.
548 */
f39d5b72
BH
549int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
550 int reg, int len, u32 *val);
551int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
552 int reg, int len, u32 val);
1da177e4
LT
553
554struct pci_bus_region {
0a5ef7b9
BH
555 dma_addr_t start;
556 dma_addr_t end;
1da177e4
LT
557};
558
559struct pci_dynids {
560 spinlock_t lock; /* protects list, index */
561 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
562};
563
f7625980
BH
564
565/*
566 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
567 * a set of callbacks in struct pci_error_handlers, that device driver
568 * will be notified of PCI bus errors, and will be driven to recovery
569 * when an error occurs.
392a1ce7
LV
570 */
571
572typedef unsigned int __bitwise pci_ers_result_t;
573
574enum pci_ers_result {
575 /* no result/none/not supported in device driver */
576 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
577
578 /* Device driver can recover without slot reset */
579 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
580
581 /* Device driver wants slot to be reset. */
582 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
583
584 /* Device has completely failed, is unrecoverable */
585 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
586
587 /* Device driver is fully recovered and operational */
588 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
589
590 /* No AER capabilities registered for the driver */
591 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
592};
593
594/* PCI bus error event callbacks */
05cca6e5 595struct pci_error_handlers {
392a1ce7
LV
596 /* PCI bus error detected on this device */
597 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 598 enum pci_channel_state error);
392a1ce7
LV
599
600 /* MMIO has been re-enabled, but not DMA */
601 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
602
603 /* PCI Express link has been reset */
604 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
605
606 /* PCI slot has been reset */
607 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
608
609 /* Device driver may resume normal operations */
610 void (*resume)(struct pci_dev *dev);
611};
612
392a1ce7 613
1da177e4
LT
614struct module;
615struct pci_driver {
616 struct list_head node;
42b21932 617 const char *name;
1da177e4
LT
618 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
619 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
620 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
621 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
622 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
623 int (*resume_early) (struct pci_dev *dev);
1da177e4 624 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 625 void (*shutdown) (struct pci_dev *dev);
1789382a 626 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 627 const struct pci_error_handlers *err_handler;
1da177e4
LT
628 struct device_driver driver;
629 struct pci_dynids dynids;
630};
631
05cca6e5 632#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 633
90a1ba0c 634/**
9f9351bb 635 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
636 * @_table: device table name
637 *
92e112fd 638 * This macro is deprecated and should not be used in new code.
90a1ba0c 639 */
9f9351bb 640#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 641 const struct pci_device_id _table[]
90a1ba0c 642
1da177e4
LT
643/**
644 * PCI_DEVICE - macro used to describe a specific pci device
645 * @vend: the 16 bit PCI Vendor ID
646 * @dev: the 16 bit PCI Device ID
647 *
648 * This macro is used to create a struct pci_device_id that matches a
649 * specific device. The subvendor and subdevice fields will be set to
650 * PCI_ANY_ID.
651 */
652#define PCI_DEVICE(vend,dev) \
653 .vendor = (vend), .device = (dev), \
654 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
655
3d567e0e
NNS
656/**
657 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
658 * @vend: the 16 bit PCI Vendor ID
659 * @dev: the 16 bit PCI Device ID
660 * @subvend: the 16 bit PCI Subvendor ID
661 * @subdev: the 16 bit PCI Subdevice ID
662 *
663 * This macro is used to create a struct pci_device_id that matches a
664 * specific device with subsystem information.
665 */
666#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
667 .vendor = (vend), .device = (dev), \
668 .subvendor = (subvend), .subdevice = (subdev)
669
1da177e4
LT
670/**
671 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
672 * @dev_class: the class, subclass, prog-if triple for this device
673 * @dev_class_mask: the class mask for this device
674 *
675 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 676 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
677 * fields will be set to PCI_ANY_ID.
678 */
679#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
680 .class = (dev_class), .class_mask = (dev_class_mask), \
681 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
682 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
683
1597cacb
AC
684/**
685 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
686 * @vendor: the vendor name
687 * @device: the 16 bit PCI Device ID
1597cacb
AC
688 *
689 * This macro is used to create a struct pci_device_id that matches a
690 * specific PCI device. The subvendor, and subdevice fields will be set
691 * to PCI_ANY_ID. The macro allows the next field to follow as the device
692 * private data.
693 */
694
695#define PCI_VDEVICE(vendor, device) \
696 PCI_VENDOR_ID_##vendor, (device), \
697 PCI_ANY_ID, PCI_ANY_ID, 0, 0
698
1da177e4
LT
699/* these external functions are only available when PCI support is enabled */
700#ifdef CONFIG_PCI
701
a58674ff 702void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
703
704enum pcie_bus_config_types {
5f39e670 705 PCIE_BUS_TUNE_OFF,
b03e7495 706 PCIE_BUS_SAFE,
5f39e670 707 PCIE_BUS_PERFORMANCE,
b03e7495
JM
708 PCIE_BUS_PEER2PEER,
709};
710
711extern enum pcie_bus_config_types pcie_bus_config;
712
1da177e4
LT
713extern struct bus_type pci_bus_type;
714
f7625980
BH
715/* Do NOT directly access these two variables, unless you are arch-specific PCI
716 * code, or PCI core code. */
1da177e4 717extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 718/* Some device drivers need know if PCI is initiated */
f39d5b72 719int no_pci_devices(void);
1da177e4 720
3c449ed0 721void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
722void pcibios_add_bus(struct pci_bus *bus);
723void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 724void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 725int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 726/* Architecture-specific versions may override this (weak) */
05cca6e5 727char *pcibios_setup(char *str);
1da177e4
LT
728
729/* Used only when drivers/pci/setup.c is used */
3b7a17fc 730resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 731 resource_size_t,
e31dd6e4 732 resource_size_t);
1da177e4
LT
733void pcibios_update_irq(struct pci_dev *, int irq);
734
2d1c8618
BH
735/* Weak but can be overriden by arch */
736void pci_fixup_cardbus(struct pci_bus *);
737
1da177e4
LT
738/* Generic PCI functions used internally */
739
fc279850 740void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 741 struct resource *res);
fc279850 742void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 743 struct pci_bus_region *region);
d1fd4fb6 744void pcibios_scan_specific_bus(int busn);
f39d5b72 745struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 746void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
747struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
748 struct pci_ops *ops, void *sysdata);
de4b2f76 749struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
750struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
751 struct pci_ops *ops, void *sysdata,
752 struct list_head *resources);
98a35831
YL
753int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
754int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
755void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 756struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
757 struct pci_ops *ops, void *sysdata,
758 struct list_head *resources);
05cca6e5
GKH
759struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
760 int busnr);
3749c51a 761void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 762struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
763 const char *name,
764 struct hotplug_slot *hotplug);
f46753c5 765void pci_destroy_slot(struct pci_slot *slot);
1da177e4 766int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 767struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 768void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 769unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 770int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 771void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
772struct resource *pci_find_parent_resource(const struct pci_dev *dev,
773 struct resource *res);
3df425f3 774u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 775int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 776u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
777struct pci_dev *pci_dev_get(struct pci_dev *dev);
778void pci_dev_put(struct pci_dev *dev);
779void pci_remove_bus(struct pci_bus *b);
780void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 781void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
782void pci_stop_root_bus(struct pci_bus *bus);
783void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 784void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 785void pci_sort_breadthfirst(void);
fb8a0d9d
WM
786#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
787#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
788#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
789
790/* Generic PCI functions exported to card drivers */
791
388c8c16
JB
792enum pci_lost_interrupt_reason {
793 PCI_LOST_IRQ_NO_INFORMATION = 0,
794 PCI_LOST_IRQ_DISABLE_MSI,
795 PCI_LOST_IRQ_DISABLE_MSIX,
796 PCI_LOST_IRQ_DISABLE_ACPI,
797};
798enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
799int pci_find_capability(struct pci_dev *dev, int cap);
800int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
801int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 802int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
803int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
804int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 805struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 806
d42552c3
AM
807struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
808 struct pci_dev *from);
05cca6e5 809struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 810 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 811 struct pci_dev *from);
05cca6e5 812struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
813struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
814 unsigned int devfn);
815static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
816 unsigned int devfn)
817{
818 return pci_get_domain_bus_and_slot(0, bus, devfn);
819}
05cca6e5 820struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
821int pci_dev_present(const struct pci_device_id *ids);
822
05cca6e5
GKH
823int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
824 int where, u8 *val);
825int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
826 int where, u16 *val);
827int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
828 int where, u32 *val);
829int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
830 int where, u8 val);
831int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
832 int where, u16 val);
833int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
834 int where, u32 val);
a72b46c3 835struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 836
bf362f75 837static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 838{
05cca6e5 839 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 840}
bf362f75 841static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 842{
05cca6e5 843 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 844}
bf362f75 845static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 846 u32 *val)
1da177e4 847{
05cca6e5 848 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 849}
bf362f75 850static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 851{
05cca6e5 852 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 853}
bf362f75 854static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 855{
05cca6e5 856 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 857}
bf362f75 858static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 859 u32 val)
1da177e4 860{
05cca6e5 861 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
862}
863
8c0d3a02
JL
864int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
865int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
866int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
867int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
868int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
869 u16 clear, u16 set);
870int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
871 u32 clear, u32 set);
872
873static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
874 u16 set)
875{
876 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
877}
878
879static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
880 u32 set)
881{
882 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
883}
884
885static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
886 u16 clear)
887{
888 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
889}
890
891static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
892 u32 clear)
893{
894 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
895}
896
c63587d7
AW
897/* user-space driven config access */
898int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
899int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
900int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
901int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
902int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
903int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
904
4a7fb636 905int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
906int __must_check pci_enable_device_io(struct pci_dev *dev);
907int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 908int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
909int __must_check pcim_enable_device(struct pci_dev *pdev);
910void pcim_pin_device(struct pci_dev *pdev);
911
296ccb08
YS
912static inline int pci_is_enabled(struct pci_dev *pdev)
913{
914 return (atomic_read(&pdev->enable_cnt) > 0);
915}
916
9ac7849e
TH
917static inline int pci_is_managed(struct pci_dev *pdev)
918{
919 return pdev->is_managed;
920}
921
1da177e4 922void pci_disable_device(struct pci_dev *dev);
96c55900
MS
923
924extern unsigned int pcibios_max_latency;
1da177e4 925void pci_set_master(struct pci_dev *dev);
6a479079 926void pci_clear_master(struct pci_dev *dev);
96c55900 927
f7bdd12d 928int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 929int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 930#define HAVE_PCI_SET_MWI
4a7fb636 931int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 932int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 933void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 934void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
935bool pci_intx_mask_supported(struct pci_dev *dev);
936bool pci_check_and_mask_intx(struct pci_dev *dev);
937bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 938void pci_msi_off(struct pci_dev *dev);
4d57cdfa 939int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 940int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 941int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 942int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
943int pcix_get_max_mmrbc(struct pci_dev *dev);
944int pcix_get_mmrbc(struct pci_dev *dev);
945int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 946int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 947int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
948int pcie_get_mps(struct pci_dev *dev);
949int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
950int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
951 enum pcie_link_width *width);
8c1c699f 952int __pci_reset_function(struct pci_dev *dev);
a96d627a 953int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 954int pci_reset_function(struct pci_dev *dev);
61cf16d8 955int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 956int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 957int pci_reset_slot(struct pci_slot *slot);
61cf16d8 958int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 959int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 960int pci_reset_bus(struct pci_bus *bus);
61cf16d8 961int pci_try_reset_bus(struct pci_bus *bus);
64e8674f 962void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 963void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 964int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 965int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 966int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 967bool pci_device_is_present(struct pci_dev *pdev);
1da177e4
LT
968
969/* ROM control related routines */
e416de5e
AC
970int pci_enable_rom(struct pci_dev *pdev);
971void pci_disable_rom(struct pci_dev *pdev);
144a50ea 972void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 973void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 974size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 975void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
976
977/* Power management related routines */
978int pci_save_state(struct pci_dev *dev);
1d3c16a8 979void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 980struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
ffbdd3f7
AW
981int pci_load_and_free_saved_state(struct pci_dev *dev,
982 struct pci_saved_state **state);
fd0f7f73
AW
983struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
984struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
985 u16 cap);
986int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
987int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
988 u16 cap, unsigned int size);
0e5dd46b 989int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
990int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
991pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 992bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 993void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
994int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
995 bool runtime, bool enable);
0235c4fc 996int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
997int pci_prepare_to_sleep(struct pci_dev *dev);
998int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 999bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1000bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1001void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1002
6cbf8214
RW
1003static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1004 bool enable)
1005{
1006 return __pci_enable_wake(dev, state, false, enable);
1007}
1da177e4 1008
425c1b22
AW
1009/* PCI Virtual Channel */
1010int pci_save_vc_state(struct pci_dev *dev);
1011void pci_restore_vc_state(struct pci_dev *dev);
1012void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1013
bb209c82
BH
1014/* For use by arch with custom probe code */
1015void set_pcie_port_type(struct pci_dev *pdev);
1016void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1017
ce5ccdef 1018/* Functions for PCI Hotplug drivers to use */
05cca6e5 1019int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1020unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1021unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1022void pci_lock_rescan_remove(void);
1023void pci_unlock_rescan_remove(void);
ce5ccdef 1024
287d19ce
SH
1025/* Vital product data routines */
1026ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1027ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1028
1da177e4 1029/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1030resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1031void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1032void pci_bus_size_bridges(struct pci_bus *bus);
1033int pci_claim_resource(struct pci_dev *, int);
1034void pci_assign_unassigned_resources(void);
6841ec68 1035void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1036void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1037void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1038void pdev_enable_device(struct pci_dev *);
842de40d 1039int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1040void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1041 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1042#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1043int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1044int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1045void pci_release_regions(struct pci_dev *);
4a7fb636 1046int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1047int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1048void pci_release_region(struct pci_dev *, int);
c87deff7 1049int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1050int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1051void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1052
1053/* drivers/pci/bus.c */
fe830ef6
JL
1054struct pci_bus *pci_bus_get(struct pci_bus *bus);
1055void pci_bus_put(struct pci_bus *bus);
45ca9e97 1056void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1057void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1058 resource_size_t offset);
45ca9e97 1059void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1060void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1061struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1062void pci_bus_remove_resources(struct pci_bus *bus);
1063
89a74ecc 1064#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1065 for (i = 0; \
1066 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1067 i++)
89a74ecc 1068
4a7fb636
AM
1069int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1070 struct resource *res, resource_size_t size,
1071 resource_size_t align, resource_size_t min,
664c2848 1072 unsigned long type_mask,
3b7a17fc
DB
1073 resource_size_t (*alignf)(void *,
1074 const struct resource *,
b26b2d49
DB
1075 resource_size_t,
1076 resource_size_t),
4a7fb636 1077 void *alignf_data);
1da177e4 1078
06cf56e4
BH
1079static inline dma_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1080{
1081 struct pci_bus_region region;
1082
1083 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1084 return region.start;
1085}
1086
863b18f4 1087/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1088int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1089 const char *mod_name);
bba81165
AM
1090
1091/*
1092 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1093 */
1094#define pci_register_driver(driver) \
1095 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1096
05cca6e5 1097void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1098
1099/**
1100 * module_pci_driver() - Helper macro for registering a PCI driver
1101 * @__pci_driver: pci_driver struct
1102 *
1103 * Helper macro for PCI drivers which do not do anything special in module
1104 * init/exit. This eliminates a lot of boilerplate. Each module may only
1105 * use this macro once, and calling it replaces module_init() and module_exit()
1106 */
1107#define module_pci_driver(__pci_driver) \
1108 module_driver(__pci_driver, pci_register_driver, \
1109 pci_unregister_driver)
1110
05cca6e5 1111struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1112int pci_add_dynid(struct pci_driver *drv,
1113 unsigned int vendor, unsigned int device,
1114 unsigned int subvendor, unsigned int subdevice,
1115 unsigned int class, unsigned int class_mask,
1116 unsigned long driver_data);
05cca6e5
GKH
1117const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1118 struct pci_dev *dev);
1119int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1120 int pass);
1da177e4 1121
70298c6e 1122void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1123 void *userdata);
ac7dc65a 1124int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1125unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1126void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1127resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1128 unsigned long type);
cecf4864 1129
3448a19d
DA
1130#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1131#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1132
deb2d2ec 1133int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1134 unsigned int command_bits, u32 flags);
1da177e4
LT
1135/* kmem_cache style wrapper around pci_alloc_consistent() */
1136
f41b1771 1137#include <linux/pci-dma.h>
1da177e4
LT
1138#include <linux/dmapool.h>
1139
1140#define pci_pool dma_pool
1141#define pci_pool_create(name, pdev, size, align, allocation) \
1142 dma_pool_create(name, &pdev->dev, size, align, allocation)
1143#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1144#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1145#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1146
e24c2d96
DM
1147enum pci_dma_burst_strategy {
1148 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
1149 strategy_parameter is N/A */
1150 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
1151 byte boundaries */
1152 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
1153 strategy_parameter byte boundaries */
1154};
1155
1da177e4 1156struct msix_entry {
16dbef4a 1157 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1158 u16 entry; /* driver uses to specify entry, OS writes */
1159};
1160
0366f8f7 1161
4c859804
BH
1162#ifdef CONFIG_PCI_MSI
1163int pci_msi_vec_count(struct pci_dev *dev);
1164int pci_enable_msi_block(struct pci_dev *dev, int nvec);
f39d5b72
BH
1165void pci_msi_shutdown(struct pci_dev *dev);
1166void pci_disable_msi(struct pci_dev *dev);
4c859804 1167int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1168int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1169void pci_msix_shutdown(struct pci_dev *dev);
1170void pci_disable_msix(struct pci_dev *dev);
1171void msi_remove_pci_irq_vectors(struct pci_dev *dev);
1172void pci_restore_msi_state(struct pci_dev *dev);
1173int pci_msi_enabled(void);
4c859804 1174int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1175static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1176{
1177 int rc = pci_enable_msi_range(dev, nvec, nvec);
1178 if (rc < 0)
1179 return rc;
1180 return 0;
1181}
4c859804
BH
1182int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1183 int minvec, int maxvec);
f7fc32cb
AG
1184static inline int pci_enable_msix_exact(struct pci_dev *dev,
1185 struct msix_entry *entries, int nvec)
1186{
1187 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1188 if (rc < 0)
1189 return rc;
1190 return 0;
1191}
4c859804 1192#else
2ee546c4 1193static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
52179dc9 1194static inline int pci_enable_msi_block(struct pci_dev *dev, int nvec)
2ee546c4
BH
1195{ return -ENOSYS; }
1196static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1197static inline void pci_disable_msi(struct pci_dev *dev) { }
1198static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1199static inline int pci_enable_msix(struct pci_dev *dev,
1200 struct msix_entry *entries, int nvec)
2ee546c4
BH
1201{ return -ENOSYS; }
1202static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1203static inline void pci_disable_msix(struct pci_dev *dev) { }
1204static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev) { }
1205static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1206static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1207static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1208 int maxvec)
2ee546c4 1209{ return -ENOSYS; }
f7fc32cb
AG
1210static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1211{ return -ENOSYS; }
302a2523
AG
1212static inline int pci_enable_msix_range(struct pci_dev *dev,
1213 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1214{ return -ENOSYS; }
f7fc32cb
AG
1215static inline int pci_enable_msix_exact(struct pci_dev *dev,
1216 struct msix_entry *entries, int nvec)
1217{ return -ENOSYS; }
1da177e4
LT
1218#endif
1219
ab0724ff 1220#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1221extern bool pcie_ports_disabled;
1222extern bool pcie_ports_auto;
ab0724ff
MT
1223#else
1224#define pcie_ports_disabled true
1225#define pcie_ports_auto false
1226#endif
415e12b2 1227
4c859804 1228#ifdef CONFIG_PCIEASPM
f39d5b72 1229bool pcie_aspm_support_enabled(void);
4c859804
BH
1230#else
1231static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1232#endif
1233
415e12b2
RW
1234#ifdef CONFIG_PCIEAER
1235void pci_no_aer(void);
1236bool pci_aer_available(void);
1237#else
1238static inline void pci_no_aer(void) { }
1239static inline bool pci_aer_available(void) { return false; }
1240#endif
1241
4c859804 1242#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1243void pcie_set_ecrc_checking(struct pci_dev *dev);
1244void pcie_ecrc_get_policy(char *str);
4c859804 1245#else
2ee546c4
BH
1246static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1247static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1248#endif
1249
1c8d7b0a
MW
1250#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1251
8b955b0d 1252#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1253/* The functions a driver should call */
1254int ht_create_irq(struct pci_dev *dev, int idx);
1255void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1256#endif /* CONFIG_HT_IRQ */
1257
f39d5b72
BH
1258void pci_cfg_access_lock(struct pci_dev *dev);
1259bool pci_cfg_access_trylock(struct pci_dev *dev);
1260void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1261
4352dfd5
GKH
1262/*
1263 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1264 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1265 * configuration space.
1266 */
32a2eea7
JG
1267#ifdef CONFIG_PCI_DOMAINS
1268extern int pci_domains_supported;
1269#else
1270enum { pci_domains_supported = 0 };
2ee546c4
BH
1271static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1272static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
32a2eea7 1273#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1274
95a8b6ef
MT
1275/* some architectures require additional setup to direct VGA traffic */
1276typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1277 unsigned int command_bits, u32 flags);
f39d5b72 1278void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1279
4352dfd5 1280#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1281
1282/*
1283 * If the system does not have PCI, clearly these return errors. Define
1284 * these as simple inline functions to avoid hair in drivers.
1285 */
1286
05cca6e5
GKH
1287#define _PCI_NOP(o, s, t) \
1288 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1289 int where, t val) \
1da177e4 1290 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1291
1292#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1293 _PCI_NOP(o, word, u16 x) \
1294 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1295_PCI_NOP_ALL(read, *)
1296_PCI_NOP_ALL(write,)
1297
d42552c3 1298static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1299 unsigned int device,
1300 struct pci_dev *from)
2ee546c4 1301{ return NULL; }
d42552c3 1302
05cca6e5
GKH
1303static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1304 unsigned int device,
1305 unsigned int ss_vendor,
1306 unsigned int ss_device,
b08508c4 1307 struct pci_dev *from)
2ee546c4 1308{ return NULL; }
1da177e4 1309
05cca6e5
GKH
1310static inline struct pci_dev *pci_get_class(unsigned int class,
1311 struct pci_dev *from)
2ee546c4 1312{ return NULL; }
1da177e4
LT
1313
1314#define pci_dev_present(ids) (0)
ed4aaadb 1315#define no_pci_devices() (1)
1da177e4
LT
1316#define pci_dev_put(dev) do { } while (0)
1317
2ee546c4
BH
1318static inline void pci_set_master(struct pci_dev *dev) { }
1319static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1320static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1321static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1322{ return -EIO; }
80be0385 1323static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1324{ return -EIO; }
4d57cdfa
FT
1325static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1326 unsigned int size)
2ee546c4 1327{ return -EIO; }
59fc67de
FT
1328static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1329 unsigned long mask)
2ee546c4 1330{ return -EIO; }
05cca6e5 1331static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1332{ return -EBUSY; }
05cca6e5
GKH
1333static inline int __pci_register_driver(struct pci_driver *drv,
1334 struct module *owner)
2ee546c4 1335{ return 0; }
05cca6e5 1336static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1337{ return 0; }
1338static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1339static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1340{ return 0; }
05cca6e5
GKH
1341static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1342 int cap)
2ee546c4 1343{ return 0; }
05cca6e5 1344static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1345{ return 0; }
05cca6e5 1346
1da177e4 1347/* Power management related routines */
2ee546c4
BH
1348static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1349static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1350static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1351{ return 0; }
3449248c 1352static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1353{ return 0; }
05cca6e5
GKH
1354static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1355 pm_message_t state)
2ee546c4 1356{ return PCI_D0; }
05cca6e5
GKH
1357static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1358 int enable)
2ee546c4 1359{ return 0; }
48a92a81 1360
05cca6e5 1361static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1362{ return -EIO; }
1363static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1364
a46e8126
KG
1365#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1366
2ee546c4 1367static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1368static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1369{ return 0; }
2ee546c4 1370static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1371
d80d0217
RD
1372static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1373{ return NULL; }
d80d0217
RD
1374static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1375 unsigned int devfn)
1376{ return NULL; }
d80d0217
RD
1377static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1378 unsigned int devfn)
1379{ return NULL; }
1380
2ee546c4
BH
1381static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1382static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
12ea6cad 1383
fb8a0d9d
WM
1384#define dev_is_pci(d) (false)
1385#define dev_is_pf(d) (false)
1386#define dev_num_vf(d) (0)
4352dfd5 1387#endif /* CONFIG_PCI */
1da177e4 1388
4352dfd5
GKH
1389/* Include architecture-dependent settings and functions */
1390
1391#include <asm/pci.h>
1da177e4
LT
1392
1393/* these helpers provide future and backwards compatibility
1394 * for accessing popular PCI BAR info */
05cca6e5
GKH
1395#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1396#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1397#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1398#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1399 ((pci_resource_start((dev), (bar)) == 0 && \
1400 pci_resource_end((dev), (bar)) == \
1401 pci_resource_start((dev), (bar))) ? 0 : \
1402 \
1403 (pci_resource_end((dev), (bar)) - \
1404 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1405
1406/* Similar to the helpers above, these manipulate per-pci_dev
1407 * driver-specific data. They are really just a wrapper around
1408 * the generic device structure functions of these calls.
1409 */
05cca6e5 1410static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1411{
1412 return dev_get_drvdata(&pdev->dev);
1413}
1414
05cca6e5 1415static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1416{
1417 dev_set_drvdata(&pdev->dev, data);
1418}
1419
1420/* If you want to know what to call your pci_dev, ask this function.
1421 * Again, it's a wrapper around the generic device.
1422 */
2fc90f61 1423static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1424{
c6c4f070 1425 return dev_name(&pdev->dev);
1da177e4
LT
1426}
1427
2311b1f2
ME
1428
1429/* Some archs don't want to expose struct resource to userland as-is
1430 * in sysfs and /proc
1431 */
1432#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1433static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1434 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1435 resource_size_t *end)
2311b1f2
ME
1436{
1437 *start = rsrc->start;
1438 *end = rsrc->end;
1439}
1440#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1441
1442
1da177e4
LT
1443/*
1444 * The world is not perfect and supplies us with broken PCI devices.
1445 * For at least a part of these bugs we need a work-around, so both
1446 * generic (drivers/pci/quirks.c) and per-architecture code can define
1447 * fixup hooks to be called for particular buggy devices.
1448 */
1449
1450struct pci_fixup {
f4ca5c6a
YL
1451 u16 vendor; /* You can use PCI_ANY_ID here of course */
1452 u16 device; /* You can use PCI_ANY_ID here of course */
1453 u32 class; /* You can use PCI_ANY_ID here too */
1454 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1455 void (*hook)(struct pci_dev *dev);
1456};
1457
1458enum pci_fixup_pass {
1459 pci_fixup_early, /* Before probing BARs */
1460 pci_fixup_header, /* After reading configuration header */
1461 pci_fixup_final, /* Final phase of device fixups */
1462 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1463 pci_fixup_resume, /* pci_device_resume() */
1464 pci_fixup_suspend, /* pci_device_suspend */
1465 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1466};
1467
1468/* Anonymous variables would be nice... */
f4ca5c6a
YL
1469#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1470 class_shift, hook) \
ecf61c78 1471 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1472 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1473 = { vendor, device, class, class_shift, hook };
1474
1475#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1476 class_shift, hook) \
1477 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1478 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1479#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1480 class_shift, hook) \
1481 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1482 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1483#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1484 class_shift, hook) \
1485 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1486 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1487#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1488 class_shift, hook) \
1489 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1490 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1491#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1492 class_shift, hook) \
1493 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1494 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1495 class_shift, hook)
1496#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1497 class_shift, hook) \
1498 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1499 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1500 class, class_shift, hook)
1501#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1502 class_shift, hook) \
1503 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1504 suspend##hook, vendor, device, class, \
f4ca5c6a
YL
1505 class_shift, hook)
1506
1da177e4
LT
1507#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1508 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1509 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1510#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1511 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1512 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1513#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1514 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1515 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1516#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1517 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1518 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1519#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1520 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1521 resume##hook, vendor, device, \
f4ca5c6a 1522 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1523#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1524 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1525 resume_early##hook, vendor, device, \
f4ca5c6a 1526 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1527#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1528 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1529 suspend##hook, vendor, device, \
f4ca5c6a 1530 PCI_ANY_ID, 0, hook)
1da177e4 1531
93177a74 1532#ifdef CONFIG_PCI_QUIRKS
1da177e4 1533void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
12ea6cad 1534struct pci_dev *pci_get_dma_source(struct pci_dev *dev);
ad805758 1535int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1536void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1537#else
1538static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1539 struct pci_dev *dev) { }
12ea6cad
AW
1540static inline struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
1541{
1542 return pci_dev_get(dev);
1543}
ad805758
AW
1544static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1545 u16 acs_flags)
1546{
1547 return -ENOTTY;
1548}
2c744244 1549static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1550#endif
1da177e4 1551
05cca6e5 1552void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1553void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1554void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1555int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1556int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1557 const char *name);
fb7ebfe4 1558void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1559
1da177e4 1560extern int pci_pci_problems;
236561e5 1561#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1562#define PCIPCI_TRITON 2
1563#define PCIPCI_NATOMA 4
1564#define PCIPCI_VIAETBF 8
1565#define PCIPCI_VSFX 16
236561e5
AC
1566#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1567#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1568
4516a618
AN
1569extern unsigned long pci_cardbus_io_size;
1570extern unsigned long pci_cardbus_mem_size;
15856ad5 1571extern u8 pci_dfl_cache_line_size;
ac1aa47b 1572extern u8 pci_cache_line_size;
4516a618 1573
28760489
EB
1574extern unsigned long pci_hotplug_io_size;
1575extern unsigned long pci_hotplug_mem_size;
1576
f7625980 1577/* Architecture-specific versions may override these (weak) */
19792a08
AB
1578int pcibios_add_platform_entries(struct pci_dev *dev);
1579void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1580void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1581int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1582 enum pcie_reset_state state);
eca0d467 1583int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1584void pcibios_release_device(struct pci_dev *dev);
575e3348 1585
699c1985
SO
1586#ifdef CONFIG_HIBERNATE_CALLBACKS
1587extern struct dev_pm_ops pcibios_pm_ops;
1588#endif
1589
7752d5cf 1590#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1591void __init pci_mmcfg_early_init(void);
1592void __init pci_mmcfg_late_init(void);
7752d5cf 1593#else
bb63b421 1594static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1595static inline void pci_mmcfg_late_init(void) { }
1596#endif
1597
642c92da 1598int pci_ext_cfg_avail(void);
0ef5f8f6 1599
1684f5dd 1600void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1601
dd7cc44d 1602#ifdef CONFIG_PCI_IOV
f39d5b72
BH
1603int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1604void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1605int pci_num_vf(struct pci_dev *dev);
5a8eb242 1606int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1607int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1608int pci_sriov_get_totalvfs(struct pci_dev *dev);
dd7cc44d
YZ
1609#else
1610static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1611{ return -ENODEV; }
1612static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1613static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1614static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1615{ return 0; }
bff73156 1616static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1617{ return 0; }
bff73156 1618static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1619{ return 0; }
dd7cc44d
YZ
1620#endif
1621
c825bc94 1622#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1623void pci_hp_create_module_link(struct pci_slot *pci_slot);
1624void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1625#endif
1626
d7b7e605
KK
1627/**
1628 * pci_pcie_cap - get the saved PCIe capability offset
1629 * @dev: PCI device
1630 *
1631 * PCIe capability offset is calculated at PCI device initialization
1632 * time and saved in the data structure. This function returns saved
1633 * PCIe capability offset. Using this instead of pci_find_capability()
1634 * reduces unnecessary search in the PCI configuration space. If you
1635 * need to calculate PCIe capability offset from raw device for some
1636 * reasons, please use pci_find_capability() instead.
1637 */
1638static inline int pci_pcie_cap(struct pci_dev *dev)
1639{
1640 return dev->pcie_cap;
1641}
1642
7eb776c4
KK
1643/**
1644 * pci_is_pcie - check if the PCI device is PCI Express capable
1645 * @dev: PCI device
1646 *
a895c28a 1647 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1648 */
1649static inline bool pci_is_pcie(struct pci_dev *dev)
1650{
a895c28a 1651 return pci_pcie_cap(dev);
7eb776c4
KK
1652}
1653
7c9c003c
MS
1654/**
1655 * pcie_caps_reg - get the PCIe Capabilities Register
1656 * @dev: PCI device
1657 */
1658static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1659{
1660 return dev->pcie_flags_reg;
1661}
1662
786e2288
YW
1663/**
1664 * pci_pcie_type - get the PCIe device/port type
1665 * @dev: PCI device
1666 */
1667static inline int pci_pcie_type(const struct pci_dev *dev)
1668{
1c531d82 1669 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1670}
1671
5d990b62 1672void pci_request_acs(void);
ad805758
AW
1673bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1674bool pci_acs_path_enabled(struct pci_dev *start,
1675 struct pci_dev *end, u16 acs_flags);
a2ce7662 1676
7ad506fa
MC
1677#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1678#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1679
1680/* Large Resource Data Type Tag Item Names */
1681#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1682#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1683#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1684
1685#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1686#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1687#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1688
1689/* Small Resource Data Type Tag Item Names */
1690#define PCI_VPD_STIN_END 0x78 /* End */
1691
1692#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1693
1694#define PCI_VPD_SRDT_TIN_MASK 0x78
1695#define PCI_VPD_SRDT_LEN_MASK 0x07
1696
1697#define PCI_VPD_LRDT_TAG_SIZE 3
1698#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1699
e1d5bdab
MC
1700#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1701
4067a854
MC
1702#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1703#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1704#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1705#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1706
a2ce7662
MC
1707/**
1708 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1709 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1710 *
1711 * Returns the extracted Large Resource Data Type length.
1712 */
1713static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1714{
1715 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1716}
1717
7ad506fa
MC
1718/**
1719 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1720 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1721 *
1722 * Returns the extracted Small Resource Data Type length.
1723 */
1724static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1725{
1726 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1727}
1728
e1d5bdab
MC
1729/**
1730 * pci_vpd_info_field_size - Extracts the information field length
1731 * @lrdt: Pointer to the beginning of an information field header
1732 *
1733 * Returns the extracted information field length.
1734 */
1735static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1736{
1737 return info_field[2];
1738}
1739
b55ac1b2
MC
1740/**
1741 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1742 * @buf: Pointer to buffered vpd data
1743 * @off: The offset into the buffer at which to begin the search
1744 * @len: The length of the vpd buffer
1745 * @rdt: The Resource Data Type to search for
1746 *
1747 * Returns the index where the Resource Data Type was found or
1748 * -ENOENT otherwise.
1749 */
1750int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1751
4067a854
MC
1752/**
1753 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1754 * @buf: Pointer to buffered vpd data
1755 * @off: The offset into the buffer at which to begin the search
1756 * @len: The length of the buffer area, relative to off, in which to search
1757 * @kw: The keyword to search for
1758 *
1759 * Returns the index where the information field keyword was found or
1760 * -ENOENT otherwise.
1761 */
1762int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1763 unsigned int len, const char *kw);
1764
98d9f30c
BH
1765/* PCI <-> OF binding helpers */
1766#ifdef CONFIG_OF
1767struct device_node;
f39d5b72
BH
1768void pci_set_of_node(struct pci_dev *dev);
1769void pci_release_of_node(struct pci_dev *dev);
1770void pci_set_bus_of_node(struct pci_bus *bus);
1771void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1772
1773/* Arch may override this (weak) */
723ec4d0 1774struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1775
3df425f3
JC
1776static inline struct device_node *
1777pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1778{
1779 return pdev ? pdev->dev.of_node : NULL;
1780}
1781
ef3b4f8c
BH
1782static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1783{
1784 return bus ? bus->dev.of_node : NULL;
1785}
1786
98d9f30c
BH
1787#else /* CONFIG_OF */
1788static inline void pci_set_of_node(struct pci_dev *dev) { }
1789static inline void pci_release_of_node(struct pci_dev *dev) { }
1790static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1791static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1792#endif /* CONFIG_OF */
1793
eb740b5f
GS
1794#ifdef CONFIG_EEH
1795static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1796{
1797 return pdev->dev.archdata.edev;
1798}
1799#endif
1800
c25dc828
AW
1801int pci_for_each_dma_alias(struct pci_dev *pdev,
1802 int (*fn)(struct pci_dev *pdev,
1803 u16 alias, void *data), void *data);
1804
166e9278
OBC
1805/**
1806 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1807 * @pdev: the PCI device
1808 *
1809 * if the device is PCIE, return NULL
1810 * if the device isn't connected to a PCIe bridge (that is its parent is a
1811 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1812 * parent
1813 */
1814struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1815
1da177e4 1816#endif /* LINUX_PCI_H */