]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
x86: remove unneeded check in mmconf reject
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
4352dfd5
GKH
20/* Include the pci register defines */
21#include <linux/pci_regs.h>
1da177e4 22
94e61088
BH
23struct pci_vpd;
24
1da177e4
LT
25/*
26 * The PCI interface treats multi-function devices as independent
27 * devices. The slot/function address of each device is encoded
28 * in a single byte as follows:
29 *
30 * 7:3 = slot
31 * 2:0 = function
32 */
05cca6e5 33#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
34#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
35#define PCI_FUNC(devfn) ((devfn) & 0x07)
36
37/* Ioctls for /proc/bus/pci/X/Y nodes. */
38#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
39#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
40#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
41#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
42#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
43
44#ifdef __KERNEL__
45
778382e0
DW
46#include <linux/mod_devicetable.h>
47
1da177e4 48#include <linux/types.h>
1da177e4
LT
49#include <linux/ioport.h>
50#include <linux/list.h>
4a7fb636 51#include <linux/compiler.h>
1da177e4 52#include <linux/errno.h>
bae94d02 53#include <asm/atomic.h>
1da177e4
LT
54#include <linux/device.h>
55
7e7a43c3
AB
56/* Include the ID list */
57#include <linux/pci_ids.h>
58
1da177e4
LT
59/* File state for mmap()s on /proc/bus/pci/X/Y */
60enum pci_mmap_state {
61 pci_mmap_io,
62 pci_mmap_mem
63};
64
65/* This defines the direction arg to the DMA mapping routines. */
66#define PCI_DMA_BIDIRECTIONAL 0
67#define PCI_DMA_TODEVICE 1
68#define PCI_DMA_FROMDEVICE 2
69#define PCI_DMA_NONE 3
70
1da177e4
LT
71#define DEVICE_COUNT_RESOURCE 12
72
73typedef int __bitwise pci_power_t;
74
4352dfd5
GKH
75#define PCI_D0 ((pci_power_t __force) 0)
76#define PCI_D1 ((pci_power_t __force) 1)
77#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
78#define PCI_D3hot ((pci_power_t __force) 3)
79#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 80#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 81#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 82
392a1ce7
LV
83/** The pci_channel state describes connectivity between the CPU and
84 * the pci device. If some PCI bus between here and the pci device
85 * has crashed or locked up, this info is reflected here.
86 */
87typedef unsigned int __bitwise pci_channel_state_t;
88
89enum pci_channel_state {
90 /* I/O channel is in normal state */
91 pci_channel_io_normal = (__force pci_channel_state_t) 1,
92
93 /* I/O to channel is blocked */
94 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
95
96 /* PCI card is dead */
97 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
98};
99
f7bdd12d
BK
100typedef unsigned int __bitwise pcie_reset_state_t;
101
102enum pcie_reset_state {
103 /* Reset is NOT asserted (Use to deassert reset) */
104 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
105
106 /* Use #PERST to reset PCI-E device */
107 pcie_warm_reset = (__force pcie_reset_state_t) 2,
108
109 /* Use PCI-E Hot Reset to reset device */
110 pcie_hot_reset = (__force pcie_reset_state_t) 3
111};
112
ba698ad4
DM
113typedef unsigned short __bitwise pci_dev_flags_t;
114enum pci_dev_flags {
115 /* INTX_DISABLE in PCI_COMMAND register disables MSI
116 * generation too.
117 */
118 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
119};
120
6e325a62
MT
121typedef unsigned short __bitwise pci_bus_flags_t;
122enum pci_bus_flags {
d556ad4b
PO
123 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
124 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
125};
126
41017f0c
SL
127struct pci_cap_saved_state {
128 struct hlist_node next;
129 char cap_nr;
130 u32 data[0];
131};
132
7d715a6c 133struct pcie_link_state;
1da177e4
LT
134/*
135 * The pci_dev structure is used to describe PCI devices.
136 */
137struct pci_dev {
1da177e4
LT
138 struct list_head bus_list; /* node in per-bus list */
139 struct pci_bus *bus; /* bus this device is on */
140 struct pci_bus *subordinate; /* bus this device bridges to */
141
142 void *sysdata; /* hook for sys-specific extension */
143 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
144
145 unsigned int devfn; /* encoded device & function index */
146 unsigned short vendor;
147 unsigned short device;
148 unsigned short subsystem_vendor;
149 unsigned short subsystem_device;
150 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 151 u8 revision; /* PCI revision, low byte of class word */
1da177e4 152 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 153 u8 pcie_type; /* PCI-E device/port type */
1da177e4 154 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 155 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
156
157 struct pci_driver *driver; /* which driver has allocated this device */
158 u64 dma_mask; /* Mask of the bits of bus address this
159 device implements. Normally this is
160 0xffffffff. You only need to change
161 this if your device has broken DMA
162 or supports 64-bit transfers. */
163
4d57cdfa
FT
164 struct device_dma_parameters dma_parms;
165
1da177e4
LT
166 pci_power_t current_state; /* Current operating state. In ACPI-speak,
167 this is D0-D3, D0 being fully functional,
168 and D3 being off. */
169
7d715a6c
SL
170#ifdef CONFIG_PCIEASPM
171 struct pcie_link_state *link_state; /* ASPM link state. */
172#endif
173
392a1ce7 174 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
175 struct device dev; /* Generic device interface */
176
1da177e4
LT
177 int cfg_size; /* Size of configuration space */
178
179 /*
180 * Instead of touching interrupt line and base address registers
181 * directly, use the values stored here. They might be different!
182 */
183 unsigned int irq;
184 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
185
186 /* These fields are used by common fixups */
187 unsigned int transparent:1; /* Transparent PCI bridge */
188 unsigned int multifunction:1;/* Part of multi-function device */
189 /* keep track of device state */
8a1bc901 190 unsigned int is_added:1;
1da177e4 191 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 192 unsigned int no_msi:1; /* device may not use msi */
ffadcc2f 193 unsigned int no_d1d2:1; /* only allow d0 or d3 */
e04b0ea2 194 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 195 unsigned int broken_parity_status:1; /* Device generates false positive parity */
99dc804d
SL
196 unsigned int msi_enabled:1;
197 unsigned int msix_enabled:1;
9ac7849e 198 unsigned int is_managed:1;
994a65e2 199 unsigned int is_pcie:1;
ba698ad4 200 pci_dev_flags_t dev_flags;
bae94d02 201 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 202
1da177e4 203 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 204 struct hlist_head saved_cap_space;
1da177e4
LT
205 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
206 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
207 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
ded86d8d 208#ifdef CONFIG_PCI_MSI
4aa9bc95 209 struct list_head msi_list;
ded86d8d 210#endif
94e61088 211 struct pci_vpd *vpd;
1da177e4
LT
212};
213
65891215
ME
214extern struct pci_dev *alloc_pci_dev(void);
215
1da177e4
LT
216#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
217#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
218#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
219
a7369f1f
LV
220static inline int pci_channel_offline(struct pci_dev *pdev)
221{
222 return (pdev->error_state != pci_channel_io_normal);
223}
224
41017f0c 225static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 226 struct pci_dev *pci_dev, char cap)
41017f0c
SL
227{
228 struct pci_cap_saved_state *tmp;
229 struct hlist_node *pos;
230
231 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
232 if (tmp->cap_nr == cap)
233 return tmp;
234 }
235 return NULL;
236}
237
238static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
239 struct pci_cap_saved_state *new_cap)
240{
241 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
242}
243
1da177e4
LT
244/*
245 * For PCI devices, the region numbers are assigned this way:
246 *
247 * 0-5 standard PCI regions
248 * 6 expansion ROM
249 * 7-10 bridges: address space assigned to buses behind the bridge
250 */
251
4352dfd5
GKH
252#define PCI_ROM_RESOURCE 6
253#define PCI_BRIDGE_RESOURCES 7
254#define PCI_NUM_RESOURCES 11
1da177e4
LT
255
256#ifndef PCI_BUS_NUM_RESOURCES
4352dfd5 257#define PCI_BUS_NUM_RESOURCES 8
1da177e4 258#endif
4352dfd5
GKH
259
260#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
261
262struct pci_bus {
263 struct list_head node; /* node in list of buses */
264 struct pci_bus *parent; /* parent bus this bridge is on */
265 struct list_head children; /* list of child buses */
266 struct list_head devices; /* list of devices on this bus */
267 struct pci_dev *self; /* bridge device as seen by parent */
268 struct resource *resource[PCI_BUS_NUM_RESOURCES];
269 /* address space routed to this bus */
270
271 struct pci_ops *ops; /* configuration access functions */
272 void *sysdata; /* hook for sys-specific extension */
273 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
274
275 unsigned char number; /* bus number */
276 unsigned char primary; /* number of primary bridge */
277 unsigned char secondary; /* number of secondary bridge */
278 unsigned char subordinate; /* max number of subordinate buses */
279
280 char name[48];
281
282 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 283 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 284 struct device *bridge;
fd7d1ced 285 struct device dev;
1da177e4
LT
286 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
287 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 288 unsigned int is_added:1;
1da177e4
LT
289};
290
291#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 292#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4
LT
293
294/*
295 * Error values that may be returned by PCI functions.
296 */
297#define PCIBIOS_SUCCESSFUL 0x00
298#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
299#define PCIBIOS_BAD_VENDOR_ID 0x83
300#define PCIBIOS_DEVICE_NOT_FOUND 0x86
301#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
302#define PCIBIOS_SET_FAILED 0x88
303#define PCIBIOS_BUFFER_TOO_SMALL 0x89
304
305/* Low-level architecture-dependent routines */
306
307struct pci_ops {
308 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
309 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
310};
311
b6ce068a
MW
312/*
313 * ACPI needs to be able to access PCI config space before we've done a
314 * PCI bus scan and created pci_bus structures.
315 */
316extern int raw_pci_read(unsigned int domain, unsigned int bus,
317 unsigned int devfn, int reg, int len, u32 *val);
318extern int raw_pci_write(unsigned int domain, unsigned int bus,
319 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
320
321struct pci_bus_region {
c40a22e0
BH
322 resource_size_t start;
323 resource_size_t end;
1da177e4
LT
324};
325
326struct pci_dynids {
327 spinlock_t lock; /* protects list, index */
328 struct list_head list; /* for IDs added at runtime */
329 unsigned int use_driver_data:1; /* pci_driver->driver_data is used */
330};
331
392a1ce7
LV
332/* ---------------------------------------------------------------- */
333/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 334 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
335 * will be notified of PCI bus errors, and will be driven to recovery
336 * when an error occurs.
337 */
338
339typedef unsigned int __bitwise pci_ers_result_t;
340
341enum pci_ers_result {
342 /* no result/none/not supported in device driver */
343 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
344
345 /* Device driver can recover without slot reset */
346 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
347
348 /* Device driver wants slot to be reset. */
349 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
350
351 /* Device has completely failed, is unrecoverable */
352 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
353
354 /* Device driver is fully recovered and operational */
355 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
356};
357
358/* PCI bus error event callbacks */
05cca6e5 359struct pci_error_handlers {
392a1ce7
LV
360 /* PCI bus error detected on this device */
361 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 362 enum pci_channel_state error);
392a1ce7
LV
363
364 /* MMIO has been re-enabled, but not DMA */
365 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
366
367 /* PCI Express link has been reset */
368 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
369
370 /* PCI slot has been reset */
371 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
372
373 /* Device driver may resume normal operations */
374 void (*resume)(struct pci_dev *dev);
375};
376
377/* ---------------------------------------------------------------- */
378
1da177e4
LT
379struct module;
380struct pci_driver {
381 struct list_head node;
382 char *name;
1da177e4
LT
383 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
384 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
385 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
386 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
387 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
388 int (*resume_early) (struct pci_dev *dev);
1da177e4 389 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 390 void (*shutdown) (struct pci_dev *dev);
1da177e4 391
392a1ce7 392 struct pci_error_handlers *err_handler;
1da177e4
LT
393 struct device_driver driver;
394 struct pci_dynids dynids;
395};
396
05cca6e5 397#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 398
90a1ba0c 399/**
9f9351bb 400 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
401 * @_table: device table name
402 *
403 * This macro is used to create a struct pci_device_id array (a device table)
404 * in a generic manner.
405 */
9f9351bb 406#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
407 const struct pci_device_id _table[] __devinitconst
408
1da177e4
LT
409/**
410 * PCI_DEVICE - macro used to describe a specific pci device
411 * @vend: the 16 bit PCI Vendor ID
412 * @dev: the 16 bit PCI Device ID
413 *
414 * This macro is used to create a struct pci_device_id that matches a
415 * specific device. The subvendor and subdevice fields will be set to
416 * PCI_ANY_ID.
417 */
418#define PCI_DEVICE(vend,dev) \
419 .vendor = (vend), .device = (dev), \
420 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
421
422/**
423 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
424 * @dev_class: the class, subclass, prog-if triple for this device
425 * @dev_class_mask: the class mask for this device
426 *
427 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 428 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
429 * fields will be set to PCI_ANY_ID.
430 */
431#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
432 .class = (dev_class), .class_mask = (dev_class_mask), \
433 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
434 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
435
1597cacb
AC
436/**
437 * PCI_VDEVICE - macro used to describe a specific pci device in short form
438 * @vend: the vendor name
439 * @dev: the 16 bit PCI Device ID
440 *
441 * This macro is used to create a struct pci_device_id that matches a
442 * specific PCI device. The subvendor, and subdevice fields will be set
443 * to PCI_ANY_ID. The macro allows the next field to follow as the device
444 * private data.
445 */
446
447#define PCI_VDEVICE(vendor, device) \
448 PCI_VENDOR_ID_##vendor, (device), \
449 PCI_ANY_ID, PCI_ANY_ID, 0, 0
450
1da177e4
LT
451/* these external functions are only available when PCI support is enabled */
452#ifdef CONFIG_PCI
453
454extern struct bus_type pci_bus_type;
455
456/* Do NOT directly access these two variables, unless you are arch specific pci
457 * code, or pci core code. */
458extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
459/* Some device drivers need know if pci is initiated */
460extern int no_pci_devices(void);
1da177e4
LT
461
462void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 463int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 464char *pcibios_setup(char *str);
1da177e4
LT
465
466/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
467void pcibios_align_resource(void *, struct resource *, resource_size_t,
468 resource_size_t);
1da177e4
LT
469void pcibios_update_irq(struct pci_dev *, int irq);
470
471/* Generic PCI functions used internally */
472
473extern struct pci_bus *pci_find_bus(int domain, int busnr);
c431ada4 474void pci_bus_add_devices(struct pci_bus *bus);
05cca6e5
GKH
475struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
476 struct pci_ops *ops, void *sysdata);
477static inline struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
478 void *sysdata)
1da177e4 479{
c431ada4
RS
480 struct pci_bus *root_bus;
481 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
482 if (root_bus)
483 pci_bus_add_devices(root_bus);
484 return root_bus;
1da177e4 485}
05cca6e5
GKH
486struct pci_bus *pci_create_bus(struct device *parent, int bus,
487 struct pci_ops *ops, void *sysdata);
488struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
489 int busnr);
1da177e4 490int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 491struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 492void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 493unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 494int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 495void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
496struct resource *pci_find_parent_resource(const struct pci_dev *dev,
497 struct resource *res);
1da177e4
LT
498int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
499extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
500extern void pci_dev_put(struct pci_dev *dev);
501extern void pci_remove_bus(struct pci_bus *b);
502extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 503extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 504void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 505extern void pci_sort_breadthfirst(void);
1da177e4
LT
506
507/* Generic PCI functions exported to card drivers */
508
bd3989e0 509#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
510struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
511 unsigned int device,
512 const struct pci_dev *from);
513struct pci_dev __deprecated *pci_find_slot(unsigned int bus,
514 unsigned int devfn);
bd3989e0
JG
515#endif /* CONFIG_PCI_LEGACY */
516
05cca6e5
GKH
517int pci_find_capability(struct pci_dev *dev, int cap);
518int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
519int pci_find_ext_capability(struct pci_dev *dev, int cap);
520int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
521int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 522struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 523
d42552c3
AM
524struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
525 struct pci_dev *from);
05cca6e5 526struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 527 unsigned int ss_vendor, unsigned int ss_device,
95247b57 528 const struct pci_dev *from);
05cca6e5
GKH
529struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
530struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
531struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
532int pci_dev_present(const struct pci_device_id *ids);
533
05cca6e5
GKH
534int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
535 int where, u8 *val);
536int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
537 int where, u16 *val);
538int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
539 int where, u32 *val);
540int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
541 int where, u8 val);
542int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
543 int where, u16 val);
544int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
545 int where, u32 val);
1da177e4
LT
546
547static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
548{
05cca6e5 549 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
550}
551static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
552{
05cca6e5 553 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 554}
05cca6e5
GKH
555static inline int pci_read_config_dword(struct pci_dev *dev, int where,
556 u32 *val)
1da177e4 557{
05cca6e5 558 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
559}
560static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
561{
05cca6e5 562 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
563}
564static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
565{
05cca6e5 566 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 567}
05cca6e5
GKH
568static inline int pci_write_config_dword(struct pci_dev *dev, int where,
569 u32 val)
1da177e4 570{
05cca6e5 571 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
572}
573
4a7fb636 574int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
575int __must_check pci_enable_device_io(struct pci_dev *dev);
576int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 577int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
578int __must_check pcim_enable_device(struct pci_dev *pdev);
579void pcim_pin_device(struct pci_dev *pdev);
580
581static inline int pci_is_managed(struct pci_dev *pdev)
582{
583 return pdev->is_managed;
584}
585
1da177e4
LT
586void pci_disable_device(struct pci_dev *dev);
587void pci_set_master(struct pci_dev *dev);
f7bdd12d 588int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 589#define HAVE_PCI_SET_MWI
4a7fb636 590int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 591int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 592void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 593void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 594void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
595int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
596int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 597int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 598int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
599int pcix_get_max_mmrbc(struct pci_dev *dev);
600int pcix_get_mmrbc(struct pci_dev *dev);
601int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 602int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 603int pcie_set_readrq(struct pci_dev *dev, int rq);
064b53db 604void pci_update_resource(struct pci_dev *dev, struct resource *res, int resno);
4a7fb636 605int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 606int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
607
608/* ROM control related routines */
144a50ea 609void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 610void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
d7ad2254 611size_t pci_get_rom_size(void __iomem *rom, size_t size);
1da177e4
LT
612
613/* Power management related routines */
614int pci_save_state(struct pci_dev *dev);
615int pci_restore_state(struct pci_dev *dev);
9c8550ee
LT
616int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
617pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
618int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
1da177e4 619
ce5ccdef 620/* Functions for PCI Hotplug drivers to use */
05cca6e5 621int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
ce5ccdef 622
1da177e4
LT
623/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
624void pci_bus_assign_resources(struct pci_bus *bus);
625void pci_bus_size_bridges(struct pci_bus *bus);
626int pci_claim_resource(struct pci_dev *, int);
627void pci_assign_unassigned_resources(void);
628void pdev_enable_device(struct pci_dev *);
629void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 630int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
631void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
632 int (*)(struct pci_dev *, u8, u8));
633#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 634int __must_check pci_request_regions(struct pci_dev *, const char *);
1da177e4 635void pci_release_regions(struct pci_dev *);
4a7fb636 636int __must_check pci_request_region(struct pci_dev *, int, const char *);
1da177e4 637void pci_release_region(struct pci_dev *, int);
c87deff7
HS
638int pci_request_selected_regions(struct pci_dev *, int, const char *);
639void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
640
641/* drivers/pci/bus.c */
4a7fb636
AM
642int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
643 struct resource *res, resource_size_t size,
644 resource_size_t align, resource_size_t min,
645 unsigned int type_mask,
646 void (*alignf)(void *, struct resource *,
647 resource_size_t, resource_size_t),
648 void *alignf_data);
1da177e4
LT
649void pci_enable_bridges(struct pci_bus *bus);
650
863b18f4 651/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
652int __must_check __pci_register_driver(struct pci_driver *, struct module *,
653 const char *mod_name);
4a7fb636 654static inline int __must_check pci_register_driver(struct pci_driver *driver)
863b18f4 655{
725522b5 656 return __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME);
863b18f4
L
657}
658
05cca6e5
GKH
659void pci_unregister_driver(struct pci_driver *dev);
660void pci_remove_behind_bridge(struct pci_dev *dev);
661struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
662const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
663 struct pci_dev *dev);
664int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
665 int pass);
1da177e4 666
cecf4864
PM
667void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
668 void *userdata);
57741a77 669int pci_cfg_space_size_ext(struct pci_dev *dev, unsigned check_exp_pcix);
ac7dc65a 670int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 671unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 672
1da177e4
LT
673/* kmem_cache style wrapper around pci_alloc_consistent() */
674
675#include <linux/dmapool.h>
676
677#define pci_pool dma_pool
678#define pci_pool_create(name, pdev, size, align, allocation) \
679 dma_pool_create(name, &pdev->dev, size, align, allocation)
680#define pci_pool_destroy(pool) dma_pool_destroy(pool)
681#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
682#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
683
e24c2d96
DM
684enum pci_dma_burst_strategy {
685 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
686 strategy_parameter is N/A */
687 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
688 byte boundaries */
689 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
690 strategy_parameter byte boundaries */
691};
692
1da177e4
LT
693struct msix_entry {
694 u16 vector; /* kernel uses to write allocated vector */
695 u16 entry; /* driver uses to specify entry, OS writes */
696};
697
0366f8f7 698
1da177e4 699#ifndef CONFIG_PCI_MSI
05cca6e5
GKH
700static inline int pci_enable_msi(struct pci_dev *dev)
701{
702 return -1;
703}
704
705static inline void pci_disable_msi(struct pci_dev *dev)
706{ }
707
708static inline int pci_enable_msix(struct pci_dev *dev,
709 struct msix_entry *entries, int nvec)
710{
711 return -1;
712}
713
714static inline void pci_disable_msix(struct pci_dev *dev)
715{ }
716
717static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
718{ }
719
720static inline void pci_restore_msi_state(struct pci_dev *dev)
721{ }
1da177e4 722#else
1da177e4
LT
723extern int pci_enable_msi(struct pci_dev *dev);
724extern void pci_disable_msi(struct pci_dev *dev);
05cca6e5 725extern int pci_enable_msix(struct pci_dev *dev,
1da177e4
LT
726 struct msix_entry *entries, int nvec);
727extern void pci_disable_msix(struct pci_dev *dev);
728extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 729extern void pci_restore_msi_state(struct pci_dev *dev);
1da177e4
LT
730#endif
731
8b955b0d 732#ifdef CONFIG_HT_IRQ
8b955b0d
EB
733/* The functions a driver should call */
734int ht_create_irq(struct pci_dev *dev, int idx);
735void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
736#endif /* CONFIG_HT_IRQ */
737
e04b0ea2
BK
738extern void pci_block_user_cfg_access(struct pci_dev *dev);
739extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
740
4352dfd5
GKH
741/*
742 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
743 * a PCI domain is defined to be a set of PCI busses which share
744 * configuration space.
745 */
32a2eea7
JG
746#ifdef CONFIG_PCI_DOMAINS
747extern int pci_domains_supported;
748#else
749enum { pci_domains_supported = 0 };
05cca6e5
GKH
750static inline int pci_domain_nr(struct pci_bus *bus)
751{
752 return 0;
753}
754
4352dfd5
GKH
755static inline int pci_proc_domain(struct pci_bus *bus)
756{
757 return 0;
758}
32a2eea7 759#endif /* CONFIG_PCI_DOMAINS */
1da177e4 760
4352dfd5 761#else /* CONFIG_PCI is not enabled */
1da177e4
LT
762
763/*
764 * If the system does not have PCI, clearly these return errors. Define
765 * these as simple inline functions to avoid hair in drivers.
766 */
767
05cca6e5
GKH
768#define _PCI_NOP(o, s, t) \
769 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
770 int where, t val) \
1da177e4 771 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
772
773#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
774 _PCI_NOP(o, word, u16 x) \
775 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
776_PCI_NOP_ALL(read, *)
777_PCI_NOP_ALL(write,)
778
05cca6e5
GKH
779static inline struct pci_dev *pci_find_device(unsigned int vendor,
780 unsigned int device,
781 const struct pci_dev *from)
782{
783 return NULL;
784}
1da177e4 785
05cca6e5
GKH
786static inline struct pci_dev *pci_find_slot(unsigned int bus,
787 unsigned int devfn)
788{
789 return NULL;
790}
1da177e4 791
d42552c3 792static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
793 unsigned int device,
794 struct pci_dev *from)
795{
796 return NULL;
797}
d42552c3 798
05cca6e5
GKH
799static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
800 unsigned int device,
801 unsigned int ss_vendor,
802 unsigned int ss_device,
95247b57 803 const struct pci_dev *from)
05cca6e5
GKH
804{
805 return NULL;
806}
1da177e4 807
05cca6e5
GKH
808static inline struct pci_dev *pci_get_class(unsigned int class,
809 struct pci_dev *from)
810{
811 return NULL;
812}
1da177e4
LT
813
814#define pci_dev_present(ids) (0)
ed4aaadb 815#define no_pci_devices() (1)
1da177e4
LT
816#define pci_dev_put(dev) do { } while (0)
817
05cca6e5
GKH
818static inline void pci_set_master(struct pci_dev *dev)
819{ }
820
821static inline int pci_enable_device(struct pci_dev *dev)
822{
823 return -EIO;
824}
825
826static inline void pci_disable_device(struct pci_dev *dev)
827{ }
828
829static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
830{
831 return -EIO;
832}
833
4d57cdfa
FT
834static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
835 unsigned int size)
836{
837 return -EIO;
838}
839
59fc67de
FT
840static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
841 unsigned long mask)
842{
843 return -EIO;
844}
845
05cca6e5
GKH
846static inline int pci_assign_resource(struct pci_dev *dev, int i)
847{
848 return -EBUSY;
849}
850
851static inline int __pci_register_driver(struct pci_driver *drv,
852 struct module *owner)
853{
854 return 0;
855}
856
857static inline int pci_register_driver(struct pci_driver *drv)
858{
859 return 0;
860}
861
862static inline void pci_unregister_driver(struct pci_driver *drv)
863{ }
864
865static inline int pci_find_capability(struct pci_dev *dev, int cap)
866{
867 return 0;
868}
869
870static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
871 int cap)
872{
873 return 0;
874}
875
876static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
877{
878 return 0;
879}
880
1da177e4 881/* Power management related routines */
05cca6e5
GKH
882static inline int pci_save_state(struct pci_dev *dev)
883{
884 return 0;
885}
886
887static inline int pci_restore_state(struct pci_dev *dev)
888{
889 return 0;
890}
1da177e4 891
05cca6e5
GKH
892static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
893{
894 return 0;
895}
896
897static inline pci_power_t pci_choose_state(struct pci_dev *dev,
898 pm_message_t state)
899{
900 return PCI_D0;
901}
902
903static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
904 int enable)
905{
906 return 0;
907}
908
909static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
910{
911 return -EIO;
912}
913
914static inline void pci_release_regions(struct pci_dev *dev)
915{ }
0da0ead9 916
a46e8126
KG
917#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
918
05cca6e5
GKH
919static inline void pci_block_user_cfg_access(struct pci_dev *dev)
920{ }
921
922static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
923{ }
e04b0ea2 924
d80d0217
RD
925static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
926{ return NULL; }
927
928static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
929 unsigned int devfn)
930{ return NULL; }
931
932static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
933 unsigned int devfn)
934{ return NULL; }
935
4352dfd5 936#endif /* CONFIG_PCI */
1da177e4 937
4352dfd5
GKH
938/* Include architecture-dependent settings and functions */
939
940#include <asm/pci.h>
1da177e4
LT
941
942/* these helpers provide future and backwards compatibility
943 * for accessing popular PCI BAR info */
05cca6e5
GKH
944#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
945#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
946#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 947#define pci_resource_len(dev,bar) \
05cca6e5
GKH
948 ((pci_resource_start((dev), (bar)) == 0 && \
949 pci_resource_end((dev), (bar)) == \
950 pci_resource_start((dev), (bar))) ? 0 : \
951 \
952 (pci_resource_end((dev), (bar)) - \
953 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
954
955/* Similar to the helpers above, these manipulate per-pci_dev
956 * driver-specific data. They are really just a wrapper around
957 * the generic device structure functions of these calls.
958 */
05cca6e5 959static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
960{
961 return dev_get_drvdata(&pdev->dev);
962}
963
05cca6e5 964static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
965{
966 dev_set_drvdata(&pdev->dev, data);
967}
968
969/* If you want to know what to call your pci_dev, ask this function.
970 * Again, it's a wrapper around the generic device.
971 */
972static inline char *pci_name(struct pci_dev *pdev)
973{
974 return pdev->dev.bus_id;
975}
976
2311b1f2
ME
977
978/* Some archs don't want to expose struct resource to userland as-is
979 * in sysfs and /proc
980 */
981#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
982static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 983 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 984 resource_size_t *end)
2311b1f2
ME
985{
986 *start = rsrc->start;
987 *end = rsrc->end;
988}
989#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
990
991
1da177e4
LT
992/*
993 * The world is not perfect and supplies us with broken PCI devices.
994 * For at least a part of these bugs we need a work-around, so both
995 * generic (drivers/pci/quirks.c) and per-architecture code can define
996 * fixup hooks to be called for particular buggy devices.
997 */
998
999struct pci_fixup {
1000 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1001 void (*hook)(struct pci_dev *dev);
1002};
1003
1004enum pci_fixup_pass {
1005 pci_fixup_early, /* Before probing BARs */
1006 pci_fixup_header, /* After reading configuration header */
1007 pci_fixup_final, /* Final phase of device fixups */
1008 pci_fixup_enable, /* pci_enable_device() time */
1597cacb 1009 pci_fixup_resume, /* pci_enable_device() time */
1da177e4
LT
1010};
1011
1012/* Anonymous variables would be nice... */
1013#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1014 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1015 __attribute__((__section__(#section))) = { vendor, device, hook };
1016#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1017 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1018 vendor##device##hook, vendor, device, hook)
1019#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1020 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1021 vendor##device##hook, vendor, device, hook)
1022#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1023 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1024 vendor##device##hook, vendor, device, hook)
1025#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1026 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1027 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1028#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1029 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1030 resume##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1031
1032
1033void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1034
05cca6e5 1035void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1036void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1037void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1038int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1039int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1040 const char *name);
ec04b075 1041void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1042
1da177e4 1043extern int pci_pci_problems;
236561e5 1044#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1045#define PCIPCI_TRITON 2
1046#define PCIPCI_NATOMA 4
1047#define PCIPCI_VIAETBF 8
1048#define PCIPCI_VSFX 16
236561e5
AC
1049#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1050#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1051
4516a618
AN
1052extern unsigned long pci_cardbus_io_size;
1053extern unsigned long pci_cardbus_mem_size;
1054
a2cd52ca 1055extern int pcibios_add_platform_entries(struct pci_dev *dev);
575e3348 1056
7752d5cf
RH
1057#ifdef CONFIG_PCI_MMCONFIG
1058extern void __init pci_mmcfg_early_init(int type);
1059extern void __init pci_mmcfg_late_init(void);
1060#else
1061static inline void pci_mmcfg_early_init(int type) { }
1062static inline void pci_mmcfg_late_init(void) { }
1063#endif
1064
1da177e4
LT
1065#endif /* __KERNEL__ */
1066#endif /* LINUX_PCI_H */