]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
PCI: Add pci_free_host_bridge() interface
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
704e8953 31#include <linux/interrupt.h>
1388cc96 32#include <linux/io.h>
14d76b68 33#include <linux/resource_ext.h>
607ca46e 34#include <uapi/linux/pci.h>
1da177e4 35
7e7a43c3
AB
36#include <linux/pci_ids.h>
37
85467136
SK
38/*
39 * The PCI interface treats multi-function devices as independent
40 * devices. The slot/function address of each device is encoded
41 * in a single byte as follows:
42 *
43 * 7:3 = slot
44 * 2:0 = function
f7625980
BH
45 *
46 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 47 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 48 * the following kernel-only defines are being added here.
85467136 49 */
63ddc0b8 50#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
51/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
52#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
53
f46753c5
AC
54/* pci_slot represents a physical slot */
55struct pci_slot {
56 struct pci_bus *bus; /* The bus this slot is on */
57 struct list_head list; /* node in list of slots on this bus */
58 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
59 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
60 struct kobject kobj;
61};
62
0ad772ec
AC
63static inline const char *pci_slot_name(const struct pci_slot *slot)
64{
65 return kobject_name(&slot->kobj);
66}
67
1da177e4
LT
68/* File state for mmap()s on /proc/bus/pci/X/Y */
69enum pci_mmap_state {
70 pci_mmap_io,
71 pci_mmap_mem
72};
73
fde09c6d
YZ
74/*
75 * For PCI devices, the region numbers are assigned this way:
76 */
77enum {
78 /* #0-5: standard PCI resources */
79 PCI_STD_RESOURCES,
80 PCI_STD_RESOURCE_END = 5,
81
82 /* #6: expansion ROM resource */
83 PCI_ROM_RESOURCE,
84
d1b054da
YZ
85 /* device specific resources */
86#ifdef CONFIG_PCI_IOV
87 PCI_IOV_RESOURCES,
88 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
89#endif
90
fde09c6d
YZ
91 /* resources assigned to buses behind the bridge */
92#define PCI_BRIDGE_RESOURCE_NUM 4
93
94 PCI_BRIDGE_RESOURCES,
95 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
96 PCI_BRIDGE_RESOURCE_NUM - 1,
97
98 /* total resources associated with a PCI device */
99 PCI_NUM_RESOURCES,
100
101 /* preserve this for compatibility */
cda57bf9 102 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 103};
1da177e4 104
224abb67
BH
105/*
106 * pci_power_t values must match the bits in the Capabilities PME_Support
107 * and Control/Status PowerState fields in the Power Management capability.
108 */
1da177e4
LT
109typedef int __bitwise pci_power_t;
110
4352dfd5
GKH
111#define PCI_D0 ((pci_power_t __force) 0)
112#define PCI_D1 ((pci_power_t __force) 1)
113#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
114#define PCI_D3hot ((pci_power_t __force) 3)
115#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 116#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 117#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 118
00240c38
AS
119/* Remember to update this when the list above changes! */
120extern const char *pci_power_names[];
121
122static inline const char *pci_power_name(pci_power_t state)
123{
9661e783 124 return pci_power_names[1 + (__force int) state];
00240c38
AS
125}
126
448bd857
HY
127#define PCI_PM_D2_DELAY 200
128#define PCI_PM_D3_WAIT 10
129#define PCI_PM_D3COLD_WAIT 100
130#define PCI_PM_BUS_WAIT 50
aa8c6c93 131
392a1ce7
LV
132/** The pci_channel state describes connectivity between the CPU and
133 * the pci device. If some PCI bus between here and the pci device
134 * has crashed or locked up, this info is reflected here.
135 */
136typedef unsigned int __bitwise pci_channel_state_t;
137
138enum pci_channel_state {
139 /* I/O channel is in normal state */
140 pci_channel_io_normal = (__force pci_channel_state_t) 1,
141
142 /* I/O to channel is blocked */
143 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
144
145 /* PCI card is dead */
146 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
147};
148
f7bdd12d
BK
149typedef unsigned int __bitwise pcie_reset_state_t;
150
151enum pcie_reset_state {
152 /* Reset is NOT asserted (Use to deassert reset) */
153 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
154
f7625980 155 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
156 pcie_warm_reset = (__force pcie_reset_state_t) 2,
157
f7625980 158 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
159 pcie_hot_reset = (__force pcie_reset_state_t) 3
160};
161
ba698ad4
DM
162typedef unsigned short __bitwise pci_dev_flags_t;
163enum pci_dev_flags {
164 /* INTX_DISABLE in PCI_COMMAND register disables MSI
165 * generation too.
166 */
6b121592 167 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 168 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 169 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 170 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 171 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 172 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 173 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
c8fe16e3
AW
174 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
175 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
176 /* Do not use bus resets for device */
177 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
178 /* Do not use PM reset even if device advertises NoSoftRst- */
179 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
180 /* Get VPD from function 0 VPD */
181 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ffff8858
J
182 /* a non-root bridge where translation occurs, stop alias search here */
183 PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT = (__force pci_dev_flags_t) (1 << 9),
f65fd1aa
SN
184 /* Do not use FLR even if device advertises PCI_AF_CAP */
185 PCI_DEV_FLAGS_NO_FLR_RESET = (__force pci_dev_flags_t) (1 << 10),
ba698ad4
DM
186};
187
e1d3a908
SA
188enum pci_irq_reroute_variant {
189 INTEL_IRQ_REROUTE_VARIANT = 1,
190 MAX_IRQ_REROUTE_VARIANTS = 3
191};
192
6e325a62
MT
193typedef unsigned short __bitwise pci_bus_flags_t;
194enum pci_bus_flags {
032c3d86
JD
195 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
196 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
197 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
6e325a62
MT
198};
199
59da381e
JK
200/* These values come from the PCI Express Spec */
201enum pcie_link_width {
202 PCIE_LNK_WIDTH_RESRV = 0x00,
203 PCIE_LNK_X1 = 0x01,
204 PCIE_LNK_X2 = 0x02,
205 PCIE_LNK_X4 = 0x04,
206 PCIE_LNK_X8 = 0x08,
207 PCIE_LNK_X12 = 0x0C,
208 PCIE_LNK_X16 = 0x10,
209 PCIE_LNK_X32 = 0x20,
210 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
211};
212
536c8cb4
MW
213/* Based on the PCI Hotplug Spec, but some values are made up by us */
214enum pci_bus_speed {
215 PCI_SPEED_33MHz = 0x00,
216 PCI_SPEED_66MHz = 0x01,
217 PCI_SPEED_66MHz_PCIX = 0x02,
218 PCI_SPEED_100MHz_PCIX = 0x03,
219 PCI_SPEED_133MHz_PCIX = 0x04,
220 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
221 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
222 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
223 PCI_SPEED_66MHz_PCIX_266 = 0x09,
224 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
225 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
226 AGP_UNKNOWN = 0x0c,
227 AGP_1X = 0x0d,
228 AGP_2X = 0x0e,
229 AGP_4X = 0x0f,
230 AGP_8X = 0x10,
536c8cb4
MW
231 PCI_SPEED_66MHz_PCIX_533 = 0x11,
232 PCI_SPEED_100MHz_PCIX_533 = 0x12,
233 PCI_SPEED_133MHz_PCIX_533 = 0x13,
234 PCIE_SPEED_2_5GT = 0x14,
235 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 236 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
237 PCI_SPEED_UNKNOWN = 0xff,
238};
239
24a4742f 240struct pci_cap_saved_data {
fd0f7f73
AW
241 u16 cap_nr;
242 bool cap_extended;
24a4742f 243 unsigned int size;
41017f0c
SL
244 u32 data[0];
245};
246
24a4742f
AW
247struct pci_cap_saved_state {
248 struct hlist_node next;
249 struct pci_cap_saved_data cap;
250};
251
402723ad 252struct irq_affinity;
7d715a6c 253struct pcie_link_state;
ee69439c 254struct pci_vpd;
d1b054da 255struct pci_sriov;
302b4215 256struct pci_ats;
ee69439c 257
1da177e4
LT
258/*
259 * The pci_dev structure is used to describe PCI devices.
260 */
261struct pci_dev {
1da177e4
LT
262 struct list_head bus_list; /* node in per-bus list */
263 struct pci_bus *bus; /* bus this device is on */
264 struct pci_bus *subordinate; /* bus this device bridges to */
265
266 void *sysdata; /* hook for sys-specific extension */
267 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 268 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
269
270 unsigned int devfn; /* encoded device & function index */
271 unsigned short vendor;
272 unsigned short device;
273 unsigned short subsystem_vendor;
274 unsigned short subsystem_device;
275 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 276 u8 revision; /* PCI revision, low byte of class word */
1da177e4 277 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
66b80809
KB
278#ifdef CONFIG_PCIEAER
279 u16 aer_cap; /* AER capability offset */
280#endif
f7625980 281 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
282 u8 msi_cap; /* MSI capability offset */
283 u8 msix_cap; /* MSI-X capability offset */
f7625980 284 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 285 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
286 u8 pin; /* which interrupt pin this device uses */
287 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
338c3149 288 unsigned long *dma_alias_mask;/* mask of enabled devfn aliases */
1da177e4
LT
289
290 struct pci_driver *driver; /* which driver has allocated this device */
291 u64 dma_mask; /* Mask of the bits of bus address this
292 device implements. Normally this is
293 0xffffffff. You only need to change
294 this if your device has broken DMA
295 or supports 64-bit transfers. */
296
4d57cdfa
FT
297 struct device_dma_parameters dma_parms;
298
1da177e4
LT
299 pci_power_t current_state; /* Current operating state. In ACPI-speak,
300 this is D0-D3, D0 being fully functional,
301 and D3 being off. */
703860ed 302 u8 pm_cap; /* PM capability offset */
337001b6
RW
303 unsigned int pme_support:5; /* Bitmask of states from which PME#
304 can be generated */
c7f48656 305 unsigned int pme_interrupt:1;
379021d5 306 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
307 unsigned int d1_support:1; /* Low power state D1 is supported */
308 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
309 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
310 unsigned int no_d3cold:1; /* D3cold is forbidden */
9d26d3a8 311 unsigned int bridge_d3:1; /* Allow D3 for bridge */
448bd857 312 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
313 unsigned int mmio_always_on:1; /* disallow turning off io/mem
314 decoding during bar sizing */
e80bb09d 315 unsigned int wakeup_prepared:1;
448bd857
HY
316 unsigned int runtime_d3cold:1; /* whether go through runtime
317 D3cold, not set for devices
318 powered on/off by the
319 corresponding bridge */
b440bde7 320 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
576243b3
KB
321 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
322 controlled exclusively by
323 user sysfs */
1ae861e6 324 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 325 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 326
7d715a6c 327#ifdef CONFIG_PCIEASPM
f7625980 328 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
329#endif
330
392a1ce7 331 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
332 struct device dev; /* Generic device interface */
333
1da177e4
LT
334 int cfg_size; /* Size of configuration space */
335
336 /*
337 * Instead of touching interrupt line and base address registers
338 * directly, use the values stored here. They might be different!
339 */
340 unsigned int irq;
341 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
342
58d9a38f 343 bool match_driver; /* Skip attaching driver */
1da177e4 344 /* These fields are used by common fixups */
f7625980 345 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
346 unsigned int multifunction:1;/* Part of multi-function device */
347 /* keep track of device state */
8a1bc901 348 unsigned int is_added:1;
1da177e4 349 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 350 unsigned int no_msi:1; /* device may not use msi */
f144d149 351 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 352 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 353 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 354 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 355 unsigned int msi_enabled:1;
99dc804d 356 unsigned int msix_enabled:1;
58c3a727 357 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 358 unsigned int ats_enabled:1; /* Address Translation Service */
9ac7849e 359 unsigned int is_managed:1;
260d703a 360 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 361 unsigned int state_saved:1;
d1b054da 362 unsigned int is_physfn:1;
dd7cc44d 363 unsigned int is_virtfn:1;
711d5779 364 unsigned int reset_fn:1;
28760489 365 unsigned int is_hotplug_bridge:1;
8531e283 366 unsigned int is_thunderbolt:1; /* Thunderbolt controller */
affb72c3
HY
367 unsigned int __aer_firmware_first_valid:1;
368 unsigned int __aer_firmware_first:1;
fbebb9fd 369 unsigned int broken_intx_masking:1;
2b28ae19 370 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 371 unsigned int irq_managed:1;
d0751b98 372 unsigned int has_secondary_link:1;
b84106b4 373 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
ba698ad4 374 pci_dev_flags_t dev_flags;
bae94d02 375 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 376
1da177e4 377 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 378 struct hlist_head saved_cap_space;
1da177e4
LT
379 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
380 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
381 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 382 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
9bb04a0c
JY
383
384#ifdef CONFIG_PCIE_PTM
385 unsigned int ptm_root:1;
386 unsigned int ptm_enabled:1;
8b2ec318 387 u8 ptm_granularity;
9bb04a0c 388#endif
ded86d8d 389#ifdef CONFIG_PCI_MSI
1c51b50c 390 const struct attribute_group **msi_irq_groups;
ded86d8d 391#endif
94e61088 392 struct pci_vpd *vpd;
466b3ddf 393#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
394 union {
395 struct pci_sriov *sriov; /* SR-IOV capability related */
396 struct pci_dev *physfn; /* the PF this VF is associated with */
397 };
67930995
BH
398 u16 ats_cap; /* ATS Capability offset */
399 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 400 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
d1b054da 401#endif
dbd3fc33 402 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 403 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 404 char *driver_override; /* Driver name to force a match */
89ee9f76
KB
405
406 unsigned long priv_flags; /* Private flags for the pci driver */
1da177e4
LT
407};
408
dda56549
Y
409static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
410{
411#ifdef CONFIG_PCI_IOV
412 if (dev->is_virtfn)
413 dev = dev->physfn;
414#endif
dda56549
Y
415 return dev;
416}
417
3c6e6ae7 418struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 419
1da177e4
LT
420#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
421#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
422
a7369f1f
LV
423static inline int pci_channel_offline(struct pci_dev *pdev)
424{
425 return (pdev->error_state != pci_channel_io_normal);
426}
427
5a21d70d 428struct pci_host_bridge {
7b543663 429 struct device dev;
5a21d70d 430 struct pci_bus *bus; /* root bus */
37d6a0a6
AB
431 struct pci_ops *ops;
432 void *sysdata;
433 int busnr;
14d76b68 434 struct list_head windows; /* resource_entry */
4fa2649a
YL
435 void (*release_fn)(struct pci_host_bridge *);
436 void *release_data;
37d6a0a6 437 struct msi_controller *msi;
e33caa82 438 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
7c7a0e94
GP
439 /* Resource alignment requirements */
440 resource_size_t (*align_resource)(struct pci_dev *dev,
441 const struct resource *res,
442 resource_size_t start,
443 resource_size_t size,
444 resource_size_t align);
59094065 445 unsigned long private[0] ____cacheline_aligned;
5a21d70d 446};
41017f0c 447
7b543663 448#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94 449
59094065
TR
450static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
451{
452 return (void *)bridge->private;
453}
454
455static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
456{
457 return container_of(priv, struct pci_host_bridge, private);
458}
459
a52d1443 460struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
dff79b91 461void pci_free_host_bridge(struct pci_host_bridge *bridge);
a52d1443 462int pci_register_host_bridge(struct pci_host_bridge *bridge);
7c7a0e94
GP
463struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
464
4fa2649a
YL
465void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
466 void (*release_fn)(struct pci_host_bridge *),
467 void *release_data);
7b543663 468
6c0cc950
RW
469int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
470
2fe2abf8
BH
471/*
472 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
473 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
474 * buses below host bridges or subtractive decode bridges) go in the list.
475 * Use pci_bus_for_each_resource() to iterate through all the resources.
476 */
477
478/*
479 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
480 * and there's no way to program the bridge with the details of the window.
481 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
482 * decode bit set, because they are explicit and can be programmed with _SRS.
483 */
484#define PCI_SUBTRACTIVE_DECODE 0x1
485
486struct pci_bus_resource {
487 struct list_head list;
488 struct resource *res;
489 unsigned int flags;
490};
4352dfd5
GKH
491
492#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
493
494struct pci_bus {
495 struct list_head node; /* node in list of buses */
496 struct pci_bus *parent; /* parent bus this bridge is on */
497 struct list_head children; /* list of child buses */
498 struct list_head devices; /* list of devices on this bus */
499 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
500 struct list_head slots; /* list of slots on this bus;
501 protected by pci_slot_mutex */
2fe2abf8
BH
502 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
503 struct list_head resources; /* address space routed to this bus */
92f02430 504 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
505
506 struct pci_ops *ops; /* configuration access functions */
c2791b80 507 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
508 void *sysdata; /* hook for sys-specific extension */
509 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
510
511 unsigned char number; /* bus number */
512 unsigned char primary; /* number of primary bridge */
3749c51a
MW
513 unsigned char max_bus_speed; /* enum pci_bus_speed */
514 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
515#ifdef CONFIG_PCI_DOMAINS_GENERIC
516 int domain_nr;
517#endif
1da177e4
LT
518
519 char name[48];
520
521 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 522 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 523 struct device *bridge;
fd7d1ced 524 struct device dev;
1da177e4
LT
525 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
526 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 527 unsigned int is_added:1;
1da177e4
LT
528};
529
fd7d1ced 530#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 531
79af72d7 532/*
f7625980 533 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 534 * false otherwise
77a0dfcd
BH
535 *
536 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
537 * This is incorrect because "virtual" buses added for SR-IOV (via
538 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
539 */
540static inline bool pci_is_root_bus(struct pci_bus *pbus)
541{
542 return !(pbus->parent);
543}
544
1c86438c
YW
545/**
546 * pci_is_bridge - check if the PCI device is a bridge
547 * @dev: PCI device
548 *
549 * Return true if the PCI device is bridge whether it has subordinate
550 * or not.
551 */
552static inline bool pci_is_bridge(struct pci_dev *dev)
553{
554 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
555 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
556}
557
c6bde215
BH
558static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
559{
560 dev = pci_physfn(dev);
561 if (pci_is_root_bus(dev->bus))
562 return NULL;
563
564 return dev->bus->self;
565}
566
6675a601
MK
567struct device *pci_get_host_bridge_device(struct pci_dev *dev);
568void pci_put_host_bridge_device(struct device *dev);
569
16cf0ebc
RW
570#ifdef CONFIG_PCI_MSI
571static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
572{
573 return pci_dev->msi_enabled || pci_dev->msix_enabled;
574}
575#else
576static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
577#endif
578
1da177e4
LT
579/*
580 * Error values that may be returned by PCI functions.
581 */
582#define PCIBIOS_SUCCESSFUL 0x00
583#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
584#define PCIBIOS_BAD_VENDOR_ID 0x83
585#define PCIBIOS_DEVICE_NOT_FOUND 0x86
586#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
587#define PCIBIOS_SET_FAILED 0x88
588#define PCIBIOS_BUFFER_TOO_SMALL 0x89
589
a6961651 590/*
f7625980 591 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
592 */
593static inline int pcibios_err_to_errno(int err)
594{
595 if (err <= PCIBIOS_SUCCESSFUL)
596 return err; /* Assume already errno */
597
598 switch (err) {
599 case PCIBIOS_FUNC_NOT_SUPPORTED:
600 return -ENOENT;
601 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 602 return -ENOTTY;
a6961651
AW
603 case PCIBIOS_DEVICE_NOT_FOUND:
604 return -ENODEV;
605 case PCIBIOS_BAD_REGISTER_NUMBER:
606 return -EFAULT;
607 case PCIBIOS_SET_FAILED:
608 return -EIO;
609 case PCIBIOS_BUFFER_TOO_SMALL:
610 return -ENOSPC;
611 }
612
d97ffe23 613 return -ERANGE;
a6961651
AW
614}
615
1da177e4
LT
616/* Low-level architecture-dependent routines */
617
618struct pci_ops {
057bd2e0
TR
619 int (*add_bus)(struct pci_bus *bus);
620 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 621 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
622 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
623 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
624};
625
b6ce068a
MW
626/*
627 * ACPI needs to be able to access PCI config space before we've done a
628 * PCI bus scan and created pci_bus structures.
629 */
f39d5b72
BH
630int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
631 int reg, int len, u32 *val);
632int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
633 int reg, int len, u32 val);
1da177e4 634
3a9ad0b4
YL
635#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
636typedef u64 pci_bus_addr_t;
637#else
638typedef u32 pci_bus_addr_t;
639#endif
640
1da177e4 641struct pci_bus_region {
3a9ad0b4
YL
642 pci_bus_addr_t start;
643 pci_bus_addr_t end;
1da177e4
LT
644};
645
646struct pci_dynids {
647 spinlock_t lock; /* protects list, index */
648 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
649};
650
f7625980
BH
651
652/*
653 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
654 * a set of callbacks in struct pci_error_handlers, that device driver
655 * will be notified of PCI bus errors, and will be driven to recovery
656 * when an error occurs.
392a1ce7
LV
657 */
658
659typedef unsigned int __bitwise pci_ers_result_t;
660
661enum pci_ers_result {
662 /* no result/none/not supported in device driver */
663 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
664
665 /* Device driver can recover without slot reset */
666 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
667
668 /* Device driver wants slot to be reset. */
669 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
670
671 /* Device has completely failed, is unrecoverable */
672 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
673
674 /* Device driver is fully recovered and operational */
675 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
676
677 /* No AER capabilities registered for the driver */
678 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
679};
680
681/* PCI bus error event callbacks */
05cca6e5 682struct pci_error_handlers {
392a1ce7
LV
683 /* PCI bus error detected on this device */
684 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 685 enum pci_channel_state error);
392a1ce7
LV
686
687 /* MMIO has been re-enabled, but not DMA */
688 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
689
392a1ce7
LV
690 /* PCI slot has been reset */
691 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
692
3ebe7f9f
KB
693 /* PCI function reset prepare or completed */
694 void (*reset_notify)(struct pci_dev *dev, bool prepare);
695
392a1ce7
LV
696 /* Device driver may resume normal operations */
697 void (*resume)(struct pci_dev *dev);
698};
699
392a1ce7 700
1da177e4
LT
701struct module;
702struct pci_driver {
703 struct list_head node;
42b21932 704 const char *name;
1da177e4
LT
705 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
706 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
707 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
708 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
709 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
710 int (*resume_early) (struct pci_dev *dev);
1da177e4 711 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 712 void (*shutdown) (struct pci_dev *dev);
1789382a 713 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 714 const struct pci_error_handlers *err_handler;
1da177e4
LT
715 struct device_driver driver;
716 struct pci_dynids dynids;
717};
718
05cca6e5 719#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4
LT
720
721/**
722 * PCI_DEVICE - macro used to describe a specific pci device
723 * @vend: the 16 bit PCI Vendor ID
724 * @dev: the 16 bit PCI Device ID
725 *
726 * This macro is used to create a struct pci_device_id that matches a
727 * specific device. The subvendor and subdevice fields will be set to
728 * PCI_ANY_ID.
729 */
730#define PCI_DEVICE(vend,dev) \
731 .vendor = (vend), .device = (dev), \
732 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
733
3d567e0e
NNS
734/**
735 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
736 * @vend: the 16 bit PCI Vendor ID
737 * @dev: the 16 bit PCI Device ID
738 * @subvend: the 16 bit PCI Subvendor ID
739 * @subdev: the 16 bit PCI Subdevice ID
740 *
741 * This macro is used to create a struct pci_device_id that matches a
742 * specific device with subsystem information.
743 */
744#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
745 .vendor = (vend), .device = (dev), \
746 .subvendor = (subvend), .subdevice = (subdev)
747
1da177e4
LT
748/**
749 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
750 * @dev_class: the class, subclass, prog-if triple for this device
751 * @dev_class_mask: the class mask for this device
752 *
753 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 754 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
755 * fields will be set to PCI_ANY_ID.
756 */
757#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
758 .class = (dev_class), .class_mask = (dev_class_mask), \
759 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
760 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
761
1597cacb
AC
762/**
763 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
764 * @vend: the vendor name
765 * @dev: the 16 bit PCI Device ID
1597cacb
AC
766 *
767 * This macro is used to create a struct pci_device_id that matches a
768 * specific PCI device. The subvendor, and subdevice fields will be set
769 * to PCI_ANY_ID. The macro allows the next field to follow as the device
770 * private data.
771 */
772
c1309040
MR
773#define PCI_VDEVICE(vend, dev) \
774 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
775 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 776
5bbe029f
BH
777enum {
778 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
779 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
780 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
781 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
782 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
783 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
784 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
785};
786
1da177e4
LT
787/* these external functions are only available when PCI support is enabled */
788#ifdef CONFIG_PCI
789
5bbe029f
BH
790extern unsigned int pci_flags;
791
792static inline void pci_set_flags(int flags) { pci_flags = flags; }
793static inline void pci_add_flags(int flags) { pci_flags |= flags; }
794static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
795static inline int pci_has_flag(int flag) { return pci_flags & flag; }
796
a58674ff 797void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
798
799enum pcie_bus_config_types {
27d868b5
KB
800 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
801 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
802 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
803 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
804 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
805};
806
807extern enum pcie_bus_config_types pcie_bus_config;
808
1da177e4
LT
809extern struct bus_type pci_bus_type;
810
f7625980
BH
811/* Do NOT directly access these two variables, unless you are arch-specific PCI
812 * code, or PCI core code. */
1da177e4 813extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 814/* Some device drivers need know if PCI is initiated */
f39d5b72 815int no_pci_devices(void);
1da177e4 816
3c449ed0 817void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 818void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
819void pcibios_add_bus(struct pci_bus *bus);
820void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 821void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 822int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 823/* Architecture-specific versions may override this (weak) */
05cca6e5 824char *pcibios_setup(char *str);
1da177e4
LT
825
826/* Used only when drivers/pci/setup.c is used */
3b7a17fc 827resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 828 resource_size_t,
e31dd6e4 829 resource_size_t);
1da177e4
LT
830void pcibios_update_irq(struct pci_dev *, int irq);
831
2d1c8618
BH
832/* Weak but can be overriden by arch */
833void pci_fixup_cardbus(struct pci_bus *);
834
1da177e4
LT
835/* Generic PCI functions used internally */
836
fc279850 837void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 838 struct resource *res);
fc279850 839void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 840 struct pci_bus_region *region);
d1fd4fb6 841void pcibios_scan_specific_bus(int busn);
f39d5b72 842struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 843void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 844struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
845struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
846 struct pci_ops *ops, void *sysdata,
847 struct list_head *resources);
98a35831
YL
848int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
849int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
850void pci_bus_release_busn_res(struct pci_bus *b);
d2a7926d
LP
851struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
852 struct pci_ops *ops, void *sysdata,
853 struct list_head *resources,
854 struct msi_controller *msi);
15856ad5 855struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
856 struct pci_ops *ops, void *sysdata,
857 struct list_head *resources);
05cca6e5
GKH
858struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
859 int busnr);
3749c51a 860void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 861struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
862 const char *name,
863 struct hotplug_slot *hotplug);
f46753c5 864void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
865#ifdef CONFIG_SYSFS
866void pci_dev_assign_slot(struct pci_dev *dev);
867#else
868static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
869#endif
1da177e4 870int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 871struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 872void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 873unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 874void pci_bus_add_device(struct pci_dev *dev);
1da177e4 875void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
876struct resource *pci_find_parent_resource(const struct pci_dev *dev,
877 struct resource *res);
c56d4450 878struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
3df425f3 879u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 880int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 881u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
882struct pci_dev *pci_dev_get(struct pci_dev *dev);
883void pci_dev_put(struct pci_dev *dev);
884void pci_remove_bus(struct pci_bus *b);
885void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 886void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
887void pci_stop_root_bus(struct pci_bus *bus);
888void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 889void pci_setup_cardbus(struct pci_bus *bus);
d366d28c 890void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
f39d5b72 891void pci_sort_breadthfirst(void);
fb8a0d9d
WM
892#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
893#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1da177e4
LT
894
895/* Generic PCI functions exported to card drivers */
896
388c8c16
JB
897enum pci_lost_interrupt_reason {
898 PCI_LOST_IRQ_NO_INFORMATION = 0,
899 PCI_LOST_IRQ_DISABLE_MSI,
900 PCI_LOST_IRQ_DISABLE_MSIX,
901 PCI_LOST_IRQ_DISABLE_ACPI,
902};
903enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
904int pci_find_capability(struct pci_dev *dev, int cap);
905int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
906int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 907int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
908int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
909int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 910struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 911
d42552c3
AM
912struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
913 struct pci_dev *from);
05cca6e5 914struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 915 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 916 struct pci_dev *from);
05cca6e5 917struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
918struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
919 unsigned int devfn);
920static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
921 unsigned int devfn)
922{
923 return pci_get_domain_bus_and_slot(0, bus, devfn);
924}
05cca6e5 925struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
926int pci_dev_present(const struct pci_device_id *ids);
927
05cca6e5
GKH
928int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
929 int where, u8 *val);
930int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
931 int where, u16 *val);
932int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
933 int where, u32 *val);
934int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
935 int where, u8 val);
936int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
937 int where, u16 val);
938int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
939 int where, u32 val);
1f94a94f
RH
940
941int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
942 int where, int size, u32 *val);
943int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
944 int where, int size, u32 val);
945int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
946 int where, int size, u32 *val);
947int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
948 int where, int size, u32 val);
949
a72b46c3 950struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 951
d3881e50
KB
952int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val);
953int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val);
954int pci_read_config_dword(const struct pci_dev *dev, int where, u32 *val);
955int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val);
956int pci_write_config_word(const struct pci_dev *dev, int where, u16 val);
957int pci_write_config_dword(const struct pci_dev *dev, int where, u32 val);
1da177e4 958
8c0d3a02
JL
959int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
960int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
961int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
962int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
963int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
964 u16 clear, u16 set);
965int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
966 u32 clear, u32 set);
967
968static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
969 u16 set)
970{
971 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
972}
973
974static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
975 u32 set)
976{
977 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
978}
979
980static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
981 u16 clear)
982{
983 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
984}
985
986static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
987 u32 clear)
988{
989 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
990}
991
c63587d7
AW
992/* user-space driven config access */
993int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
994int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
995int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
996int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
997int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
998int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
999
4a7fb636 1000int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
1001int __must_check pci_enable_device_io(struct pci_dev *dev);
1002int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 1003int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
1004int __must_check pcim_enable_device(struct pci_dev *pdev);
1005void pcim_pin_device(struct pci_dev *pdev);
1006
296ccb08
YS
1007static inline int pci_is_enabled(struct pci_dev *pdev)
1008{
1009 return (atomic_read(&pdev->enable_cnt) > 0);
1010}
1011
9ac7849e
TH
1012static inline int pci_is_managed(struct pci_dev *pdev)
1013{
1014 return pdev->is_managed;
1015}
1016
1da177e4 1017void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1018
1019extern unsigned int pcibios_max_latency;
1da177e4 1020void pci_set_master(struct pci_dev *dev);
6a479079 1021void pci_clear_master(struct pci_dev *dev);
96c55900 1022
f7bdd12d 1023int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1024int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1025#define HAVE_PCI_SET_MWI
4a7fb636 1026int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1027int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1028void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1029void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1030bool pci_intx_mask_supported(struct pci_dev *dev);
1031bool pci_check_and_mask_intx(struct pci_dev *dev);
1032bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1033int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1034int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1035int pcix_get_max_mmrbc(struct pci_dev *dev);
1036int pcix_get_mmrbc(struct pci_dev *dev);
1037int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1038int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1039int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1040int pcie_get_mps(struct pci_dev *dev);
1041int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1042int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1043 enum pcie_link_width *width);
a60a2b73 1044void pcie_flr(struct pci_dev *dev);
8c1c699f 1045int __pci_reset_function(struct pci_dev *dev);
a96d627a 1046int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1047int pci_reset_function(struct pci_dev *dev);
61cf16d8 1048int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1049int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1050int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1051int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1052int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1053int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1054int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1055void pci_reset_secondary_bus(struct pci_dev *dev);
1056void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1057void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1058void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1059int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1060int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1061int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1062bool pci_device_is_present(struct pci_dev *pdev);
08249651 1063void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4 1064
704e8953
CH
1065int __printf(6, 7) pci_request_irq(struct pci_dev *dev, unsigned int nr,
1066 irq_handler_t handler, irq_handler_t thread_fn, void *dev_id,
1067 const char *fmt, ...);
1068void pci_free_irq(struct pci_dev *dev, unsigned int nr, void *dev_id);
1069
1da177e4 1070/* ROM control related routines */
e416de5e
AC
1071int pci_enable_rom(struct pci_dev *pdev);
1072void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1073void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1074void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1075size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1076void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1077
1078/* Power management related routines */
1079int pci_save_state(struct pci_dev *dev);
1d3c16a8 1080void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1081struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1082int pci_load_saved_state(struct pci_dev *dev,
1083 struct pci_saved_state *state);
ffbdd3f7
AW
1084int pci_load_and_free_saved_state(struct pci_dev *dev,
1085 struct pci_saved_state **state);
fd0f7f73
AW
1086struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1087struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1088 u16 cap);
1089int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1090int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1091 u16 cap, unsigned int size);
0e5dd46b 1092int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1093int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1094pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1095bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1096void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1097int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1098 bool runtime, bool enable);
0235c4fc 1099int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1100int pci_prepare_to_sleep(struct pci_dev *dev);
1101int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1102bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1103bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1104void pci_pme_wakeup_bus(struct pci_bus *bus);
9d26d3a8
MW
1105void pci_d3cold_enable(struct pci_dev *dev);
1106void pci_d3cold_disable(struct pci_dev *dev);
1da177e4 1107
6cbf8214
RW
1108static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1109 bool enable)
1110{
1111 return __pci_enable_wake(dev, state, false, enable);
1112}
1da177e4 1113
425c1b22
AW
1114/* PCI Virtual Channel */
1115int pci_save_vc_state(struct pci_dev *dev);
1116void pci_restore_vc_state(struct pci_dev *dev);
1117void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1118
bb209c82
BH
1119/* For use by arch with custom probe code */
1120void set_pcie_port_type(struct pci_dev *pdev);
1121void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1122
ce5ccdef 1123/* Functions for PCI Hotplug drivers to use */
05cca6e5 1124int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1125unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1126unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1127void pci_lock_rescan_remove(void);
1128void pci_unlock_rescan_remove(void);
ce5ccdef 1129
287d19ce
SH
1130/* Vital product data routines */
1131ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1132ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
cb92148b 1133int pci_set_vpd_size(struct pci_dev *dev, size_t len);
287d19ce 1134
1da177e4 1135/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1136resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1137void pci_bus_assign_resources(const struct pci_bus *bus);
765bf9b7 1138void pci_bus_claim_resources(struct pci_bus *bus);
1da177e4
LT
1139void pci_bus_size_bridges(struct pci_bus *bus);
1140int pci_claim_resource(struct pci_dev *, int);
8505e729 1141int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1142void pci_assign_unassigned_resources(void);
6841ec68 1143void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1144void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1145void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1146void pdev_enable_device(struct pci_dev *);
842de40d 1147int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1148void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1149 int (*)(const struct pci_dev *, u8, u8));
afd29f90 1150struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1da177e4 1151#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1152int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1153int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1154void pci_release_regions(struct pci_dev *);
4a7fb636 1155int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1156int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1157void pci_release_region(struct pci_dev *, int);
c87deff7 1158int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1159int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1160void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1161
1162/* drivers/pci/bus.c */
fe830ef6
JL
1163struct pci_bus *pci_bus_get(struct pci_bus *bus);
1164void pci_bus_put(struct pci_bus *bus);
45ca9e97 1165void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1166void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1167 resource_size_t offset);
45ca9e97 1168void pci_free_resource_list(struct list_head *resources);
950334bc
BH
1169void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1170 unsigned int flags);
2fe2abf8
BH
1171struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1172void pci_bus_remove_resources(struct pci_bus *bus);
950334bc
BH
1173int devm_request_pci_bus_resources(struct device *dev,
1174 struct list_head *resources);
2fe2abf8 1175
89a74ecc 1176#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1177 for (i = 0; \
1178 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1179 i++)
89a74ecc 1180
4a7fb636
AM
1181int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1182 struct resource *res, resource_size_t size,
1183 resource_size_t align, resource_size_t min,
664c2848 1184 unsigned long type_mask,
3b7a17fc
DB
1185 resource_size_t (*alignf)(void *,
1186 const struct resource *,
b26b2d49
DB
1187 resource_size_t,
1188 resource_size_t),
4a7fb636 1189 void *alignf_data);
1da177e4 1190
8b921acf 1191
c5076cfe
TN
1192int pci_register_io_range(phys_addr_t addr, resource_size_t size);
1193unsigned long pci_address_to_pio(phys_addr_t addr);
1194phys_addr_t pci_pio_to_address(unsigned long pio);
8b921acf 1195int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
4d3f1384 1196void pci_unmap_iospace(struct resource *res);
490cb6dd
LP
1197void __iomem *devm_pci_remap_cfgspace(struct device *dev,
1198 resource_size_t offset,
1199 resource_size_t size);
1200void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
1201 struct resource *res);
8b921acf 1202
3a9ad0b4 1203static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1204{
1205 struct pci_bus_region region;
1206
1207 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1208 return region.start;
1209}
1210
863b18f4 1211/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1212int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1213 const char *mod_name);
bba81165
AM
1214
1215/*
1216 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1217 */
1218#define pci_register_driver(driver) \
1219 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1220
05cca6e5 1221void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1222
1223/**
1224 * module_pci_driver() - Helper macro for registering a PCI driver
1225 * @__pci_driver: pci_driver struct
1226 *
1227 * Helper macro for PCI drivers which do not do anything special in module
1228 * init/exit. This eliminates a lot of boilerplate. Each module may only
1229 * use this macro once, and calling it replaces module_init() and module_exit()
1230 */
1231#define module_pci_driver(__pci_driver) \
1232 module_driver(__pci_driver, pci_register_driver, \
1233 pci_unregister_driver)
1234
b4eb6cdb
PG
1235/**
1236 * builtin_pci_driver() - Helper macro for registering a PCI driver
1237 * @__pci_driver: pci_driver struct
1238 *
1239 * Helper macro for PCI drivers which do not do anything special in their
1240 * init code. This eliminates a lot of boilerplate. Each driver may only
1241 * use this macro once, and calling it replaces device_initcall(...)
1242 */
1243#define builtin_pci_driver(__pci_driver) \
1244 builtin_driver(__pci_driver, pci_register_driver)
1245
05cca6e5 1246struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1247int pci_add_dynid(struct pci_driver *drv,
1248 unsigned int vendor, unsigned int device,
1249 unsigned int subvendor, unsigned int subdevice,
1250 unsigned int class, unsigned int class_mask,
1251 unsigned long driver_data);
05cca6e5
GKH
1252const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1253 struct pci_dev *dev);
1254int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1255 int pass);
1da177e4 1256
70298c6e 1257void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1258 void *userdata);
ac7dc65a 1259int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1260unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1261void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1262resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1263 unsigned long type);
978d2d68 1264resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1265
3448a19d
DA
1266#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1267#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1268
deb2d2ec 1269int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1270 unsigned int command_bits, u32 flags);
fe537670 1271
4fe0d154
CH
1272#define PCI_IRQ_LEGACY (1 << 0) /* allow legacy interrupts */
1273#define PCI_IRQ_MSI (1 << 1) /* allow MSI interrupts */
1274#define PCI_IRQ_MSIX (1 << 2) /* allow MSI-X interrupts */
1275#define PCI_IRQ_AFFINITY (1 << 3) /* auto-assign affinity */
1276#define PCI_IRQ_ALL_TYPES \
1277 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
aff17164 1278
1da177e4
LT
1279/* kmem_cache style wrapper around pci_alloc_consistent() */
1280
f41b1771 1281#include <linux/pci-dma.h>
1da177e4
LT
1282#include <linux/dmapool.h>
1283
1284#define pci_pool dma_pool
1285#define pci_pool_create(name, pdev, size, align, allocation) \
1286 dma_pool_create(name, &pdev->dev, size, align, allocation)
1287#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1288#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
01a7fd33
SS
1289#define pci_pool_zalloc(pool, flags, handle) \
1290 dma_pool_zalloc(pool, flags, handle)
1da177e4
LT
1291#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1292
1da177e4 1293struct msix_entry {
16dbef4a 1294 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1295 u16 entry; /* driver uses to specify entry, OS writes */
1296};
1297
4c859804
BH
1298#ifdef CONFIG_PCI_MSI
1299int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72 1300void pci_disable_msi(struct pci_dev *dev);
4c859804 1301int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72 1302void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1303void pci_restore_msi_state(struct pci_dev *dev);
1304int pci_msi_enabled(void);
4fe03955 1305int pci_enable_msi(struct pci_dev *dev);
4c859804
BH
1306int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1307 int minvec, int maxvec);
f7fc32cb
AG
1308static inline int pci_enable_msix_exact(struct pci_dev *dev,
1309 struct msix_entry *entries, int nvec)
1310{
1311 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1312 if (rc < 0)
1313 return rc;
1314 return 0;
1315}
402723ad
CH
1316int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1317 unsigned int max_vecs, unsigned int flags,
1318 const struct irq_affinity *affd);
1319
aff17164
CH
1320void pci_free_irq_vectors(struct pci_dev *dev);
1321int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
ee8d41e5 1322const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
27ddb689 1323int pci_irq_get_node(struct pci_dev *pdev, int vec);
aff17164 1324
4c859804 1325#else
2ee546c4 1326static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1327static inline void pci_disable_msi(struct pci_dev *dev) { }
1328static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4 1329static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1330static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1331static inline int pci_msi_enabled(void) { return 0; }
4fe03955 1332static inline int pci_enable_msi(struct pci_dev *dev)
f7fc32cb 1333{ return -ENOSYS; }
302a2523
AG
1334static inline int pci_enable_msix_range(struct pci_dev *dev,
1335 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1336{ return -ENOSYS; }
f7fc32cb
AG
1337static inline int pci_enable_msix_exact(struct pci_dev *dev,
1338 struct msix_entry *entries, int nvec)
1339{ return -ENOSYS; }
402723ad
CH
1340
1341static inline int
1342pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1343 unsigned int max_vecs, unsigned int flags,
1344 const struct irq_affinity *aff_desc)
aff17164
CH
1345{
1346 if (min_vecs > 1)
1347 return -EINVAL;
1348 return 1;
1349}
402723ad 1350
aff17164
CH
1351static inline void pci_free_irq_vectors(struct pci_dev *dev)
1352{
1353}
1354
1355static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1356{
1357 if (WARN_ON_ONCE(nr > 0))
1358 return -EINVAL;
1359 return dev->irq;
1360}
ee8d41e5
TG
1361static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1362 int vec)
1363{
1364 return cpu_possible_mask;
1365}
27ddb689
SL
1366
1367static inline int pci_irq_get_node(struct pci_dev *pdev, int vec)
1368{
1369 return first_online_node;
1370}
1da177e4
LT
1371#endif
1372
402723ad
CH
1373static inline int
1374pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1375 unsigned int max_vecs, unsigned int flags)
1376{
1377 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs, flags,
1378 NULL);
1379}
1380
ab0724ff 1381#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1382extern bool pcie_ports_disabled;
1383extern bool pcie_ports_auto;
ab0724ff
MT
1384#else
1385#define pcie_ports_disabled true
1386#define pcie_ports_auto false
1387#endif
415e12b2 1388
4c859804 1389#ifdef CONFIG_PCIEASPM
f39d5b72 1390bool pcie_aspm_support_enabled(void);
4c859804
BH
1391#else
1392static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1393#endif
1394
415e12b2
RW
1395#ifdef CONFIG_PCIEAER
1396void pci_no_aer(void);
1397bool pci_aer_available(void);
66b80809 1398int pci_aer_init(struct pci_dev *dev);
415e12b2
RW
1399#else
1400static inline void pci_no_aer(void) { }
1401static inline bool pci_aer_available(void) { return false; }
66b80809 1402static inline int pci_aer_init(struct pci_dev *d) { return -ENODEV; }
415e12b2
RW
1403#endif
1404
4c859804 1405#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1406void pcie_set_ecrc_checking(struct pci_dev *dev);
1407void pcie_ecrc_get_policy(char *str);
4c859804 1408#else
2ee546c4
BH
1409static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1410static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1411#endif
1412
8b955b0d 1413#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1414/* The functions a driver should call */
1415int ht_create_irq(struct pci_dev *dev, int idx);
1416void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1417#endif /* CONFIG_HT_IRQ */
1418
edc90fee
BH
1419#ifdef CONFIG_PCI_ATS
1420/* Address Translation Service */
1421void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1422int pci_enable_ats(struct pci_dev *dev, int ps);
1423void pci_disable_ats(struct pci_dev *dev);
1424int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1425#else
ff9bee89
BH
1426static inline void pci_ats_init(struct pci_dev *d) { }
1427static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1428static inline void pci_disable_ats(struct pci_dev *d) { }
1429static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1430#endif
1431
eec097d4
BH
1432#ifdef CONFIG_PCIE_PTM
1433int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1434#else
1435static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1436{ return -EINVAL; }
1437#endif
1438
f39d5b72
BH
1439void pci_cfg_access_lock(struct pci_dev *dev);
1440bool pci_cfg_access_trylock(struct pci_dev *dev);
1441void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1442
4352dfd5
GKH
1443/*
1444 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1445 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1446 * configuration space.
1447 */
32a2eea7
JG
1448#ifdef CONFIG_PCI_DOMAINS
1449extern int pci_domains_supported;
41e5c0f8 1450int pci_get_new_domain_nr(void);
32a2eea7
JG
1451#else
1452enum { pci_domains_supported = 0 };
2ee546c4
BH
1453static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1454static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1455static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1456#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1457
670ba0c8
CM
1458/*
1459 * Generic implementation for PCI domain support. If your
1460 * architecture does not need custom management of PCI
1461 * domains then this implementation will be used
1462 */
1463#ifdef CONFIG_PCI_DOMAINS_GENERIC
1464static inline int pci_domain_nr(struct pci_bus *bus)
1465{
1466 return bus->domain_nr;
1467}
2ab51dde
TN
1468#ifdef CONFIG_ACPI
1469int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
670ba0c8 1470#else
2ab51dde
TN
1471static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1472{ return 0; }
1473#endif
9c7cb891 1474int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
670ba0c8
CM
1475#endif
1476
95a8b6ef
MT
1477/* some architectures require additional setup to direct VGA traffic */
1478typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1479 unsigned int command_bits, u32 flags);
f39d5b72 1480void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1481
be9d2e89
JT
1482static inline int
1483pci_request_io_regions(struct pci_dev *pdev, const char *name)
1484{
1485 return pci_request_selected_regions(pdev,
1486 pci_select_bars(pdev, IORESOURCE_IO), name);
1487}
1488
1489static inline void
1490pci_release_io_regions(struct pci_dev *pdev)
1491{
1492 return pci_release_selected_regions(pdev,
1493 pci_select_bars(pdev, IORESOURCE_IO));
1494}
1495
1496static inline int
1497pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1498{
1499 return pci_request_selected_regions(pdev,
1500 pci_select_bars(pdev, IORESOURCE_MEM), name);
1501}
1502
1503static inline void
1504pci_release_mem_regions(struct pci_dev *pdev)
1505{
1506 return pci_release_selected_regions(pdev,
1507 pci_select_bars(pdev, IORESOURCE_MEM));
1508}
1509
4352dfd5 1510#else /* CONFIG_PCI is not enabled */
1da177e4 1511
5bbe029f
BH
1512static inline void pci_set_flags(int flags) { }
1513static inline void pci_add_flags(int flags) { }
1514static inline void pci_clear_flags(int flags) { }
1515static inline int pci_has_flag(int flag) { return 0; }
1516
1da177e4
LT
1517/*
1518 * If the system does not have PCI, clearly these return errors. Define
1519 * these as simple inline functions to avoid hair in drivers.
1520 */
1521
05cca6e5
GKH
1522#define _PCI_NOP(o, s, t) \
1523 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1524 int where, t val) \
1da177e4 1525 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1526
1527#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1528 _PCI_NOP(o, word, u16 x) \
1529 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1530_PCI_NOP_ALL(read, *)
1531_PCI_NOP_ALL(write,)
1532
d42552c3 1533static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1534 unsigned int device,
1535 struct pci_dev *from)
2ee546c4 1536{ return NULL; }
d42552c3 1537
05cca6e5
GKH
1538static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1539 unsigned int device,
1540 unsigned int ss_vendor,
1541 unsigned int ss_device,
b08508c4 1542 struct pci_dev *from)
2ee546c4 1543{ return NULL; }
1da177e4 1544
05cca6e5
GKH
1545static inline struct pci_dev *pci_get_class(unsigned int class,
1546 struct pci_dev *from)
2ee546c4 1547{ return NULL; }
1da177e4
LT
1548
1549#define pci_dev_present(ids) (0)
ed4aaadb 1550#define no_pci_devices() (1)
1da177e4
LT
1551#define pci_dev_put(dev) do { } while (0)
1552
2ee546c4
BH
1553static inline void pci_set_master(struct pci_dev *dev) { }
1554static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1555static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1556static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1557{ return -EBUSY; }
05cca6e5
GKH
1558static inline int __pci_register_driver(struct pci_driver *drv,
1559 struct module *owner)
2ee546c4 1560{ return 0; }
05cca6e5 1561static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1562{ return 0; }
1563static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1564static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1565{ return 0; }
05cca6e5
GKH
1566static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1567 int cap)
2ee546c4 1568{ return 0; }
05cca6e5 1569static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1570{ return 0; }
05cca6e5 1571
1da177e4 1572/* Power management related routines */
2ee546c4
BH
1573static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1574static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1575static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1576{ return 0; }
3449248c 1577static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1578{ return 0; }
05cca6e5
GKH
1579static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1580 pm_message_t state)
2ee546c4 1581{ return PCI_D0; }
05cca6e5
GKH
1582static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1583 int enable)
2ee546c4 1584{ return 0; }
48a92a81 1585
afd29f90
MW
1586static inline struct resource *pci_find_resource(struct pci_dev *dev,
1587 struct resource *res)
1588{ return NULL; }
05cca6e5 1589static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1590{ return -EIO; }
1591static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1592
c5076cfe
TN
1593static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1594
2ee546c4 1595static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1596static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1597{ return 0; }
2ee546c4 1598static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1599
d80d0217
RD
1600static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1601{ return NULL; }
d80d0217
RD
1602static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1603 unsigned int devfn)
1604{ return NULL; }
d80d0217
RD
1605static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1606 unsigned int devfn)
1607{ return NULL; }
1608
2ee546c4
BH
1609static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1610static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1611static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1612
fb8a0d9d
WM
1613#define dev_is_pci(d) (false)
1614#define dev_is_pf(d) (false)
4352dfd5 1615#endif /* CONFIG_PCI */
1da177e4 1616
4352dfd5
GKH
1617/* Include architecture-dependent settings and functions */
1618
1619#include <asm/pci.h>
1da177e4 1620
f7195824
DW
1621/* These two functions provide almost identical functionality. Depennding
1622 * on the architecture, one will be implemented as a wrapper around the
1623 * other (in drivers/pci/mmap.c).
1624 *
1625 * pci_mmap_resource_range() maps a specific BAR, and vm->vm_pgoff
1626 * is expected to be an offset within that region.
1627 *
1628 * pci_mmap_page_range() is the legacy architecture-specific interface,
1629 * which accepts a "user visible" resource address converted by
1630 * pci_resource_to_user(), as used in the legacy mmap() interface in
1631 * /proc/bus/pci/.
1632 */
1633int pci_mmap_resource_range(struct pci_dev *dev, int bar,
1634 struct vm_area_struct *vma,
1635 enum pci_mmap_state mmap_state, int write_combine);
f66e2258
DW
1636int pci_mmap_page_range(struct pci_dev *pdev, int bar,
1637 struct vm_area_struct *vma,
11df1954
DW
1638 enum pci_mmap_state mmap_state, int write_combine);
1639
ae749c7a
DW
1640#ifndef arch_can_pci_mmap_wc
1641#define arch_can_pci_mmap_wc() 0
1642#endif
2bea36fd 1643
e854d8b2
DW
1644#ifndef arch_can_pci_mmap_io
1645#define arch_can_pci_mmap_io() 0
2bea36fd
DW
1646#define pci_iobar_pfn(pdev, bar, vma) (-EINVAL)
1647#else
1648int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma);
e854d8b2 1649#endif
ae749c7a 1650
92016ba5
JO
1651#ifndef pci_root_bus_fwnode
1652#define pci_root_bus_fwnode(bus) NULL
1653#endif
1654
1da177e4
LT
1655/* these helpers provide future and backwards compatibility
1656 * for accessing popular PCI BAR info */
05cca6e5
GKH
1657#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1658#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1659#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1660#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1661 ((pci_resource_start((dev), (bar)) == 0 && \
1662 pci_resource_end((dev), (bar)) == \
1663 pci_resource_start((dev), (bar))) ? 0 : \
1664 \
1665 (pci_resource_end((dev), (bar)) - \
1666 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1667
1668/* Similar to the helpers above, these manipulate per-pci_dev
1669 * driver-specific data. They are really just a wrapper around
1670 * the generic device structure functions of these calls.
1671 */
05cca6e5 1672static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1673{
1674 return dev_get_drvdata(&pdev->dev);
1675}
1676
05cca6e5 1677static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1678{
1679 dev_set_drvdata(&pdev->dev, data);
1680}
1681
1682/* If you want to know what to call your pci_dev, ask this function.
1683 * Again, it's a wrapper around the generic device.
1684 */
2fc90f61 1685static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1686{
c6c4f070 1687 return dev_name(&pdev->dev);
1da177e4
LT
1688}
1689
2311b1f2
ME
1690
1691/* Some archs don't want to expose struct resource to userland as-is
1692 * in sysfs and /proc
1693 */
8221a013
BH
1694#ifdef HAVE_ARCH_PCI_RESOURCE_TO_USER
1695void pci_resource_to_user(const struct pci_dev *dev, int bar,
1696 const struct resource *rsrc,
1697 resource_size_t *start, resource_size_t *end);
1698#else
2311b1f2 1699static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1700 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1701 resource_size_t *end)
2311b1f2
ME
1702{
1703 *start = rsrc->start;
1704 *end = rsrc->end;
1705}
1706#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1707
1708
1da177e4
LT
1709/*
1710 * The world is not perfect and supplies us with broken PCI devices.
1711 * For at least a part of these bugs we need a work-around, so both
1712 * generic (drivers/pci/quirks.c) and per-architecture code can define
1713 * fixup hooks to be called for particular buggy devices.
1714 */
1715
1716struct pci_fixup {
f4ca5c6a
YL
1717 u16 vendor; /* You can use PCI_ANY_ID here of course */
1718 u16 device; /* You can use PCI_ANY_ID here of course */
1719 u32 class; /* You can use PCI_ANY_ID here too */
1720 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1721 void (*hook)(struct pci_dev *dev);
1722};
1723
1724enum pci_fixup_pass {
1725 pci_fixup_early, /* Before probing BARs */
1726 pci_fixup_header, /* After reading configuration header */
1727 pci_fixup_final, /* Final phase of device fixups */
1728 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1729 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1730 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1731 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1732 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1733};
1734
1735/* Anonymous variables would be nice... */
f4ca5c6a
YL
1736#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1737 class_shift, hook) \
ecf61c78 1738 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1739 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1740 = { vendor, device, class, class_shift, hook };
1741
1742#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1743 class_shift, hook) \
1744 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1745 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1746#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1747 class_shift, hook) \
1748 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1749 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1750#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1751 class_shift, hook) \
1752 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1753 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1754#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1755 class_shift, hook) \
1756 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1757 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1758#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1759 class_shift, hook) \
1760 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1761 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1762 class_shift, hook)
1763#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1764 class_shift, hook) \
1765 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1766 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1767 class, class_shift, hook)
1768#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1769 class_shift, hook) \
1770 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1771 suspend##hook, vendor, device, class, \
f4ca5c6a 1772 class_shift, hook)
7d2a01b8
AN
1773#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1774 class_shift, hook) \
1775 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1776 suspend_late##hook, vendor, device, \
1777 class, class_shift, hook)
f4ca5c6a 1778
1da177e4
LT
1779#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1780 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1781 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1782#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1783 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1784 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1785#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1786 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1787 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1788#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1789 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1790 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1791#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1792 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1793 resume##hook, vendor, device, \
f4ca5c6a 1794 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1795#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1796 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1797 resume_early##hook, vendor, device, \
f4ca5c6a 1798 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1799#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1800 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1801 suspend##hook, vendor, device, \
f4ca5c6a 1802 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1803#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1804 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1805 suspend_late##hook, vendor, device, \
1806 PCI_ANY_ID, 0, hook)
1da177e4 1807
93177a74 1808#ifdef CONFIG_PCI_QUIRKS
1da177e4 1809void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1810int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
c1d61c9b 1811int pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1812#else
1813static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1814 struct pci_dev *dev) { }
ad805758
AW
1815static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1816 u16 acs_flags)
1817{
1818 return -ENOTTY;
1819}
c1d61c9b
AW
1820static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
1821{
1822 return -ENOTTY;
1823}
93177a74 1824#endif
1da177e4 1825
05cca6e5 1826void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1827void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1828void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1829int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1830int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1831 const char *name);
fb7ebfe4 1832void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1833
1da177e4 1834extern int pci_pci_problems;
236561e5 1835#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1836#define PCIPCI_TRITON 2
1837#define PCIPCI_NATOMA 4
1838#define PCIPCI_VIAETBF 8
1839#define PCIPCI_VSFX 16
236561e5
AC
1840#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1841#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1842
4516a618
AN
1843extern unsigned long pci_cardbus_io_size;
1844extern unsigned long pci_cardbus_mem_size;
15856ad5 1845extern u8 pci_dfl_cache_line_size;
ac1aa47b 1846extern u8 pci_cache_line_size;
4516a618 1847
28760489
EB
1848extern unsigned long pci_hotplug_io_size;
1849extern unsigned long pci_hotplug_mem_size;
e16b4660 1850extern unsigned long pci_hotplug_bus_size;
28760489 1851
f7625980 1852/* Architecture-specific versions may override these (weak) */
19792a08 1853void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1854void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1855int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1856 enum pcie_reset_state state);
eca0d467 1857int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1858void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1859void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1860int pcibios_alloc_irq(struct pci_dev *dev);
1861void pcibios_free_irq(struct pci_dev *dev);
575e3348 1862
699c1985
SO
1863#ifdef CONFIG_HIBERNATE_CALLBACKS
1864extern struct dev_pm_ops pcibios_pm_ops;
1865#endif
1866
935c760e 1867#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
f39d5b72
BH
1868void __init pci_mmcfg_early_init(void);
1869void __init pci_mmcfg_late_init(void);
7752d5cf 1870#else
bb63b421 1871static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1872static inline void pci_mmcfg_late_init(void) { }
1873#endif
1874
642c92da 1875int pci_ext_cfg_avail(void);
0ef5f8f6 1876
1684f5dd 1877void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1878void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1879
dd7cc44d 1880#ifdef CONFIG_PCI_IOV
b07579c0
WY
1881int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1882int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1883
f39d5b72
BH
1884int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1885void pci_disable_sriov(struct pci_dev *dev);
c194f7ea
WY
1886int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset);
1887void pci_iov_remove_virtfn(struct pci_dev *dev, int id, int reset);
f39d5b72 1888int pci_num_vf(struct pci_dev *dev);
5a8eb242 1889int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1890int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1891int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1892resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1893#else
b07579c0
WY
1894static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1895{
1896 return -ENOSYS;
1897}
1898static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1899{
1900 return -ENOSYS;
1901}
dd7cc44d 1902static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 1903{ return -ENODEV; }
c194f7ea
WY
1904static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset)
1905{
1906 return -ENOSYS;
1907}
1908static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
1909 int id, int reset) { }
2ee546c4 1910static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1911static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1912static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1913{ return 0; }
bff73156 1914static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1915{ return 0; }
bff73156 1916static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1917{ return 0; }
0e6c9122
WY
1918static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1919{ return 0; }
dd7cc44d
YZ
1920#endif
1921
c825bc94 1922#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1923void pci_hp_create_module_link(struct pci_slot *pci_slot);
1924void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1925#endif
1926
d7b7e605
KK
1927/**
1928 * pci_pcie_cap - get the saved PCIe capability offset
1929 * @dev: PCI device
1930 *
1931 * PCIe capability offset is calculated at PCI device initialization
1932 * time and saved in the data structure. This function returns saved
1933 * PCIe capability offset. Using this instead of pci_find_capability()
1934 * reduces unnecessary search in the PCI configuration space. If you
1935 * need to calculate PCIe capability offset from raw device for some
1936 * reasons, please use pci_find_capability() instead.
1937 */
1938static inline int pci_pcie_cap(struct pci_dev *dev)
1939{
1940 return dev->pcie_cap;
1941}
1942
7eb776c4
KK
1943/**
1944 * pci_is_pcie - check if the PCI device is PCI Express capable
1945 * @dev: PCI device
1946 *
a895c28a 1947 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1948 */
1949static inline bool pci_is_pcie(struct pci_dev *dev)
1950{
a895c28a 1951 return pci_pcie_cap(dev);
7eb776c4
KK
1952}
1953
7c9c003c
MS
1954/**
1955 * pcie_caps_reg - get the PCIe Capabilities Register
1956 * @dev: PCI device
1957 */
1958static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1959{
1960 return dev->pcie_flags_reg;
1961}
1962
786e2288
YW
1963/**
1964 * pci_pcie_type - get the PCIe device/port type
1965 * @dev: PCI device
1966 */
1967static inline int pci_pcie_type(const struct pci_dev *dev)
1968{
1c531d82 1969 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1970}
1971
e784930b
JT
1972static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
1973{
1974 while (1) {
1975 if (!pci_is_pcie(dev))
1976 break;
1977 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
1978 return dev;
1979 if (!dev->bus->self)
1980 break;
1981 dev = dev->bus->self;
1982 }
1983 return NULL;
1984}
1985
5d990b62 1986void pci_request_acs(void);
ad805758
AW
1987bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1988bool pci_acs_path_enabled(struct pci_dev *start,
1989 struct pci_dev *end, u16 acs_flags);
a2ce7662 1990
7ad506fa 1991#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1992#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1993
1994/* Large Resource Data Type Tag Item Names */
1995#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1996#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1997#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1998
1999#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
2000#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
2001#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
2002
2003/* Small Resource Data Type Tag Item Names */
9eb45d5c 2004#define PCI_VPD_STIN_END 0x0f /* End */
7ad506fa 2005
9eb45d5c 2006#define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
7ad506fa
MC
2007
2008#define PCI_VPD_SRDT_TIN_MASK 0x78
2009#define PCI_VPD_SRDT_LEN_MASK 0x07
9eb45d5c 2010#define PCI_VPD_LRDT_TIN_MASK 0x7f
7ad506fa
MC
2011
2012#define PCI_VPD_LRDT_TAG_SIZE 3
2013#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 2014
e1d5bdab
MC
2015#define PCI_VPD_INFO_FLD_HDR_SIZE 3
2016
4067a854
MC
2017#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
2018#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
2019#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 2020#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 2021
a2ce7662
MC
2022/**
2023 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
2024 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2025 *
2026 * Returns the extracted Large Resource Data Type length.
2027 */
2028static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
2029{
2030 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
2031}
2032
9eb45d5c
HR
2033/**
2034 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
2035 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2036 *
2037 * Returns the extracted Large Resource Data Type Tag item.
2038 */
2039static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
2040{
2041 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
2042}
2043
7ad506fa
MC
2044/**
2045 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
2046 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2047 *
2048 * Returns the extracted Small Resource Data Type length.
2049 */
2050static inline u8 pci_vpd_srdt_size(const u8 *srdt)
2051{
2052 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
2053}
2054
9eb45d5c
HR
2055/**
2056 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
2057 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2058 *
2059 * Returns the extracted Small Resource Data Type Tag Item.
2060 */
2061static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
2062{
2063 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
2064}
2065
e1d5bdab
MC
2066/**
2067 * pci_vpd_info_field_size - Extracts the information field length
2068 * @lrdt: Pointer to the beginning of an information field header
2069 *
2070 * Returns the extracted information field length.
2071 */
2072static inline u8 pci_vpd_info_field_size(const u8 *info_field)
2073{
2074 return info_field[2];
2075}
2076
b55ac1b2
MC
2077/**
2078 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2079 * @buf: Pointer to buffered vpd data
2080 * @off: The offset into the buffer at which to begin the search
2081 * @len: The length of the vpd buffer
2082 * @rdt: The Resource Data Type to search for
2083 *
2084 * Returns the index where the Resource Data Type was found or
2085 * -ENOENT otherwise.
2086 */
2087int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2088
4067a854
MC
2089/**
2090 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2091 * @buf: Pointer to buffered vpd data
2092 * @off: The offset into the buffer at which to begin the search
2093 * @len: The length of the buffer area, relative to off, in which to search
2094 * @kw: The keyword to search for
2095 *
2096 * Returns the index where the information field keyword was found or
2097 * -ENOENT otherwise.
2098 */
2099int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2100 unsigned int len, const char *kw);
2101
98d9f30c
BH
2102/* PCI <-> OF binding helpers */
2103#ifdef CONFIG_OF
2104struct device_node;
b165e2b6 2105struct irq_domain;
f39d5b72
BH
2106void pci_set_of_node(struct pci_dev *dev);
2107void pci_release_of_node(struct pci_dev *dev);
2108void pci_set_bus_of_node(struct pci_bus *bus);
2109void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 2110struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
2111
2112/* Arch may override this (weak) */
723ec4d0 2113struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 2114
3df425f3
JC
2115static inline struct device_node *
2116pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
2117{
2118 return pdev ? pdev->dev.of_node : NULL;
2119}
2120
ef3b4f8c
BH
2121static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2122{
2123 return bus ? bus->dev.of_node : NULL;
2124}
2125
98d9f30c
BH
2126#else /* CONFIG_OF */
2127static inline void pci_set_of_node(struct pci_dev *dev) { }
2128static inline void pci_release_of_node(struct pci_dev *dev) { }
2129static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
2130static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
2131static inline struct device_node *
2132pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
2133static inline struct irq_domain *
2134pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
2135#endif /* CONFIG_OF */
2136
471036b2
SS
2137#ifdef CONFIG_ACPI
2138struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2139
2140void
2141pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2142#else
2143static inline struct irq_domain *
2144pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
2145#endif
2146
eb740b5f
GS
2147#ifdef CONFIG_EEH
2148static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2149{
2150 return pdev->dev.archdata.edev;
2151}
2152#endif
2153
f0af9593 2154void pci_add_dma_alias(struct pci_dev *dev, u8 devfn);
338c3149 2155bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
c25dc828
AW
2156int pci_for_each_dma_alias(struct pci_dev *pdev,
2157 int (*fn)(struct pci_dev *pdev,
2158 u16 alias, void *data), void *data);
2159
ce052984
EZ
2160/* helper functions for operation of device flag */
2161static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2162{
2163 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2164}
2165static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2166{
2167 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2168}
2169static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2170{
2171 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2172}
19bdb6e4
AW
2173
2174/**
2175 * pci_ari_enabled - query ARI forwarding status
2176 * @bus: the PCI bus
2177 *
2178 * Returns true if ARI forwarding is enabled.
2179 */
2180static inline bool pci_ari_enabled(struct pci_bus *bus)
2181{
2182 return bus->self && bus->self->ari_enabled;
2183}
bc4b024a 2184
8531e283
LW
2185/**
2186 * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2187 * @pdev: PCI device to check
2188 *
2189 * Walk upwards from @pdev and check for each encountered bridge if it's part
2190 * of a Thunderbolt controller. Reaching the host bridge means @pdev is not
2191 * Thunderbolt-attached. (But rather soldered to the mainboard usually.)
2192 */
2193static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2194{
2195 struct pci_dev *parent = pdev;
2196
2197 if (pdev->is_thunderbolt)
2198 return true;
2199
2200 while ((parent = pci_upstream_bridge(parent)))
2201 if (parent->is_thunderbolt)
2202 return true;
2203
2204 return false;
2205}
2206
bc4b024a
CH
2207/* provide the legacy pci_dma_* API */
2208#include <linux/pci-dma-compat.h>
2209
1da177e4 2210#endif /* LINUX_PCI_H */