]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - include/linux/pci.h
pci-dma: add linux/pci-dma.h to linux/pci.h
[mirror_ubuntu-artful-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
536c8cb4
MW
190/* Based on the PCI Hotplug Spec, but some values are made up by us */
191enum pci_bus_speed {
192 PCI_SPEED_33MHz = 0x00,
193 PCI_SPEED_66MHz = 0x01,
194 PCI_SPEED_66MHz_PCIX = 0x02,
195 PCI_SPEED_100MHz_PCIX = 0x03,
196 PCI_SPEED_133MHz_PCIX = 0x04,
197 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
198 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
199 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
200 PCI_SPEED_66MHz_PCIX_266 = 0x09,
201 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
202 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
203 AGP_UNKNOWN = 0x0c,
204 AGP_1X = 0x0d,
205 AGP_2X = 0x0e,
206 AGP_4X = 0x0f,
207 AGP_8X = 0x10,
536c8cb4
MW
208 PCI_SPEED_66MHz_PCIX_533 = 0x11,
209 PCI_SPEED_100MHz_PCIX_533 = 0x12,
210 PCI_SPEED_133MHz_PCIX_533 = 0x13,
211 PCIE_SPEED_2_5GT = 0x14,
212 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 213 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
214 PCI_SPEED_UNKNOWN = 0xff,
215};
216
41017f0c
SL
217struct pci_cap_saved_state {
218 struct hlist_node next;
219 char cap_nr;
220 u32 data[0];
221};
222
7d715a6c 223struct pcie_link_state;
ee69439c 224struct pci_vpd;
d1b054da 225struct pci_sriov;
302b4215 226struct pci_ats;
ee69439c 227
1da177e4
LT
228/*
229 * The pci_dev structure is used to describe PCI devices.
230 */
231struct pci_dev {
1da177e4
LT
232 struct list_head bus_list; /* node in per-bus list */
233 struct pci_bus *bus; /* bus this device is on */
234 struct pci_bus *subordinate; /* bus this device bridges to */
235
236 void *sysdata; /* hook for sys-specific extension */
237 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 238 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
239
240 unsigned int devfn; /* encoded device & function index */
241 unsigned short vendor;
242 unsigned short device;
243 unsigned short subsystem_vendor;
244 unsigned short subsystem_device;
245 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 246 u8 revision; /* PCI revision, low byte of class word */
1da177e4 247 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 248 u8 pcie_cap; /* PCI-E capability offset */
994a65e2 249 u8 pcie_type; /* PCI-E device/port type */
1da177e4 250 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 251 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
252
253 struct pci_driver *driver; /* which driver has allocated this device */
254 u64 dma_mask; /* Mask of the bits of bus address this
255 device implements. Normally this is
256 0xffffffff. You only need to change
257 this if your device has broken DMA
258 or supports 64-bit transfers. */
259
4d57cdfa
FT
260 struct device_dma_parameters dma_parms;
261
1da177e4
LT
262 pci_power_t current_state; /* Current operating state. In ACPI-speak,
263 this is D0-D3, D0 being fully functional,
264 and D3 being off. */
337001b6
RW
265 int pm_cap; /* PM capability offset in the
266 configuration space */
267 unsigned int pme_support:5; /* Bitmask of states from which PME#
268 can be generated */
c7f48656 269 unsigned int pme_interrupt:1;
337001b6
RW
270 unsigned int d1_support:1; /* Low power state D1 is supported */
271 unsigned int d2_support:1; /* Low power state D2 is supported */
272 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
e80bb09d 273 unsigned int wakeup_prepared:1;
1ae861e6 274 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 275
7d715a6c
SL
276#ifdef CONFIG_PCIEASPM
277 struct pcie_link_state *link_state; /* ASPM link state. */
278#endif
279
392a1ce7 280 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
281 struct device dev; /* Generic device interface */
282
1da177e4
LT
283 int cfg_size; /* Size of configuration space */
284
285 /*
286 * Instead of touching interrupt line and base address registers
287 * directly, use the values stored here. They might be different!
288 */
289 unsigned int irq;
290 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
291
292 /* These fields are used by common fixups */
293 unsigned int transparent:1; /* Transparent PCI bridge */
294 unsigned int multifunction:1;/* Part of multi-function device */
295 /* keep track of device state */
8a1bc901 296 unsigned int is_added:1;
1da177e4 297 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 298 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 299 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 300 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 301 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
302 unsigned int msi_enabled:1;
303 unsigned int msix_enabled:1;
58c3a727 304 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 305 unsigned int is_managed:1;
6d3be84a
KK
306 unsigned int is_pcie:1; /* Obsolete. Will be removed.
307 Use pci_is_pcie() instead */
260d703a 308 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 309 unsigned int state_saved:1;
d1b054da 310 unsigned int is_physfn:1;
dd7cc44d 311 unsigned int is_virtfn:1;
711d5779 312 unsigned int reset_fn:1;
28760489 313 unsigned int is_hotplug_bridge:1;
05843961 314 unsigned int aer_firmware_first:1;
ba698ad4 315 pci_dev_flags_t dev_flags;
bae94d02 316 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 317
1da177e4 318 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 319 struct hlist_head saved_cap_space;
1da177e4
LT
320 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
321 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
322 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 323 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 324#ifdef CONFIG_PCI_MSI
4aa9bc95 325 struct list_head msi_list;
ded86d8d 326#endif
94e61088 327 struct pci_vpd *vpd;
d1b054da 328#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
329 union {
330 struct pci_sriov *sriov; /* SR-IOV capability related */
331 struct pci_dev *physfn; /* the PF this VF is associated with */
332 };
302b4215 333 struct pci_ats *ats; /* Address Translation Service */
d1b054da 334#endif
1da177e4
LT
335};
336
65891215
ME
337extern struct pci_dev *alloc_pci_dev(void);
338
1da177e4
LT
339#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
340#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
341#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
342
a7369f1f
LV
343static inline int pci_channel_offline(struct pci_dev *pdev)
344{
345 return (pdev->error_state != pci_channel_io_normal);
346}
347
41017f0c 348static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 349 struct pci_dev *pci_dev, char cap)
41017f0c
SL
350{
351 struct pci_cap_saved_state *tmp;
352 struct hlist_node *pos;
353
354 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
355 if (tmp->cap_nr == cap)
356 return tmp;
357 }
358 return NULL;
359}
360
361static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
362 struct pci_cap_saved_state *new_cap)
363{
364 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
365}
366
2fe2abf8
BH
367/*
368 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
369 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
370 * buses below host bridges or subtractive decode bridges) go in the list.
371 * Use pci_bus_for_each_resource() to iterate through all the resources.
372 */
373
374/*
375 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
376 * and there's no way to program the bridge with the details of the window.
377 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
378 * decode bit set, because they are explicit and can be programmed with _SRS.
379 */
380#define PCI_SUBTRACTIVE_DECODE 0x1
381
382struct pci_bus_resource {
383 struct list_head list;
384 struct resource *res;
385 unsigned int flags;
386};
4352dfd5
GKH
387
388#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
389
390struct pci_bus {
391 struct list_head node; /* node in list of buses */
392 struct pci_bus *parent; /* parent bus this bridge is on */
393 struct list_head children; /* list of child buses */
394 struct list_head devices; /* list of devices on this bus */
395 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 396 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
397 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
398 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
399
400 struct pci_ops *ops; /* configuration access functions */
401 void *sysdata; /* hook for sys-specific extension */
402 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
403
404 unsigned char number; /* bus number */
405 unsigned char primary; /* number of primary bridge */
406 unsigned char secondary; /* number of secondary bridge */
407 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
408 unsigned char max_bus_speed; /* enum pci_bus_speed */
409 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
410
411 char name[48];
412
413 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 414 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 415 struct device *bridge;
fd7d1ced 416 struct device dev;
1da177e4
LT
417 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
418 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 419 unsigned int is_added:1;
1da177e4
LT
420};
421
422#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 423#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 424
79af72d7
KK
425/*
426 * Returns true if the pci bus is root (behind host-pci bridge),
427 * false otherwise
428 */
429static inline bool pci_is_root_bus(struct pci_bus *pbus)
430{
431 return !(pbus->parent);
432}
433
16cf0ebc
RW
434#ifdef CONFIG_PCI_MSI
435static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
436{
437 return pci_dev->msi_enabled || pci_dev->msix_enabled;
438}
439#else
440static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
441#endif
442
1da177e4
LT
443/*
444 * Error values that may be returned by PCI functions.
445 */
446#define PCIBIOS_SUCCESSFUL 0x00
447#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
448#define PCIBIOS_BAD_VENDOR_ID 0x83
449#define PCIBIOS_DEVICE_NOT_FOUND 0x86
450#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
451#define PCIBIOS_SET_FAILED 0x88
452#define PCIBIOS_BUFFER_TOO_SMALL 0x89
453
454/* Low-level architecture-dependent routines */
455
456struct pci_ops {
457 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
458 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
459};
460
b6ce068a
MW
461/*
462 * ACPI needs to be able to access PCI config space before we've done a
463 * PCI bus scan and created pci_bus structures.
464 */
465extern int raw_pci_read(unsigned int domain, unsigned int bus,
466 unsigned int devfn, int reg, int len, u32 *val);
467extern int raw_pci_write(unsigned int domain, unsigned int bus,
468 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
469
470struct pci_bus_region {
c40a22e0
BH
471 resource_size_t start;
472 resource_size_t end;
1da177e4
LT
473};
474
475struct pci_dynids {
476 spinlock_t lock; /* protects list, index */
477 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
478};
479
392a1ce7
LV
480/* ---------------------------------------------------------------- */
481/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 482 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
483 * will be notified of PCI bus errors, and will be driven to recovery
484 * when an error occurs.
485 */
486
487typedef unsigned int __bitwise pci_ers_result_t;
488
489enum pci_ers_result {
490 /* no result/none/not supported in device driver */
491 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
492
493 /* Device driver can recover without slot reset */
494 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
495
496 /* Device driver wants slot to be reset. */
497 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
498
499 /* Device has completely failed, is unrecoverable */
500 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
501
502 /* Device driver is fully recovered and operational */
503 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
504};
505
506/* PCI bus error event callbacks */
05cca6e5 507struct pci_error_handlers {
392a1ce7
LV
508 /* PCI bus error detected on this device */
509 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 510 enum pci_channel_state error);
392a1ce7
LV
511
512 /* MMIO has been re-enabled, but not DMA */
513 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
514
515 /* PCI Express link has been reset */
516 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
517
518 /* PCI slot has been reset */
519 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
520
521 /* Device driver may resume normal operations */
522 void (*resume)(struct pci_dev *dev);
523};
524
525/* ---------------------------------------------------------------- */
526
1da177e4
LT
527struct module;
528struct pci_driver {
529 struct list_head node;
530 char *name;
1da177e4
LT
531 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
532 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
533 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
534 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
535 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
536 int (*resume_early) (struct pci_dev *dev);
1da177e4 537 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 538 void (*shutdown) (struct pci_dev *dev);
392a1ce7 539 struct pci_error_handlers *err_handler;
1da177e4
LT
540 struct device_driver driver;
541 struct pci_dynids dynids;
542};
543
05cca6e5 544#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 545
90a1ba0c 546/**
9f9351bb 547 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
548 * @_table: device table name
549 *
550 * This macro is used to create a struct pci_device_id array (a device table)
551 * in a generic manner.
552 */
9f9351bb 553#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
554 const struct pci_device_id _table[] __devinitconst
555
1da177e4
LT
556/**
557 * PCI_DEVICE - macro used to describe a specific pci device
558 * @vend: the 16 bit PCI Vendor ID
559 * @dev: the 16 bit PCI Device ID
560 *
561 * This macro is used to create a struct pci_device_id that matches a
562 * specific device. The subvendor and subdevice fields will be set to
563 * PCI_ANY_ID.
564 */
565#define PCI_DEVICE(vend,dev) \
566 .vendor = (vend), .device = (dev), \
567 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
568
569/**
570 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
571 * @dev_class: the class, subclass, prog-if triple for this device
572 * @dev_class_mask: the class mask for this device
573 *
574 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 575 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
576 * fields will be set to PCI_ANY_ID.
577 */
578#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
579 .class = (dev_class), .class_mask = (dev_class_mask), \
580 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
581 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
582
1597cacb
AC
583/**
584 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
585 * @vendor: the vendor name
586 * @device: the 16 bit PCI Device ID
1597cacb
AC
587 *
588 * This macro is used to create a struct pci_device_id that matches a
589 * specific PCI device. The subvendor, and subdevice fields will be set
590 * to PCI_ANY_ID. The macro allows the next field to follow as the device
591 * private data.
592 */
593
594#define PCI_VDEVICE(vendor, device) \
595 PCI_VENDOR_ID_##vendor, (device), \
596 PCI_ANY_ID, PCI_ANY_ID, 0, 0
597
1da177e4
LT
598/* these external functions are only available when PCI support is enabled */
599#ifdef CONFIG_PCI
600
601extern struct bus_type pci_bus_type;
602
603/* Do NOT directly access these two variables, unless you are arch specific pci
604 * code, or pci core code. */
605extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
606/* Some device drivers need know if pci is initiated */
607extern int no_pci_devices(void);
1da177e4
LT
608
609void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 610int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 611char *pcibios_setup(char *str);
1da177e4
LT
612
613/* Used only when drivers/pci/setup.c is used */
3b7a17fc 614resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 615 resource_size_t,
e31dd6e4 616 resource_size_t);
1da177e4
LT
617void pcibios_update_irq(struct pci_dev *, int irq);
618
2d1c8618
BH
619/* Weak but can be overriden by arch */
620void pci_fixup_cardbus(struct pci_bus *);
621
1da177e4
LT
622/* Generic PCI functions used internally */
623
624extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 625void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
626struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
627 struct pci_ops *ops, void *sysdata);
98db6f19 628static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 629 void *sysdata)
1da177e4 630{
c431ada4
RS
631 struct pci_bus *root_bus;
632 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
633 if (root_bus)
634 pci_bus_add_devices(root_bus);
635 return root_bus;
1da177e4 636}
05cca6e5
GKH
637struct pci_bus *pci_create_bus(struct device *parent, int bus,
638 struct pci_ops *ops, void *sysdata);
639struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
640 int busnr);
3749c51a 641void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 642struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
643 const char *name,
644 struct hotplug_slot *hotplug);
f46753c5 645void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 646void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 647int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 648struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 649void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 650unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 651int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 652void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
653struct resource *pci_find_parent_resource(const struct pci_dev *dev,
654 struct resource *res);
57c2cf71 655u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 656int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 657u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
658extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
659extern void pci_dev_put(struct pci_dev *dev);
660extern void pci_remove_bus(struct pci_bus *b);
661extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 662extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 663void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 664extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
665#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
666#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
667#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
668
669/* Generic PCI functions exported to card drivers */
670
388c8c16
JB
671enum pci_lost_interrupt_reason {
672 PCI_LOST_IRQ_NO_INFORMATION = 0,
673 PCI_LOST_IRQ_DISABLE_MSI,
674 PCI_LOST_IRQ_DISABLE_MSIX,
675 PCI_LOST_IRQ_DISABLE_ACPI,
676};
677enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
678int pci_find_capability(struct pci_dev *dev, int cap);
679int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
680int pci_find_ext_capability(struct pci_dev *dev, int cap);
cf4c43dd
JB
681int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
682 int cap);
05cca6e5
GKH
683int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
684int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 685struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 686
d42552c3
AM
687struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
688 struct pci_dev *from);
05cca6e5 689struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 690 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 691 struct pci_dev *from);
05cca6e5 692struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
693struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
694 unsigned int devfn);
695static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
696 unsigned int devfn)
697{
698 return pci_get_domain_bus_and_slot(0, bus, devfn);
699}
05cca6e5 700struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
701int pci_dev_present(const struct pci_device_id *ids);
702
05cca6e5
GKH
703int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
704 int where, u8 *val);
705int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
706 int where, u16 *val);
707int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
708 int where, u32 *val);
709int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
710 int where, u8 val);
711int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
712 int where, u16 val);
713int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
714 int where, u32 val);
a72b46c3 715struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
716
717static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
718{
05cca6e5 719 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
720}
721static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
722{
05cca6e5 723 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 724}
05cca6e5
GKH
725static inline int pci_read_config_dword(struct pci_dev *dev, int where,
726 u32 *val)
1da177e4 727{
05cca6e5 728 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
729}
730static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
731{
05cca6e5 732 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
733}
734static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
735{
05cca6e5 736 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 737}
05cca6e5
GKH
738static inline int pci_write_config_dword(struct pci_dev *dev, int where,
739 u32 val)
1da177e4 740{
05cca6e5 741 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
742}
743
4a7fb636 744int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
745int __must_check pci_enable_device_io(struct pci_dev *dev);
746int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 747int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
748int __must_check pcim_enable_device(struct pci_dev *pdev);
749void pcim_pin_device(struct pci_dev *pdev);
750
296ccb08
YS
751static inline int pci_is_enabled(struct pci_dev *pdev)
752{
753 return (atomic_read(&pdev->enable_cnt) > 0);
754}
755
9ac7849e
TH
756static inline int pci_is_managed(struct pci_dev *pdev)
757{
758 return pdev->is_managed;
759}
760
1da177e4
LT
761void pci_disable_device(struct pci_dev *dev);
762void pci_set_master(struct pci_dev *dev);
6a479079 763void pci_clear_master(struct pci_dev *dev);
f7bdd12d 764int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 765int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 766#define HAVE_PCI_SET_MWI
4a7fb636 767int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 768int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 769void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 770void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 771void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
772int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
773int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 774int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 775int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
776int pcix_get_max_mmrbc(struct pci_dev *dev);
777int pcix_get_mmrbc(struct pci_dev *dev);
778int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 779int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 780int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 781int __pci_reset_function(struct pci_dev *dev);
8dd7f803 782int pci_reset_function(struct pci_dev *dev);
14add80b 783void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 784int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 785int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
786
787/* ROM control related routines */
e416de5e
AC
788int pci_enable_rom(struct pci_dev *pdev);
789void pci_disable_rom(struct pci_dev *pdev);
144a50ea 790void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 791void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 792size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
793
794/* Power management related routines */
795int pci_save_state(struct pci_dev *dev);
796int pci_restore_state(struct pci_dev *dev);
0e5dd46b 797int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
798int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
799pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 800bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 801void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
802int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
803 bool runtime, bool enable);
0235c4fc 804int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 805pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
806int pci_prepare_to_sleep(struct pci_dev *dev);
807int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 808bool pci_dev_run_wake(struct pci_dev *dev);
1da177e4 809
6cbf8214
RW
810static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
811 bool enable)
812{
813 return __pci_enable_wake(dev, state, false, enable);
814}
1da177e4 815
bb209c82
BH
816/* For use by arch with custom probe code */
817void set_pcie_port_type(struct pci_dev *pdev);
818void set_pcie_hotplug_bridge(struct pci_dev *pdev);
819
ce5ccdef 820/* Functions for PCI Hotplug drivers to use */
05cca6e5 821int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
822#ifdef CONFIG_HOTPLUG
823unsigned int pci_rescan_bus(struct pci_bus *bus);
824#endif
ce5ccdef 825
287d19ce
SH
826/* Vital product data routines */
827ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
828ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 829int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 830
1da177e4 831/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 832void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
833void pci_bus_size_bridges(struct pci_bus *bus);
834int pci_claim_resource(struct pci_dev *, int);
835void pci_assign_unassigned_resources(void);
6841ec68 836void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4
LT
837void pdev_enable_device(struct pci_dev *);
838void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 839int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
840void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
841 int (*)(struct pci_dev *, u8, u8));
842#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 843int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 844int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 845void pci_release_regions(struct pci_dev *);
4a7fb636 846int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 847int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 848void pci_release_region(struct pci_dev *, int);
c87deff7 849int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 850int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 851void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
852
853/* drivers/pci/bus.c */
2fe2abf8
BH
854void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
855struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
856void pci_bus_remove_resources(struct pci_bus *bus);
857
89a74ecc 858#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
859 for (i = 0; \
860 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
861 i++)
89a74ecc 862
4a7fb636
AM
863int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
864 struct resource *res, resource_size_t size,
865 resource_size_t align, resource_size_t min,
866 unsigned int type_mask,
3b7a17fc
DB
867 resource_size_t (*alignf)(void *,
868 const struct resource *,
b26b2d49
DB
869 resource_size_t,
870 resource_size_t),
4a7fb636 871 void *alignf_data);
1da177e4
LT
872void pci_enable_bridges(struct pci_bus *bus);
873
863b18f4 874/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
875int __must_check __pci_register_driver(struct pci_driver *, struct module *,
876 const char *mod_name);
bba81165
AM
877
878/*
879 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
880 */
881#define pci_register_driver(driver) \
882 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 883
05cca6e5
GKH
884void pci_unregister_driver(struct pci_driver *dev);
885void pci_remove_behind_bridge(struct pci_dev *dev);
886struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
887int pci_add_dynid(struct pci_driver *drv,
888 unsigned int vendor, unsigned int device,
889 unsigned int subvendor, unsigned int subdevice,
890 unsigned int class, unsigned int class_mask,
891 unsigned long driver_data);
05cca6e5
GKH
892const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
893 struct pci_dev *dev);
894int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
895 int pass);
1da177e4 896
70298c6e 897void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 898 void *userdata);
70b9f7dc 899int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 900int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 901unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 902
deb2d2ec
BH
903int pci_set_vga_state(struct pci_dev *pdev, bool decode,
904 unsigned int command_bits, bool change_bridge);
1da177e4
LT
905/* kmem_cache style wrapper around pci_alloc_consistent() */
906
f41b1771 907#include <linux/pci-dma.h>
1da177e4
LT
908#include <linux/dmapool.h>
909
910#define pci_pool dma_pool
911#define pci_pool_create(name, pdev, size, align, allocation) \
912 dma_pool_create(name, &pdev->dev, size, align, allocation)
913#define pci_pool_destroy(pool) dma_pool_destroy(pool)
914#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
915#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
916
e24c2d96
DM
917enum pci_dma_burst_strategy {
918 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
919 strategy_parameter is N/A */
920 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
921 byte boundaries */
922 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
923 strategy_parameter byte boundaries */
924};
925
1da177e4 926struct msix_entry {
16dbef4a 927 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
928 u16 entry; /* driver uses to specify entry, OS writes */
929};
930
0366f8f7 931
1da177e4 932#ifndef CONFIG_PCI_MSI
1c8d7b0a 933static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
934{
935 return -1;
936}
937
d52877c7
YL
938static inline void pci_msi_shutdown(struct pci_dev *dev)
939{ }
05cca6e5
GKH
940static inline void pci_disable_msi(struct pci_dev *dev)
941{ }
942
a52e2e35
RW
943static inline int pci_msix_table_size(struct pci_dev *dev)
944{
945 return 0;
946}
05cca6e5
GKH
947static inline int pci_enable_msix(struct pci_dev *dev,
948 struct msix_entry *entries, int nvec)
949{
950 return -1;
951}
952
d52877c7
YL
953static inline void pci_msix_shutdown(struct pci_dev *dev)
954{ }
05cca6e5
GKH
955static inline void pci_disable_msix(struct pci_dev *dev)
956{ }
957
958static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
959{ }
960
961static inline void pci_restore_msi_state(struct pci_dev *dev)
962{ }
07ae95f9
AP
963static inline int pci_msi_enabled(void)
964{
965 return 0;
966}
1da177e4 967#else
1c8d7b0a 968extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 969extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 970extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 971extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 972extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 973 struct msix_entry *entries, int nvec);
d52877c7 974extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
975extern void pci_disable_msix(struct pci_dev *dev);
976extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 977extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 978extern int pci_msi_enabled(void);
1da177e4
LT
979#endif
980
3e1b1600
AP
981#ifndef CONFIG_PCIEASPM
982static inline int pcie_aspm_enabled(void)
983{
984 return 0;
985}
986#else
987extern int pcie_aspm_enabled(void);
988#endif
989
43c16408
AP
990#ifndef CONFIG_PCIE_ECRC
991static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
992{
993 return;
994}
995static inline void pcie_ecrc_get_policy(char *str) {};
996#else
997extern void pcie_set_ecrc_checking(struct pci_dev *dev);
998extern void pcie_ecrc_get_policy(char *str);
999#endif
1000
1c8d7b0a
MW
1001#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1002
8b955b0d 1003#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1004/* The functions a driver should call */
1005int ht_create_irq(struct pci_dev *dev, int idx);
1006void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1007#endif /* CONFIG_HT_IRQ */
1008
e04b0ea2
BK
1009extern void pci_block_user_cfg_access(struct pci_dev *dev);
1010extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
1011
4352dfd5
GKH
1012/*
1013 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1014 * a PCI domain is defined to be a set of PCI busses which share
1015 * configuration space.
1016 */
32a2eea7
JG
1017#ifdef CONFIG_PCI_DOMAINS
1018extern int pci_domains_supported;
1019#else
1020enum { pci_domains_supported = 0 };
05cca6e5
GKH
1021static inline int pci_domain_nr(struct pci_bus *bus)
1022{
1023 return 0;
1024}
1025
4352dfd5
GKH
1026static inline int pci_proc_domain(struct pci_bus *bus)
1027{
1028 return 0;
1029}
32a2eea7 1030#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1031
95a8b6ef
MT
1032/* some architectures require additional setup to direct VGA traffic */
1033typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1034 unsigned int command_bits, bool change_bridge);
1035extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1036
4352dfd5 1037#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1038
1039/*
1040 * If the system does not have PCI, clearly these return errors. Define
1041 * these as simple inline functions to avoid hair in drivers.
1042 */
1043
05cca6e5
GKH
1044#define _PCI_NOP(o, s, t) \
1045 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1046 int where, t val) \
1da177e4 1047 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1048
1049#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1050 _PCI_NOP(o, word, u16 x) \
1051 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1052_PCI_NOP_ALL(read, *)
1053_PCI_NOP_ALL(write,)
1054
d42552c3 1055static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1056 unsigned int device,
1057 struct pci_dev *from)
1058{
1059 return NULL;
1060}
d42552c3 1061
05cca6e5
GKH
1062static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1063 unsigned int device,
1064 unsigned int ss_vendor,
1065 unsigned int ss_device,
b08508c4 1066 struct pci_dev *from)
05cca6e5
GKH
1067{
1068 return NULL;
1069}
1da177e4 1070
05cca6e5
GKH
1071static inline struct pci_dev *pci_get_class(unsigned int class,
1072 struct pci_dev *from)
1073{
1074 return NULL;
1075}
1da177e4
LT
1076
1077#define pci_dev_present(ids) (0)
ed4aaadb 1078#define no_pci_devices() (1)
1da177e4
LT
1079#define pci_dev_put(dev) do { } while (0)
1080
05cca6e5
GKH
1081static inline void pci_set_master(struct pci_dev *dev)
1082{ }
1083
1084static inline int pci_enable_device(struct pci_dev *dev)
1085{
1086 return -EIO;
1087}
1088
1089static inline void pci_disable_device(struct pci_dev *dev)
1090{ }
1091
1092static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1093{
1094 return -EIO;
1095}
1096
80be0385
RD
1097static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1098{
1099 return -EIO;
1100}
1101
4d57cdfa
FT
1102static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1103 unsigned int size)
1104{
1105 return -EIO;
1106}
1107
59fc67de
FT
1108static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1109 unsigned long mask)
1110{
1111 return -EIO;
1112}
1113
05cca6e5
GKH
1114static inline int pci_assign_resource(struct pci_dev *dev, int i)
1115{
1116 return -EBUSY;
1117}
1118
1119static inline int __pci_register_driver(struct pci_driver *drv,
1120 struct module *owner)
1121{
1122 return 0;
1123}
1124
1125static inline int pci_register_driver(struct pci_driver *drv)
1126{
1127 return 0;
1128}
1129
1130static inline void pci_unregister_driver(struct pci_driver *drv)
1131{ }
1132
1133static inline int pci_find_capability(struct pci_dev *dev, int cap)
1134{
1135 return 0;
1136}
1137
1138static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1139 int cap)
1140{
1141 return 0;
1142}
1143
1144static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1145{
1146 return 0;
1147}
1148
1da177e4 1149/* Power management related routines */
05cca6e5
GKH
1150static inline int pci_save_state(struct pci_dev *dev)
1151{
1152 return 0;
1153}
1154
1155static inline int pci_restore_state(struct pci_dev *dev)
1156{
1157 return 0;
1158}
1da177e4 1159
05cca6e5
GKH
1160static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1161{
1162 return 0;
1163}
1164
1165static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1166 pm_message_t state)
1167{
1168 return PCI_D0;
1169}
1170
1171static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1172 int enable)
1173{
1174 return 0;
1175}
1176
1177static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1178{
1179 return -EIO;
1180}
1181
1182static inline void pci_release_regions(struct pci_dev *dev)
1183{ }
0da0ead9 1184
a46e8126
KG
1185#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1186
05cca6e5
GKH
1187static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1188{ }
1189
1190static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1191{ }
e04b0ea2 1192
d80d0217
RD
1193static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1194{ return NULL; }
1195
1196static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1197 unsigned int devfn)
1198{ return NULL; }
1199
1200static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1201 unsigned int devfn)
1202{ return NULL; }
1203
fb8a0d9d
WM
1204#define dev_is_pci(d) (false)
1205#define dev_is_pf(d) (false)
1206#define dev_num_vf(d) (0)
4352dfd5 1207#endif /* CONFIG_PCI */
1da177e4 1208
4352dfd5
GKH
1209/* Include architecture-dependent settings and functions */
1210
1211#include <asm/pci.h>
1da177e4 1212
1f82de10
YL
1213#ifndef PCIBIOS_MAX_MEM_32
1214#define PCIBIOS_MAX_MEM_32 (-1)
1215#endif
1216
1da177e4
LT
1217/* these helpers provide future and backwards compatibility
1218 * for accessing popular PCI BAR info */
05cca6e5
GKH
1219#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1220#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1221#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1222#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1223 ((pci_resource_start((dev), (bar)) == 0 && \
1224 pci_resource_end((dev), (bar)) == \
1225 pci_resource_start((dev), (bar))) ? 0 : \
1226 \
1227 (pci_resource_end((dev), (bar)) - \
1228 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1229
1230/* Similar to the helpers above, these manipulate per-pci_dev
1231 * driver-specific data. They are really just a wrapper around
1232 * the generic device structure functions of these calls.
1233 */
05cca6e5 1234static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1235{
1236 return dev_get_drvdata(&pdev->dev);
1237}
1238
05cca6e5 1239static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1240{
1241 dev_set_drvdata(&pdev->dev, data);
1242}
1243
1244/* If you want to know what to call your pci_dev, ask this function.
1245 * Again, it's a wrapper around the generic device.
1246 */
2fc90f61 1247static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1248{
c6c4f070 1249 return dev_name(&pdev->dev);
1da177e4
LT
1250}
1251
2311b1f2
ME
1252
1253/* Some archs don't want to expose struct resource to userland as-is
1254 * in sysfs and /proc
1255 */
1256#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1257static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1258 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1259 resource_size_t *end)
2311b1f2
ME
1260{
1261 *start = rsrc->start;
1262 *end = rsrc->end;
1263}
1264#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1265
1266
1da177e4
LT
1267/*
1268 * The world is not perfect and supplies us with broken PCI devices.
1269 * For at least a part of these bugs we need a work-around, so both
1270 * generic (drivers/pci/quirks.c) and per-architecture code can define
1271 * fixup hooks to be called for particular buggy devices.
1272 */
1273
1274struct pci_fixup {
1275 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1276 void (*hook)(struct pci_dev *dev);
1277};
1278
1279enum pci_fixup_pass {
1280 pci_fixup_early, /* Before probing BARs */
1281 pci_fixup_header, /* After reading configuration header */
1282 pci_fixup_final, /* Final phase of device fixups */
1283 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1284 pci_fixup_resume, /* pci_device_resume() */
1285 pci_fixup_suspend, /* pci_device_suspend */
1286 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1287};
1288
1289/* Anonymous variables would be nice... */
1290#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1291 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1292 __attribute__((__section__(#section))) = { vendor, device, hook };
1293#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1294 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1295 vendor##device##hook, vendor, device, hook)
1296#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1297 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1298 vendor##device##hook, vendor, device, hook)
1299#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1300 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1301 vendor##device##hook, vendor, device, hook)
1302#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1303 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1304 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1305#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1306 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1307 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1308#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1309 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1310 resume_early##vendor##device##hook, vendor, device, hook)
1311#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1312 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1313 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1314
93177a74 1315#ifdef CONFIG_PCI_QUIRKS
1da177e4 1316void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1317#else
1318static inline void pci_fixup_device(enum pci_fixup_pass pass,
1319 struct pci_dev *dev) {}
1320#endif
1da177e4 1321
05cca6e5 1322void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1323void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1324void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1325int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1326int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1327 const char *name);
ec04b075 1328void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1329
1da177e4 1330extern int pci_pci_problems;
236561e5 1331#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1332#define PCIPCI_TRITON 2
1333#define PCIPCI_NATOMA 4
1334#define PCIPCI_VIAETBF 8
1335#define PCIPCI_VSFX 16
236561e5
AC
1336#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1337#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1338
4516a618
AN
1339extern unsigned long pci_cardbus_io_size;
1340extern unsigned long pci_cardbus_mem_size;
491424c0 1341extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1342extern u8 pci_cache_line_size;
4516a618 1343
28760489
EB
1344extern unsigned long pci_hotplug_io_size;
1345extern unsigned long pci_hotplug_mem_size;
1346
19792a08
AB
1347int pcibios_add_platform_entries(struct pci_dev *dev);
1348void pcibios_disable_device(struct pci_dev *dev);
1349int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1350 enum pcie_reset_state state);
575e3348 1351
7752d5cf 1352#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1353extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1354extern void __init pci_mmcfg_late_init(void);
1355#else
bb63b421 1356static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1357static inline void pci_mmcfg_late_init(void) { }
1358#endif
1359
0ef5f8f6
AP
1360int pci_ext_cfg_avail(struct pci_dev *dev);
1361
1684f5dd 1362void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1363
dd7cc44d
YZ
1364#ifdef CONFIG_PCI_IOV
1365extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1366extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1367extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1368extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1369#else
1370static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1371{
1372 return -ENODEV;
1373}
1374static inline void pci_disable_sriov(struct pci_dev *dev)
1375{
1376}
74bb1bcc
YZ
1377static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1378{
1379 return IRQ_NONE;
1380}
fb8a0d9d
WM
1381static inline int pci_num_vf(struct pci_dev *dev)
1382{
1383 return 0;
1384}
dd7cc44d
YZ
1385#endif
1386
c825bc94
KK
1387#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1388extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1389extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1390#endif
1391
d7b7e605
KK
1392/**
1393 * pci_pcie_cap - get the saved PCIe capability offset
1394 * @dev: PCI device
1395 *
1396 * PCIe capability offset is calculated at PCI device initialization
1397 * time and saved in the data structure. This function returns saved
1398 * PCIe capability offset. Using this instead of pci_find_capability()
1399 * reduces unnecessary search in the PCI configuration space. If you
1400 * need to calculate PCIe capability offset from raw device for some
1401 * reasons, please use pci_find_capability() instead.
1402 */
1403static inline int pci_pcie_cap(struct pci_dev *dev)
1404{
1405 return dev->pcie_cap;
1406}
1407
7eb776c4
KK
1408/**
1409 * pci_is_pcie - check if the PCI device is PCI Express capable
1410 * @dev: PCI device
1411 *
1412 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1413 */
1414static inline bool pci_is_pcie(struct pci_dev *dev)
1415{
1416 return !!pci_pcie_cap(dev);
1417}
1418
5d990b62
CW
1419void pci_request_acs(void);
1420
a2ce7662 1421
7ad506fa
MC
1422#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1423#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1424
1425/* Large Resource Data Type Tag Item Names */
1426#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1427#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1428#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1429
1430#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1431#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1432#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1433
1434/* Small Resource Data Type Tag Item Names */
1435#define PCI_VPD_STIN_END 0x78 /* End */
1436
1437#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1438
1439#define PCI_VPD_SRDT_TIN_MASK 0x78
1440#define PCI_VPD_SRDT_LEN_MASK 0x07
1441
1442#define PCI_VPD_LRDT_TAG_SIZE 3
1443#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1444
e1d5bdab
MC
1445#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1446
4067a854
MC
1447#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1448#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1449#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
1450
a2ce7662
MC
1451/**
1452 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1453 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1454 *
1455 * Returns the extracted Large Resource Data Type length.
1456 */
1457static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1458{
1459 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1460}
1461
7ad506fa
MC
1462/**
1463 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1464 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1465 *
1466 * Returns the extracted Small Resource Data Type length.
1467 */
1468static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1469{
1470 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1471}
1472
e1d5bdab
MC
1473/**
1474 * pci_vpd_info_field_size - Extracts the information field length
1475 * @lrdt: Pointer to the beginning of an information field header
1476 *
1477 * Returns the extracted information field length.
1478 */
1479static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1480{
1481 return info_field[2];
1482}
1483
b55ac1b2
MC
1484/**
1485 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1486 * @buf: Pointer to buffered vpd data
1487 * @off: The offset into the buffer at which to begin the search
1488 * @len: The length of the vpd buffer
1489 * @rdt: The Resource Data Type to search for
1490 *
1491 * Returns the index where the Resource Data Type was found or
1492 * -ENOENT otherwise.
1493 */
1494int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1495
4067a854
MC
1496/**
1497 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1498 * @buf: Pointer to buffered vpd data
1499 * @off: The offset into the buffer at which to begin the search
1500 * @len: The length of the buffer area, relative to off, in which to search
1501 * @kw: The keyword to search for
1502 *
1503 * Returns the index where the information field keyword was found or
1504 * -ENOENT otherwise.
1505 */
1506int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1507 unsigned int len, const char *kw);
1508
1da177e4
LT
1509#endif /* __KERNEL__ */
1510#endif /* LINUX_PCI_H */