]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - include/linux/pci.h
PCI: Remove pci_ats_enabled()
[mirror_ubuntu-jammy-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
14d76b68 32#include <linux/resource_ext.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35#include <linux/pci_ids.h>
36
85467136
SK
37/*
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
41 *
42 * 7:3 = slot
43 * 2:0 = function
f7625980
BH
44 *
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 46 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 47 * the following kernel-only defines are being added here.
85467136 48 */
63ddc0b8 49#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
73/* This defines the direction arg to the DMA mapping routines. */
74#define PCI_DMA_BIDIRECTIONAL 0
75#define PCI_DMA_TODEVICE 1
76#define PCI_DMA_FROMDEVICE 2
77#define PCI_DMA_NONE 3
78
fde09c6d
YZ
79/*
80 * For PCI devices, the region numbers are assigned this way:
81 */
82enum {
83 /* #0-5: standard PCI resources */
84 PCI_STD_RESOURCES,
85 PCI_STD_RESOURCE_END = 5,
86
87 /* #6: expansion ROM resource */
88 PCI_ROM_RESOURCE,
89
d1b054da
YZ
90 /* device specific resources */
91#ifdef CONFIG_PCI_IOV
92 PCI_IOV_RESOURCES,
93 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
94#endif
95
fde09c6d
YZ
96 /* resources assigned to buses behind the bridge */
97#define PCI_BRIDGE_RESOURCE_NUM 4
98
99 PCI_BRIDGE_RESOURCES,
100 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
101 PCI_BRIDGE_RESOURCE_NUM - 1,
102
103 /* total resources associated with a PCI device */
104 PCI_NUM_RESOURCES,
105
106 /* preserve this for compatibility */
cda57bf9 107 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 108};
1da177e4
LT
109
110typedef int __bitwise pci_power_t;
111
4352dfd5
GKH
112#define PCI_D0 ((pci_power_t __force) 0)
113#define PCI_D1 ((pci_power_t __force) 1)
114#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
115#define PCI_D3hot ((pci_power_t __force) 3)
116#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 117#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 118#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 119
00240c38
AS
120/* Remember to update this when the list above changes! */
121extern const char *pci_power_names[];
122
123static inline const char *pci_power_name(pci_power_t state)
124{
125 return pci_power_names[1 + (int) state];
126}
127
448bd857
HY
128#define PCI_PM_D2_DELAY 200
129#define PCI_PM_D3_WAIT 10
130#define PCI_PM_D3COLD_WAIT 100
131#define PCI_PM_BUS_WAIT 50
aa8c6c93 132
392a1ce7
LV
133/** The pci_channel state describes connectivity between the CPU and
134 * the pci device. If some PCI bus between here and the pci device
135 * has crashed or locked up, this info is reflected here.
136 */
137typedef unsigned int __bitwise pci_channel_state_t;
138
139enum pci_channel_state {
140 /* I/O channel is in normal state */
141 pci_channel_io_normal = (__force pci_channel_state_t) 1,
142
143 /* I/O to channel is blocked */
144 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
145
146 /* PCI card is dead */
147 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
148};
149
f7bdd12d
BK
150typedef unsigned int __bitwise pcie_reset_state_t;
151
152enum pcie_reset_state {
153 /* Reset is NOT asserted (Use to deassert reset) */
154 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
155
f7625980 156 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
157 pcie_warm_reset = (__force pcie_reset_state_t) 2,
158
f7625980 159 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
160 pcie_hot_reset = (__force pcie_reset_state_t) 3
161};
162
ba698ad4
DM
163typedef unsigned short __bitwise pci_dev_flags_t;
164enum pci_dev_flags {
165 /* INTX_DISABLE in PCI_COMMAND register disables MSI
166 * generation too.
167 */
6b121592 168 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 169 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 170 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 171 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 172 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 173 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 174 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
175 /* Flag to indicate the device uses dma_alias_devfn */
176 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
c8fe16e3
AW
177 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
178 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
179 /* Do not use bus resets for device */
180 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
181 /* Do not use PM reset even if device advertises NoSoftRst- */
182 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
ba698ad4
DM
183};
184
e1d3a908
SA
185enum pci_irq_reroute_variant {
186 INTEL_IRQ_REROUTE_VARIANT = 1,
187 MAX_IRQ_REROUTE_VARIANTS = 3
188};
189
6e325a62
MT
190typedef unsigned short __bitwise pci_bus_flags_t;
191enum pci_bus_flags {
d556ad4b
PO
192 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
193 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
194};
195
59da381e
JK
196/* These values come from the PCI Express Spec */
197enum pcie_link_width {
198 PCIE_LNK_WIDTH_RESRV = 0x00,
199 PCIE_LNK_X1 = 0x01,
200 PCIE_LNK_X2 = 0x02,
201 PCIE_LNK_X4 = 0x04,
202 PCIE_LNK_X8 = 0x08,
203 PCIE_LNK_X12 = 0x0C,
204 PCIE_LNK_X16 = 0x10,
205 PCIE_LNK_X32 = 0x20,
206 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
207};
208
536c8cb4
MW
209/* Based on the PCI Hotplug Spec, but some values are made up by us */
210enum pci_bus_speed {
211 PCI_SPEED_33MHz = 0x00,
212 PCI_SPEED_66MHz = 0x01,
213 PCI_SPEED_66MHz_PCIX = 0x02,
214 PCI_SPEED_100MHz_PCIX = 0x03,
215 PCI_SPEED_133MHz_PCIX = 0x04,
216 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
217 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
218 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
219 PCI_SPEED_66MHz_PCIX_266 = 0x09,
220 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
221 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
222 AGP_UNKNOWN = 0x0c,
223 AGP_1X = 0x0d,
224 AGP_2X = 0x0e,
225 AGP_4X = 0x0f,
226 AGP_8X = 0x10,
536c8cb4
MW
227 PCI_SPEED_66MHz_PCIX_533 = 0x11,
228 PCI_SPEED_100MHz_PCIX_533 = 0x12,
229 PCI_SPEED_133MHz_PCIX_533 = 0x13,
230 PCIE_SPEED_2_5GT = 0x14,
231 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 232 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
233 PCI_SPEED_UNKNOWN = 0xff,
234};
235
24a4742f 236struct pci_cap_saved_data {
fd0f7f73
AW
237 u16 cap_nr;
238 bool cap_extended;
24a4742f 239 unsigned int size;
41017f0c
SL
240 u32 data[0];
241};
242
24a4742f
AW
243struct pci_cap_saved_state {
244 struct hlist_node next;
245 struct pci_cap_saved_data cap;
246};
247
7d715a6c 248struct pcie_link_state;
ee69439c 249struct pci_vpd;
d1b054da 250struct pci_sriov;
302b4215 251struct pci_ats;
ee69439c 252
1da177e4
LT
253/*
254 * The pci_dev structure is used to describe PCI devices.
255 */
256struct pci_dev {
1da177e4
LT
257 struct list_head bus_list; /* node in per-bus list */
258 struct pci_bus *bus; /* bus this device is on */
259 struct pci_bus *subordinate; /* bus this device bridges to */
260
261 void *sysdata; /* hook for sys-specific extension */
262 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 263 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
264
265 unsigned int devfn; /* encoded device & function index */
266 unsigned short vendor;
267 unsigned short device;
268 unsigned short subsystem_vendor;
269 unsigned short subsystem_device;
270 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 271 u8 revision; /* PCI revision, low byte of class word */
1da177e4 272 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 273 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
274 u8 msi_cap; /* MSI capability offset */
275 u8 msix_cap; /* MSI-X capability offset */
f7625980 276 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 277 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
278 u8 pin; /* which interrupt pin this device uses */
279 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 280 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
281
282 struct pci_driver *driver; /* which driver has allocated this device */
283 u64 dma_mask; /* Mask of the bits of bus address this
284 device implements. Normally this is
285 0xffffffff. You only need to change
286 this if your device has broken DMA
287 or supports 64-bit transfers. */
288
4d57cdfa
FT
289 struct device_dma_parameters dma_parms;
290
1da177e4
LT
291 pci_power_t current_state; /* Current operating state. In ACPI-speak,
292 this is D0-D3, D0 being fully functional,
293 and D3 being off. */
703860ed 294 u8 pm_cap; /* PM capability offset */
337001b6
RW
295 unsigned int pme_support:5; /* Bitmask of states from which PME#
296 can be generated */
c7f48656 297 unsigned int pme_interrupt:1;
379021d5 298 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
299 unsigned int d1_support:1; /* Low power state D1 is supported */
300 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
301 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
302 unsigned int no_d3cold:1; /* D3cold is forbidden */
303 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
304 unsigned int mmio_always_on:1; /* disallow turning off io/mem
305 decoding during bar sizing */
e80bb09d 306 unsigned int wakeup_prepared:1;
448bd857
HY
307 unsigned int runtime_d3cold:1; /* whether go through runtime
308 D3cold, not set for devices
309 powered on/off by the
310 corresponding bridge */
b440bde7 311 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
1ae861e6 312 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 313 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 314
7d715a6c 315#ifdef CONFIG_PCIEASPM
f7625980 316 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
317#endif
318
392a1ce7 319 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
320 struct device dev; /* Generic device interface */
321
1da177e4
LT
322 int cfg_size; /* Size of configuration space */
323
324 /*
325 * Instead of touching interrupt line and base address registers
326 * directly, use the values stored here. They might be different!
327 */
328 unsigned int irq;
329 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
330
58d9a38f 331 bool match_driver; /* Skip attaching driver */
1da177e4 332 /* These fields are used by common fixups */
f7625980 333 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
334 unsigned int multifunction:1;/* Part of multi-function device */
335 /* keep track of device state */
8a1bc901 336 unsigned int is_added:1;
1da177e4 337 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 338 unsigned int no_msi:1; /* device may not use msi */
f144d149 339 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 340 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 341 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 342 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 343 unsigned int msi_enabled:1;
99dc804d 344 unsigned int msix_enabled:1;
58c3a727 345 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 346 unsigned int ats_enabled:1; /* Address Translation Service */
9ac7849e 347 unsigned int is_managed:1;
260d703a 348 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 349 unsigned int state_saved:1;
d1b054da 350 unsigned int is_physfn:1;
dd7cc44d 351 unsigned int is_virtfn:1;
711d5779 352 unsigned int reset_fn:1;
28760489 353 unsigned int is_hotplug_bridge:1;
affb72c3
HY
354 unsigned int __aer_firmware_first_valid:1;
355 unsigned int __aer_firmware_first:1;
fbebb9fd 356 unsigned int broken_intx_masking:1;
2b28ae19 357 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 358 unsigned int irq_managed:1;
d0751b98 359 unsigned int has_secondary_link:1;
ba698ad4 360 pci_dev_flags_t dev_flags;
bae94d02 361 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 362
1da177e4 363 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 364 struct hlist_head saved_cap_space;
1da177e4
LT
365 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
366 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
367 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 368 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 369#ifdef CONFIG_PCI_MSI
4aa9bc95 370 struct list_head msi_list;
1c51b50c 371 const struct attribute_group **msi_irq_groups;
ded86d8d 372#endif
94e61088 373 struct pci_vpd *vpd;
466b3ddf 374#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
375 union {
376 struct pci_sriov *sriov; /* SR-IOV capability related */
377 struct pci_dev *physfn; /* the PF this VF is associated with */
378 };
67930995
BH
379 u16 ats_cap; /* ATS Capability offset */
380 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 381 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
d1b054da 382#endif
dbd3fc33 383 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 384 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 385 char *driver_override; /* Driver name to force a match */
1da177e4
LT
386};
387
dda56549
Y
388static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
389{
390#ifdef CONFIG_PCI_IOV
391 if (dev->is_virtfn)
392 dev = dev->physfn;
393#endif
dda56549
Y
394 return dev;
395}
396
3c6e6ae7 397struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 398
1da177e4
LT
399#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
400#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
401
a7369f1f
LV
402static inline int pci_channel_offline(struct pci_dev *pdev)
403{
404 return (pdev->error_state != pci_channel_io_normal);
405}
406
5a21d70d 407struct pci_host_bridge {
7b543663 408 struct device dev;
5a21d70d 409 struct pci_bus *bus; /* root bus */
14d76b68 410 struct list_head windows; /* resource_entry */
4fa2649a
YL
411 void (*release_fn)(struct pci_host_bridge *);
412 void *release_data;
e33caa82 413 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
5a21d70d 414};
41017f0c 415
7b543663 416#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
417void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
418 void (*release_fn)(struct pci_host_bridge *),
419 void *release_data);
7b543663 420
6c0cc950
RW
421int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
422
2fe2abf8
BH
423/*
424 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
425 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
426 * buses below host bridges or subtractive decode bridges) go in the list.
427 * Use pci_bus_for_each_resource() to iterate through all the resources.
428 */
429
430/*
431 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
432 * and there's no way to program the bridge with the details of the window.
433 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
434 * decode bit set, because they are explicit and can be programmed with _SRS.
435 */
436#define PCI_SUBTRACTIVE_DECODE 0x1
437
438struct pci_bus_resource {
439 struct list_head list;
440 struct resource *res;
441 unsigned int flags;
442};
4352dfd5
GKH
443
444#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
445
446struct pci_bus {
447 struct list_head node; /* node in list of buses */
448 struct pci_bus *parent; /* parent bus this bridge is on */
449 struct list_head children; /* list of child buses */
450 struct list_head devices; /* list of devices on this bus */
451 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 452 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
453 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
454 struct list_head resources; /* address space routed to this bus */
92f02430 455 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
456
457 struct pci_ops *ops; /* configuration access functions */
c2791b80 458 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
459 void *sysdata; /* hook for sys-specific extension */
460 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
461
462 unsigned char number; /* bus number */
463 unsigned char primary; /* number of primary bridge */
3749c51a
MW
464 unsigned char max_bus_speed; /* enum pci_bus_speed */
465 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
466#ifdef CONFIG_PCI_DOMAINS_GENERIC
467 int domain_nr;
468#endif
1da177e4
LT
469
470 char name[48];
471
472 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 473 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 474 struct device *bridge;
fd7d1ced 475 struct device dev;
1da177e4
LT
476 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
477 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 478 unsigned int is_added:1;
1da177e4
LT
479};
480
fd7d1ced 481#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 482
79af72d7 483/*
f7625980 484 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 485 * false otherwise
77a0dfcd
BH
486 *
487 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
488 * This is incorrect because "virtual" buses added for SR-IOV (via
489 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
490 */
491static inline bool pci_is_root_bus(struct pci_bus *pbus)
492{
493 return !(pbus->parent);
494}
495
1c86438c
YW
496/**
497 * pci_is_bridge - check if the PCI device is a bridge
498 * @dev: PCI device
499 *
500 * Return true if the PCI device is bridge whether it has subordinate
501 * or not.
502 */
503static inline bool pci_is_bridge(struct pci_dev *dev)
504{
505 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
506 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
507}
508
c6bde215
BH
509static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
510{
511 dev = pci_physfn(dev);
512 if (pci_is_root_bus(dev->bus))
513 return NULL;
514
515 return dev->bus->self;
516}
517
6675a601
MK
518struct device *pci_get_host_bridge_device(struct pci_dev *dev);
519void pci_put_host_bridge_device(struct device *dev);
520
16cf0ebc
RW
521#ifdef CONFIG_PCI_MSI
522static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
523{
524 return pci_dev->msi_enabled || pci_dev->msix_enabled;
525}
526#else
527static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
528#endif
529
1da177e4
LT
530/*
531 * Error values that may be returned by PCI functions.
532 */
533#define PCIBIOS_SUCCESSFUL 0x00
534#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
535#define PCIBIOS_BAD_VENDOR_ID 0x83
536#define PCIBIOS_DEVICE_NOT_FOUND 0x86
537#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
538#define PCIBIOS_SET_FAILED 0x88
539#define PCIBIOS_BUFFER_TOO_SMALL 0x89
540
a6961651 541/*
f7625980 542 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
543 */
544static inline int pcibios_err_to_errno(int err)
545{
546 if (err <= PCIBIOS_SUCCESSFUL)
547 return err; /* Assume already errno */
548
549 switch (err) {
550 case PCIBIOS_FUNC_NOT_SUPPORTED:
551 return -ENOENT;
552 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 553 return -ENOTTY;
a6961651
AW
554 case PCIBIOS_DEVICE_NOT_FOUND:
555 return -ENODEV;
556 case PCIBIOS_BAD_REGISTER_NUMBER:
557 return -EFAULT;
558 case PCIBIOS_SET_FAILED:
559 return -EIO;
560 case PCIBIOS_BUFFER_TOO_SMALL:
561 return -ENOSPC;
562 }
563
d97ffe23 564 return -ERANGE;
a6961651
AW
565}
566
1da177e4
LT
567/* Low-level architecture-dependent routines */
568
569struct pci_ops {
1f94a94f 570 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
571 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
572 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
573};
574
b6ce068a
MW
575/*
576 * ACPI needs to be able to access PCI config space before we've done a
577 * PCI bus scan and created pci_bus structures.
578 */
f39d5b72
BH
579int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
580 int reg, int len, u32 *val);
581int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
582 int reg, int len, u32 val);
1da177e4 583
3a9ad0b4
YL
584#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
585typedef u64 pci_bus_addr_t;
586#else
587typedef u32 pci_bus_addr_t;
588#endif
589
1da177e4 590struct pci_bus_region {
3a9ad0b4
YL
591 pci_bus_addr_t start;
592 pci_bus_addr_t end;
1da177e4
LT
593};
594
595struct pci_dynids {
596 spinlock_t lock; /* protects list, index */
597 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
598};
599
f7625980
BH
600
601/*
602 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
603 * a set of callbacks in struct pci_error_handlers, that device driver
604 * will be notified of PCI bus errors, and will be driven to recovery
605 * when an error occurs.
392a1ce7
LV
606 */
607
608typedef unsigned int __bitwise pci_ers_result_t;
609
610enum pci_ers_result {
611 /* no result/none/not supported in device driver */
612 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
613
614 /* Device driver can recover without slot reset */
615 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
616
617 /* Device driver wants slot to be reset. */
618 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
619
620 /* Device has completely failed, is unrecoverable */
621 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
622
623 /* Device driver is fully recovered and operational */
624 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
625
626 /* No AER capabilities registered for the driver */
627 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
628};
629
630/* PCI bus error event callbacks */
05cca6e5 631struct pci_error_handlers {
392a1ce7
LV
632 /* PCI bus error detected on this device */
633 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 634 enum pci_channel_state error);
392a1ce7
LV
635
636 /* MMIO has been re-enabled, but not DMA */
637 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
638
639 /* PCI Express link has been reset */
640 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
641
642 /* PCI slot has been reset */
643 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
644
3ebe7f9f
KB
645 /* PCI function reset prepare or completed */
646 void (*reset_notify)(struct pci_dev *dev, bool prepare);
647
392a1ce7
LV
648 /* Device driver may resume normal operations */
649 void (*resume)(struct pci_dev *dev);
650};
651
392a1ce7 652
1da177e4
LT
653struct module;
654struct pci_driver {
655 struct list_head node;
42b21932 656 const char *name;
1da177e4
LT
657 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
658 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
659 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
660 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
661 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
662 int (*resume_early) (struct pci_dev *dev);
1da177e4 663 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 664 void (*shutdown) (struct pci_dev *dev);
1789382a 665 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 666 const struct pci_error_handlers *err_handler;
1da177e4
LT
667 struct device_driver driver;
668 struct pci_dynids dynids;
669};
670
05cca6e5 671#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 672
90a1ba0c 673/**
9f9351bb 674 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
675 * @_table: device table name
676 *
92e112fd 677 * This macro is deprecated and should not be used in new code.
90a1ba0c 678 */
9f9351bb 679#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 680 const struct pci_device_id _table[]
90a1ba0c 681
1da177e4
LT
682/**
683 * PCI_DEVICE - macro used to describe a specific pci device
684 * @vend: the 16 bit PCI Vendor ID
685 * @dev: the 16 bit PCI Device ID
686 *
687 * This macro is used to create a struct pci_device_id that matches a
688 * specific device. The subvendor and subdevice fields will be set to
689 * PCI_ANY_ID.
690 */
691#define PCI_DEVICE(vend,dev) \
692 .vendor = (vend), .device = (dev), \
693 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
694
3d567e0e
NNS
695/**
696 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
697 * @vend: the 16 bit PCI Vendor ID
698 * @dev: the 16 bit PCI Device ID
699 * @subvend: the 16 bit PCI Subvendor ID
700 * @subdev: the 16 bit PCI Subdevice ID
701 *
702 * This macro is used to create a struct pci_device_id that matches a
703 * specific device with subsystem information.
704 */
705#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
706 .vendor = (vend), .device = (dev), \
707 .subvendor = (subvend), .subdevice = (subdev)
708
1da177e4
LT
709/**
710 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
711 * @dev_class: the class, subclass, prog-if triple for this device
712 * @dev_class_mask: the class mask for this device
713 *
714 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 715 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
716 * fields will be set to PCI_ANY_ID.
717 */
718#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
719 .class = (dev_class), .class_mask = (dev_class_mask), \
720 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
721 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
722
1597cacb
AC
723/**
724 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
725 * @vend: the vendor name
726 * @dev: the 16 bit PCI Device ID
1597cacb
AC
727 *
728 * This macro is used to create a struct pci_device_id that matches a
729 * specific PCI device. The subvendor, and subdevice fields will be set
730 * to PCI_ANY_ID. The macro allows the next field to follow as the device
731 * private data.
732 */
733
c1309040
MR
734#define PCI_VDEVICE(vend, dev) \
735 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
736 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 737
1da177e4
LT
738/* these external functions are only available when PCI support is enabled */
739#ifdef CONFIG_PCI
740
a58674ff 741void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
742
743enum pcie_bus_config_types {
5f39e670 744 PCIE_BUS_TUNE_OFF,
b03e7495 745 PCIE_BUS_SAFE,
5f39e670 746 PCIE_BUS_PERFORMANCE,
b03e7495
JM
747 PCIE_BUS_PEER2PEER,
748};
749
750extern enum pcie_bus_config_types pcie_bus_config;
751
1da177e4
LT
752extern struct bus_type pci_bus_type;
753
f7625980
BH
754/* Do NOT directly access these two variables, unless you are arch-specific PCI
755 * code, or PCI core code. */
1da177e4 756extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 757/* Some device drivers need know if PCI is initiated */
f39d5b72 758int no_pci_devices(void);
1da177e4 759
3c449ed0 760void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
761void pcibios_add_bus(struct pci_bus *bus);
762void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 763void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 764int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 765/* Architecture-specific versions may override this (weak) */
05cca6e5 766char *pcibios_setup(char *str);
1da177e4
LT
767
768/* Used only when drivers/pci/setup.c is used */
3b7a17fc 769resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 770 resource_size_t,
e31dd6e4 771 resource_size_t);
1da177e4
LT
772void pcibios_update_irq(struct pci_dev *, int irq);
773
2d1c8618
BH
774/* Weak but can be overriden by arch */
775void pci_fixup_cardbus(struct pci_bus *);
776
1da177e4
LT
777/* Generic PCI functions used internally */
778
fc279850 779void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 780 struct resource *res);
fc279850 781void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 782 struct pci_bus_region *region);
d1fd4fb6 783void pcibios_scan_specific_bus(int busn);
f39d5b72 784struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 785void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 786struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
787struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
788 struct pci_ops *ops, void *sysdata,
789 struct list_head *resources);
98a35831
YL
790int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
791int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
792void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 793struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
794 struct pci_ops *ops, void *sysdata,
795 struct list_head *resources);
05cca6e5
GKH
796struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
797 int busnr);
3749c51a 798void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 799struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
800 const char *name,
801 struct hotplug_slot *hotplug);
f46753c5 802void pci_destroy_slot(struct pci_slot *slot);
1da177e4 803int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 804struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 805void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 806unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 807void pci_bus_add_device(struct pci_dev *dev);
1da177e4 808void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
809struct resource *pci_find_parent_resource(const struct pci_dev *dev,
810 struct resource *res);
3df425f3 811u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 812int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 813u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
814struct pci_dev *pci_dev_get(struct pci_dev *dev);
815void pci_dev_put(struct pci_dev *dev);
816void pci_remove_bus(struct pci_bus *b);
817void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 818void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
819void pci_stop_root_bus(struct pci_bus *bus);
820void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 821void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 822void pci_sort_breadthfirst(void);
fb8a0d9d
WM
823#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
824#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
825#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
826
827/* Generic PCI functions exported to card drivers */
828
388c8c16
JB
829enum pci_lost_interrupt_reason {
830 PCI_LOST_IRQ_NO_INFORMATION = 0,
831 PCI_LOST_IRQ_DISABLE_MSI,
832 PCI_LOST_IRQ_DISABLE_MSIX,
833 PCI_LOST_IRQ_DISABLE_ACPI,
834};
835enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
836int pci_find_capability(struct pci_dev *dev, int cap);
837int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
838int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 839int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
840int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
841int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 842struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 843
d42552c3
AM
844struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
845 struct pci_dev *from);
05cca6e5 846struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 847 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 848 struct pci_dev *from);
05cca6e5 849struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
850struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
851 unsigned int devfn);
852static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
853 unsigned int devfn)
854{
855 return pci_get_domain_bus_and_slot(0, bus, devfn);
856}
05cca6e5 857struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
858int pci_dev_present(const struct pci_device_id *ids);
859
05cca6e5
GKH
860int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
861 int where, u8 *val);
862int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
863 int where, u16 *val);
864int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
865 int where, u32 *val);
866int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
867 int where, u8 val);
868int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
869 int where, u16 val);
870int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
871 int where, u32 val);
1f94a94f
RH
872
873int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
874 int where, int size, u32 *val);
875int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
876 int where, int size, u32 val);
877int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
878 int where, int size, u32 *val);
879int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
880 int where, int size, u32 val);
881
a72b46c3 882struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 883
bf362f75 884static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 885{
05cca6e5 886 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 887}
bf362f75 888static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 889{
05cca6e5 890 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 891}
bf362f75 892static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 893 u32 *val)
1da177e4 894{
05cca6e5 895 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 896}
bf362f75 897static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 898{
05cca6e5 899 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 900}
bf362f75 901static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 902{
05cca6e5 903 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 904}
bf362f75 905static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 906 u32 val)
1da177e4 907{
05cca6e5 908 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
909}
910
8c0d3a02
JL
911int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
912int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
913int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
914int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
915int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
916 u16 clear, u16 set);
917int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
918 u32 clear, u32 set);
919
920static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
921 u16 set)
922{
923 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
924}
925
926static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
927 u32 set)
928{
929 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
930}
931
932static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
933 u16 clear)
934{
935 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
936}
937
938static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
939 u32 clear)
940{
941 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
942}
943
c63587d7
AW
944/* user-space driven config access */
945int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
946int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
947int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
948int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
949int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
950int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
951
4a7fb636 952int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
953int __must_check pci_enable_device_io(struct pci_dev *dev);
954int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 955int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
956int __must_check pcim_enable_device(struct pci_dev *pdev);
957void pcim_pin_device(struct pci_dev *pdev);
958
296ccb08
YS
959static inline int pci_is_enabled(struct pci_dev *pdev)
960{
961 return (atomic_read(&pdev->enable_cnt) > 0);
962}
963
9ac7849e
TH
964static inline int pci_is_managed(struct pci_dev *pdev)
965{
966 return pdev->is_managed;
967}
968
1da177e4 969void pci_disable_device(struct pci_dev *dev);
96c55900
MS
970
971extern unsigned int pcibios_max_latency;
1da177e4 972void pci_set_master(struct pci_dev *dev);
6a479079 973void pci_clear_master(struct pci_dev *dev);
96c55900 974
f7bdd12d 975int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 976int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 977#define HAVE_PCI_SET_MWI
4a7fb636 978int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 979int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 980void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 981void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
982bool pci_intx_mask_supported(struct pci_dev *dev);
983bool pci_check_and_mask_intx(struct pci_dev *dev);
984bool pci_check_and_unmask_intx(struct pci_dev *dev);
4d57cdfa 985int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 986int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 987int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 988int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
989int pcix_get_max_mmrbc(struct pci_dev *dev);
990int pcix_get_mmrbc(struct pci_dev *dev);
991int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 992int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 993int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
994int pcie_get_mps(struct pci_dev *dev);
995int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
996int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
997 enum pcie_link_width *width);
8c1c699f 998int __pci_reset_function(struct pci_dev *dev);
a96d627a 999int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1000int pci_reset_function(struct pci_dev *dev);
61cf16d8 1001int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1002int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1003int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1004int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1005int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1006int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1007int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1008void pci_reset_secondary_bus(struct pci_dev *dev);
1009void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1010void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1011void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1012int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1013int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1014int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1015bool pci_device_is_present(struct pci_dev *pdev);
08249651 1016void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4
LT
1017
1018/* ROM control related routines */
e416de5e
AC
1019int pci_enable_rom(struct pci_dev *pdev);
1020void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1021void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1022void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1023size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1024void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1025
1026/* Power management related routines */
1027int pci_save_state(struct pci_dev *dev);
1d3c16a8 1028void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1029struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1030int pci_load_saved_state(struct pci_dev *dev,
1031 struct pci_saved_state *state);
ffbdd3f7
AW
1032int pci_load_and_free_saved_state(struct pci_dev *dev,
1033 struct pci_saved_state **state);
fd0f7f73
AW
1034struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1035struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1036 u16 cap);
1037int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1038int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1039 u16 cap, unsigned int size);
0e5dd46b 1040int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1041int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1042pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1043bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1044void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1045int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1046 bool runtime, bool enable);
0235c4fc 1047int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1048int pci_prepare_to_sleep(struct pci_dev *dev);
1049int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1050bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1051bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1052void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1053
6cbf8214
RW
1054static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1055 bool enable)
1056{
1057 return __pci_enable_wake(dev, state, false, enable);
1058}
1da177e4 1059
425c1b22
AW
1060/* PCI Virtual Channel */
1061int pci_save_vc_state(struct pci_dev *dev);
1062void pci_restore_vc_state(struct pci_dev *dev);
1063void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1064
bb209c82
BH
1065/* For use by arch with custom probe code */
1066void set_pcie_port_type(struct pci_dev *pdev);
1067void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1068
ce5ccdef 1069/* Functions for PCI Hotplug drivers to use */
05cca6e5 1070int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1071unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1072unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1073void pci_lock_rescan_remove(void);
1074void pci_unlock_rescan_remove(void);
ce5ccdef 1075
287d19ce
SH
1076/* Vital product data routines */
1077ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1078ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1079
1da177e4 1080/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1081resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1082void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1083void pci_bus_size_bridges(struct pci_bus *bus);
1084int pci_claim_resource(struct pci_dev *, int);
8505e729 1085int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1086void pci_assign_unassigned_resources(void);
6841ec68 1087void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1088void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1089void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1090void pdev_enable_device(struct pci_dev *);
842de40d 1091int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1092void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1093 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1094#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1095int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1096int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1097void pci_release_regions(struct pci_dev *);
4a7fb636 1098int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1099int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1100void pci_release_region(struct pci_dev *, int);
c87deff7 1101int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1102int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1103void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1104
1105/* drivers/pci/bus.c */
fe830ef6
JL
1106struct pci_bus *pci_bus_get(struct pci_bus *bus);
1107void pci_bus_put(struct pci_bus *bus);
45ca9e97 1108void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1109void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1110 resource_size_t offset);
45ca9e97 1111void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1112void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1113struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1114void pci_bus_remove_resources(struct pci_bus *bus);
1115
89a74ecc 1116#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1117 for (i = 0; \
1118 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1119 i++)
89a74ecc 1120
4a7fb636
AM
1121int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1122 struct resource *res, resource_size_t size,
1123 resource_size_t align, resource_size_t min,
664c2848 1124 unsigned long type_mask,
3b7a17fc
DB
1125 resource_size_t (*alignf)(void *,
1126 const struct resource *,
b26b2d49
DB
1127 resource_size_t,
1128 resource_size_t),
4a7fb636 1129 void *alignf_data);
1da177e4 1130
8b921acf
LD
1131
1132int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1133
3a9ad0b4 1134static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1135{
1136 struct pci_bus_region region;
1137
1138 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1139 return region.start;
1140}
1141
863b18f4 1142/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1143int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1144 const char *mod_name);
bba81165
AM
1145
1146/*
1147 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1148 */
1149#define pci_register_driver(driver) \
1150 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1151
05cca6e5 1152void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1153
1154/**
1155 * module_pci_driver() - Helper macro for registering a PCI driver
1156 * @__pci_driver: pci_driver struct
1157 *
1158 * Helper macro for PCI drivers which do not do anything special in module
1159 * init/exit. This eliminates a lot of boilerplate. Each module may only
1160 * use this macro once, and calling it replaces module_init() and module_exit()
1161 */
1162#define module_pci_driver(__pci_driver) \
1163 module_driver(__pci_driver, pci_register_driver, \
1164 pci_unregister_driver)
1165
05cca6e5 1166struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1167int pci_add_dynid(struct pci_driver *drv,
1168 unsigned int vendor, unsigned int device,
1169 unsigned int subvendor, unsigned int subdevice,
1170 unsigned int class, unsigned int class_mask,
1171 unsigned long driver_data);
05cca6e5
GKH
1172const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1173 struct pci_dev *dev);
1174int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1175 int pass);
1da177e4 1176
70298c6e 1177void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1178 void *userdata);
ac7dc65a 1179int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1180unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1181void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1182resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1183 unsigned long type);
978d2d68 1184resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1185
3448a19d
DA
1186#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1187#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1188
deb2d2ec 1189int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1190 unsigned int command_bits, u32 flags);
1da177e4
LT
1191/* kmem_cache style wrapper around pci_alloc_consistent() */
1192
f41b1771 1193#include <linux/pci-dma.h>
1da177e4
LT
1194#include <linux/dmapool.h>
1195
1196#define pci_pool dma_pool
1197#define pci_pool_create(name, pdev, size, align, allocation) \
1198 dma_pool_create(name, &pdev->dev, size, align, allocation)
1199#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1200#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1201#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1202
1da177e4 1203struct msix_entry {
16dbef4a 1204 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1205 u16 entry; /* driver uses to specify entry, OS writes */
1206};
1207
0366f8f7 1208
4c859804
BH
1209#ifdef CONFIG_PCI_MSI
1210int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1211void pci_msi_shutdown(struct pci_dev *dev);
1212void pci_disable_msi(struct pci_dev *dev);
4c859804 1213int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1214int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1215void pci_msix_shutdown(struct pci_dev *dev);
1216void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1217void pci_restore_msi_state(struct pci_dev *dev);
1218int pci_msi_enabled(void);
4c859804 1219int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1220static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1221{
1222 int rc = pci_enable_msi_range(dev, nvec, nvec);
1223 if (rc < 0)
1224 return rc;
1225 return 0;
1226}
4c859804
BH
1227int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1228 int minvec, int maxvec);
f7fc32cb
AG
1229static inline int pci_enable_msix_exact(struct pci_dev *dev,
1230 struct msix_entry *entries, int nvec)
1231{
1232 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1233 if (rc < 0)
1234 return rc;
1235 return 0;
1236}
4c859804 1237#else
2ee546c4 1238static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1239static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1240static inline void pci_disable_msi(struct pci_dev *dev) { }
1241static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1242static inline int pci_enable_msix(struct pci_dev *dev,
1243 struct msix_entry *entries, int nvec)
2ee546c4
BH
1244{ return -ENOSYS; }
1245static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1246static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1247static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1248static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1249static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1250 int maxvec)
2ee546c4 1251{ return -ENOSYS; }
f7fc32cb
AG
1252static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1253{ return -ENOSYS; }
302a2523
AG
1254static inline int pci_enable_msix_range(struct pci_dev *dev,
1255 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1256{ return -ENOSYS; }
f7fc32cb
AG
1257static inline int pci_enable_msix_exact(struct pci_dev *dev,
1258 struct msix_entry *entries, int nvec)
1259{ return -ENOSYS; }
1da177e4
LT
1260#endif
1261
ab0724ff 1262#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1263extern bool pcie_ports_disabled;
1264extern bool pcie_ports_auto;
ab0724ff
MT
1265#else
1266#define pcie_ports_disabled true
1267#define pcie_ports_auto false
1268#endif
415e12b2 1269
4c859804 1270#ifdef CONFIG_PCIEASPM
f39d5b72 1271bool pcie_aspm_support_enabled(void);
4c859804
BH
1272#else
1273static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1274#endif
1275
415e12b2
RW
1276#ifdef CONFIG_PCIEAER
1277void pci_no_aer(void);
1278bool pci_aer_available(void);
1279#else
1280static inline void pci_no_aer(void) { }
1281static inline bool pci_aer_available(void) { return false; }
1282#endif
1283
4c859804 1284#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1285void pcie_set_ecrc_checking(struct pci_dev *dev);
1286void pcie_ecrc_get_policy(char *str);
4c859804 1287#else
2ee546c4
BH
1288static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1289static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1290#endif
1291
034cd97e 1292#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1293
8b955b0d 1294#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1295/* The functions a driver should call */
1296int ht_create_irq(struct pci_dev *dev, int idx);
1297void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1298#endif /* CONFIG_HT_IRQ */
1299
edc90fee
BH
1300#ifdef CONFIG_PCI_ATS
1301/* Address Translation Service */
1302void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1303int pci_enable_ats(struct pci_dev *dev, int ps);
1304void pci_disable_ats(struct pci_dev *dev);
1305int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1306#else
ff9bee89
BH
1307static inline void pci_ats_init(struct pci_dev *d) { }
1308static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1309static inline void pci_disable_ats(struct pci_dev *d) { }
1310static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1311#endif
1312
f39d5b72
BH
1313void pci_cfg_access_lock(struct pci_dev *dev);
1314bool pci_cfg_access_trylock(struct pci_dev *dev);
1315void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1316
4352dfd5
GKH
1317/*
1318 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1319 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1320 * configuration space.
1321 */
32a2eea7
JG
1322#ifdef CONFIG_PCI_DOMAINS
1323extern int pci_domains_supported;
41e5c0f8 1324int pci_get_new_domain_nr(void);
32a2eea7
JG
1325#else
1326enum { pci_domains_supported = 0 };
2ee546c4
BH
1327static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1328static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1329static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1330#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1331
670ba0c8
CM
1332/*
1333 * Generic implementation for PCI domain support. If your
1334 * architecture does not need custom management of PCI
1335 * domains then this implementation will be used
1336 */
1337#ifdef CONFIG_PCI_DOMAINS_GENERIC
1338static inline int pci_domain_nr(struct pci_bus *bus)
1339{
1340 return bus->domain_nr;
1341}
1342void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1343#else
1344static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1345 struct device *parent)
1346{
1347}
1348#endif
1349
95a8b6ef
MT
1350/* some architectures require additional setup to direct VGA traffic */
1351typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1352 unsigned int command_bits, u32 flags);
f39d5b72 1353void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1354
4352dfd5 1355#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1356
1357/*
1358 * If the system does not have PCI, clearly these return errors. Define
1359 * these as simple inline functions to avoid hair in drivers.
1360 */
1361
05cca6e5
GKH
1362#define _PCI_NOP(o, s, t) \
1363 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1364 int where, t val) \
1da177e4 1365 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1366
1367#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1368 _PCI_NOP(o, word, u16 x) \
1369 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1370_PCI_NOP_ALL(read, *)
1371_PCI_NOP_ALL(write,)
1372
d42552c3 1373static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1374 unsigned int device,
1375 struct pci_dev *from)
2ee546c4 1376{ return NULL; }
d42552c3 1377
05cca6e5
GKH
1378static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1379 unsigned int device,
1380 unsigned int ss_vendor,
1381 unsigned int ss_device,
b08508c4 1382 struct pci_dev *from)
2ee546c4 1383{ return NULL; }
1da177e4 1384
05cca6e5
GKH
1385static inline struct pci_dev *pci_get_class(unsigned int class,
1386 struct pci_dev *from)
2ee546c4 1387{ return NULL; }
1da177e4
LT
1388
1389#define pci_dev_present(ids) (0)
ed4aaadb 1390#define no_pci_devices() (1)
1da177e4
LT
1391#define pci_dev_put(dev) do { } while (0)
1392
2ee546c4
BH
1393static inline void pci_set_master(struct pci_dev *dev) { }
1394static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1395static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1396static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1397{ return -EIO; }
80be0385 1398static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1399{ return -EIO; }
4d57cdfa
FT
1400static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1401 unsigned int size)
2ee546c4 1402{ return -EIO; }
59fc67de
FT
1403static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1404 unsigned long mask)
2ee546c4 1405{ return -EIO; }
05cca6e5 1406static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1407{ return -EBUSY; }
05cca6e5
GKH
1408static inline int __pci_register_driver(struct pci_driver *drv,
1409 struct module *owner)
2ee546c4 1410{ return 0; }
05cca6e5 1411static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1412{ return 0; }
1413static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1414static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1415{ return 0; }
05cca6e5
GKH
1416static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1417 int cap)
2ee546c4 1418{ return 0; }
05cca6e5 1419static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1420{ return 0; }
05cca6e5 1421
1da177e4 1422/* Power management related routines */
2ee546c4
BH
1423static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1424static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1425static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1426{ return 0; }
3449248c 1427static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1428{ return 0; }
05cca6e5
GKH
1429static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1430 pm_message_t state)
2ee546c4 1431{ return PCI_D0; }
05cca6e5
GKH
1432static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1433 int enable)
2ee546c4 1434{ return 0; }
48a92a81 1435
05cca6e5 1436static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1437{ return -EIO; }
1438static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1439
2ee546c4 1440static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1441static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1442{ return 0; }
2ee546c4 1443static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1444
d80d0217
RD
1445static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1446{ return NULL; }
d80d0217
RD
1447static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1448 unsigned int devfn)
1449{ return NULL; }
d80d0217
RD
1450static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1451 unsigned int devfn)
1452{ return NULL; }
1453
2ee546c4
BH
1454static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1455static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1456static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1457
fb8a0d9d
WM
1458#define dev_is_pci(d) (false)
1459#define dev_is_pf(d) (false)
1460#define dev_num_vf(d) (0)
4352dfd5 1461#endif /* CONFIG_PCI */
1da177e4 1462
4352dfd5
GKH
1463/* Include architecture-dependent settings and functions */
1464
1465#include <asm/pci.h>
1da177e4
LT
1466
1467/* these helpers provide future and backwards compatibility
1468 * for accessing popular PCI BAR info */
05cca6e5
GKH
1469#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1470#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1471#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1472#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1473 ((pci_resource_start((dev), (bar)) == 0 && \
1474 pci_resource_end((dev), (bar)) == \
1475 pci_resource_start((dev), (bar))) ? 0 : \
1476 \
1477 (pci_resource_end((dev), (bar)) - \
1478 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1479
1480/* Similar to the helpers above, these manipulate per-pci_dev
1481 * driver-specific data. They are really just a wrapper around
1482 * the generic device structure functions of these calls.
1483 */
05cca6e5 1484static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1485{
1486 return dev_get_drvdata(&pdev->dev);
1487}
1488
05cca6e5 1489static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1490{
1491 dev_set_drvdata(&pdev->dev, data);
1492}
1493
1494/* If you want to know what to call your pci_dev, ask this function.
1495 * Again, it's a wrapper around the generic device.
1496 */
2fc90f61 1497static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1498{
c6c4f070 1499 return dev_name(&pdev->dev);
1da177e4
LT
1500}
1501
2311b1f2
ME
1502
1503/* Some archs don't want to expose struct resource to userland as-is
1504 * in sysfs and /proc
1505 */
1506#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1507static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1508 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1509 resource_size_t *end)
2311b1f2
ME
1510{
1511 *start = rsrc->start;
1512 *end = rsrc->end;
1513}
1514#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1515
1516
1da177e4
LT
1517/*
1518 * The world is not perfect and supplies us with broken PCI devices.
1519 * For at least a part of these bugs we need a work-around, so both
1520 * generic (drivers/pci/quirks.c) and per-architecture code can define
1521 * fixup hooks to be called for particular buggy devices.
1522 */
1523
1524struct pci_fixup {
f4ca5c6a
YL
1525 u16 vendor; /* You can use PCI_ANY_ID here of course */
1526 u16 device; /* You can use PCI_ANY_ID here of course */
1527 u32 class; /* You can use PCI_ANY_ID here too */
1528 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1529 void (*hook)(struct pci_dev *dev);
1530};
1531
1532enum pci_fixup_pass {
1533 pci_fixup_early, /* Before probing BARs */
1534 pci_fixup_header, /* After reading configuration header */
1535 pci_fixup_final, /* Final phase of device fixups */
1536 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1537 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1538 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1539 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1540 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1541};
1542
1543/* Anonymous variables would be nice... */
f4ca5c6a
YL
1544#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1545 class_shift, hook) \
ecf61c78 1546 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1547 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1548 = { vendor, device, class, class_shift, hook };
1549
1550#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1551 class_shift, hook) \
1552 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1553 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1554#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1555 class_shift, hook) \
1556 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1557 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1558#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1559 class_shift, hook) \
1560 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1561 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1562#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1563 class_shift, hook) \
1564 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1565 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1566#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1567 class_shift, hook) \
1568 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1569 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1570 class_shift, hook)
1571#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1572 class_shift, hook) \
1573 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1574 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1575 class, class_shift, hook)
1576#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1577 class_shift, hook) \
1578 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1579 suspend##hook, vendor, device, class, \
f4ca5c6a 1580 class_shift, hook)
7d2a01b8
AN
1581#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1582 class_shift, hook) \
1583 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1584 suspend_late##hook, vendor, device, \
1585 class, class_shift, hook)
f4ca5c6a 1586
1da177e4
LT
1587#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1588 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1589 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1590#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1591 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1592 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1593#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1594 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1595 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1596#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1597 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1598 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1599#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1600 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1601 resume##hook, vendor, device, \
f4ca5c6a 1602 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1603#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1604 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1605 resume_early##hook, vendor, device, \
f4ca5c6a 1606 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1607#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1608 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1609 suspend##hook, vendor, device, \
f4ca5c6a 1610 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1611#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1612 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1613 suspend_late##hook, vendor, device, \
1614 PCI_ANY_ID, 0, hook)
1da177e4 1615
93177a74 1616#ifdef CONFIG_PCI_QUIRKS
1da177e4 1617void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1618int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1619void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1620#else
1621static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1622 struct pci_dev *dev) { }
ad805758
AW
1623static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1624 u16 acs_flags)
1625{
1626 return -ENOTTY;
1627}
2c744244 1628static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1629#endif
1da177e4 1630
05cca6e5 1631void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1632void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1633void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1634int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1635int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1636 const char *name);
fb7ebfe4 1637void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1638
1da177e4 1639extern int pci_pci_problems;
236561e5 1640#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1641#define PCIPCI_TRITON 2
1642#define PCIPCI_NATOMA 4
1643#define PCIPCI_VIAETBF 8
1644#define PCIPCI_VSFX 16
236561e5
AC
1645#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1646#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1647
4516a618
AN
1648extern unsigned long pci_cardbus_io_size;
1649extern unsigned long pci_cardbus_mem_size;
15856ad5 1650extern u8 pci_dfl_cache_line_size;
ac1aa47b 1651extern u8 pci_cache_line_size;
4516a618 1652
28760489
EB
1653extern unsigned long pci_hotplug_io_size;
1654extern unsigned long pci_hotplug_mem_size;
1655
f7625980 1656/* Architecture-specific versions may override these (weak) */
19792a08 1657void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1658void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1659int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1660 enum pcie_reset_state state);
eca0d467 1661int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1662void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1663void pcibios_penalize_isa_irq(int irq, int active);
575e3348 1664
699c1985
SO
1665#ifdef CONFIG_HIBERNATE_CALLBACKS
1666extern struct dev_pm_ops pcibios_pm_ops;
1667#endif
1668
7752d5cf 1669#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1670void __init pci_mmcfg_early_init(void);
1671void __init pci_mmcfg_late_init(void);
7752d5cf 1672#else
bb63b421 1673static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1674static inline void pci_mmcfg_late_init(void) { }
1675#endif
1676
642c92da 1677int pci_ext_cfg_avail(void);
0ef5f8f6 1678
1684f5dd 1679void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1680
dd7cc44d 1681#ifdef CONFIG_PCI_IOV
b07579c0
WY
1682int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1683int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1684
f39d5b72
BH
1685int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1686void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1687int pci_num_vf(struct pci_dev *dev);
5a8eb242 1688int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1689int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1690int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1691resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1692#else
b07579c0
WY
1693static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1694{
1695 return -ENOSYS;
1696}
1697static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1698{
1699 return -ENOSYS;
1700}
dd7cc44d 1701static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1702{ return -ENODEV; }
1703static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1704static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1705static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1706{ return 0; }
bff73156 1707static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1708{ return 0; }
bff73156 1709static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1710{ return 0; }
0e6c9122
WY
1711static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1712{ return 0; }
dd7cc44d
YZ
1713#endif
1714
c825bc94 1715#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1716void pci_hp_create_module_link(struct pci_slot *pci_slot);
1717void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1718#endif
1719
d7b7e605
KK
1720/**
1721 * pci_pcie_cap - get the saved PCIe capability offset
1722 * @dev: PCI device
1723 *
1724 * PCIe capability offset is calculated at PCI device initialization
1725 * time and saved in the data structure. This function returns saved
1726 * PCIe capability offset. Using this instead of pci_find_capability()
1727 * reduces unnecessary search in the PCI configuration space. If you
1728 * need to calculate PCIe capability offset from raw device for some
1729 * reasons, please use pci_find_capability() instead.
1730 */
1731static inline int pci_pcie_cap(struct pci_dev *dev)
1732{
1733 return dev->pcie_cap;
1734}
1735
7eb776c4
KK
1736/**
1737 * pci_is_pcie - check if the PCI device is PCI Express capable
1738 * @dev: PCI device
1739 *
a895c28a 1740 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1741 */
1742static inline bool pci_is_pcie(struct pci_dev *dev)
1743{
a895c28a 1744 return pci_pcie_cap(dev);
7eb776c4
KK
1745}
1746
7c9c003c
MS
1747/**
1748 * pcie_caps_reg - get the PCIe Capabilities Register
1749 * @dev: PCI device
1750 */
1751static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1752{
1753 return dev->pcie_flags_reg;
1754}
1755
786e2288
YW
1756/**
1757 * pci_pcie_type - get the PCIe device/port type
1758 * @dev: PCI device
1759 */
1760static inline int pci_pcie_type(const struct pci_dev *dev)
1761{
1c531d82 1762 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1763}
1764
5d990b62 1765void pci_request_acs(void);
ad805758
AW
1766bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1767bool pci_acs_path_enabled(struct pci_dev *start,
1768 struct pci_dev *end, u16 acs_flags);
a2ce7662 1769
7ad506fa 1770#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1771#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1772
1773/* Large Resource Data Type Tag Item Names */
1774#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1775#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1776#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1777
1778#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1779#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1780#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1781
1782/* Small Resource Data Type Tag Item Names */
1783#define PCI_VPD_STIN_END 0x78 /* End */
1784
1785#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1786
1787#define PCI_VPD_SRDT_TIN_MASK 0x78
1788#define PCI_VPD_SRDT_LEN_MASK 0x07
1789
1790#define PCI_VPD_LRDT_TAG_SIZE 3
1791#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1792
e1d5bdab
MC
1793#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1794
4067a854
MC
1795#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1796#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1797#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1798#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1799
a2ce7662
MC
1800/**
1801 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1802 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1803 *
1804 * Returns the extracted Large Resource Data Type length.
1805 */
1806static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1807{
1808 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1809}
1810
7ad506fa
MC
1811/**
1812 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1813 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1814 *
1815 * Returns the extracted Small Resource Data Type length.
1816 */
1817static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1818{
1819 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1820}
1821
e1d5bdab
MC
1822/**
1823 * pci_vpd_info_field_size - Extracts the information field length
1824 * @lrdt: Pointer to the beginning of an information field header
1825 *
1826 * Returns the extracted information field length.
1827 */
1828static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1829{
1830 return info_field[2];
1831}
1832
b55ac1b2
MC
1833/**
1834 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1835 * @buf: Pointer to buffered vpd data
1836 * @off: The offset into the buffer at which to begin the search
1837 * @len: The length of the vpd buffer
1838 * @rdt: The Resource Data Type to search for
1839 *
1840 * Returns the index where the Resource Data Type was found or
1841 * -ENOENT otherwise.
1842 */
1843int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1844
4067a854
MC
1845/**
1846 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1847 * @buf: Pointer to buffered vpd data
1848 * @off: The offset into the buffer at which to begin the search
1849 * @len: The length of the buffer area, relative to off, in which to search
1850 * @kw: The keyword to search for
1851 *
1852 * Returns the index where the information field keyword was found or
1853 * -ENOENT otherwise.
1854 */
1855int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1856 unsigned int len, const char *kw);
1857
98d9f30c
BH
1858/* PCI <-> OF binding helpers */
1859#ifdef CONFIG_OF
1860struct device_node;
f39d5b72
BH
1861void pci_set_of_node(struct pci_dev *dev);
1862void pci_release_of_node(struct pci_dev *dev);
1863void pci_set_bus_of_node(struct pci_bus *bus);
1864void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1865
1866/* Arch may override this (weak) */
723ec4d0 1867struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1868
3df425f3
JC
1869static inline struct device_node *
1870pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1871{
1872 return pdev ? pdev->dev.of_node : NULL;
1873}
1874
ef3b4f8c
BH
1875static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1876{
1877 return bus ? bus->dev.of_node : NULL;
1878}
1879
98d9f30c
BH
1880#else /* CONFIG_OF */
1881static inline void pci_set_of_node(struct pci_dev *dev) { }
1882static inline void pci_release_of_node(struct pci_dev *dev) { }
1883static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1884static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
1885static inline struct device_node *
1886pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
98d9f30c
BH
1887#endif /* CONFIG_OF */
1888
eb740b5f
GS
1889#ifdef CONFIG_EEH
1890static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1891{
1892 return pdev->dev.archdata.edev;
1893}
1894#endif
1895
c25dc828
AW
1896int pci_for_each_dma_alias(struct pci_dev *pdev,
1897 int (*fn)(struct pci_dev *pdev,
1898 u16 alias, void *data), void *data);
1899
ce052984
EZ
1900/* helper functions for operation of device flag */
1901static inline void pci_set_dev_assigned(struct pci_dev *pdev)
1902{
1903 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
1904}
1905static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
1906{
1907 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
1908}
1909static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
1910{
1911 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
1912}
19bdb6e4
AW
1913
1914/**
1915 * pci_ari_enabled - query ARI forwarding status
1916 * @bus: the PCI bus
1917 *
1918 * Returns true if ARI forwarding is enabled.
1919 */
1920static inline bool pci_ari_enabled(struct pci_bus *bus)
1921{
1922 return bus->self && bus->self->ari_enabled;
1923}
1da177e4 1924#endif /* LINUX_PCI_H */